

Data Sheet June 1999 File Number 1495.2

# 12A, 80V and 100V, 0.300 Ohm, P-Channel Power MOSFETs

The RFP12P08, and RFP12P10 are P-Channel enhancement mode silicon gate power field effect transistors designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA17511.

# **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |
|-------------|----------|----------|
| RFP12P08    | TO-220AB | RFP12P08 |
| RFP12P10    | TO-220AB | RFP12P10 |

NOTE: When ordering, include the entire part number.

#### **Features**

- 12A, 80V and 100V
- $r_{DS(ON)} = 0.300\Omega$
- SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- Linear Transfer Characteristics
- · High Input Impedance
- · Majority Carrier Device
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

### Symbol



# **Packaging**

#### **TO-220AB**



# RFP12P08, RFP12P10

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                         | RFP12P08   | RFP12P10   | UNITS |
|---------------------------------------------------------|------------|------------|-------|
| Drain to Source Voltage (Note 1)                        | -80        | -100       | V     |
| Drain to Gate Voltage ( $R_{GS} = 20K\Omega$ ) (Note 1) | -80        | -100       | V     |
| Continuous Drain Current                                |            |            |       |
| RMS Continuous                                          | 12         | 12         | Α     |
| Pulsed Drain Current (Note 3)                           | 30         | 30         | Α     |
| Gate to Source Voltage                                  | ±20        | ±20        | V     |
| Maximum Power Dissipation                               | 75         | 75         | W     |
| Linear Derating Factor                                  | 0.6        | 0.6        | W/oC  |
| Operating and Storage Temperature                       | -55 to 150 | -55 to 150 | °C    |
| Maximum Temperature for Soldering                       |            |            |       |
| Leads at 0.063in (1.6mm) from Case for 10sTL            | 300        | 300        | °C    |
| Package Body for 10s, See Techbrief 334                 | 260        | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                                     | MIN  | TYP | MAX   | UNITS |
|----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|------|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0                                                         |      |     |       |       |
| RFP12P08                               |                     |                                                                                                     | -80  | -   | -     | V     |
| RFP12P10                               |                     |                                                                                                     | -100 | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$                                                                | -2   | -   | -4    | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> = 0V                                    | -    | -   | 1     | μΑ    |
|                                        |                     | $V_{DS} = 0.8 \text{ x Rated BV}_{DSS}, V_{GS} = 0V,$ $T_C = 125^{\circ}C$                          | -    | -   | 25    | μΑ    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | $V_{GS} = \pm 20V, V_{DS} = 0$                                                                      | -    | -   | ±100  | nA    |
| Drain to Source On Voltage (Note 2)    | V <sub>DS(ON)</sub> | I <sub>D</sub> = 12A, V <sub>GS</sub> = -10V                                                        | -    | -   | -3.6  | V     |
| Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = 12A, V <sub>GS</sub> = -10V, (Figures 6, 7)                                        | -    | -   | 0.300 | Ω     |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  | $I_D \approx 12A, V_{DD} = 50V,$<br>$R_G = 50\Omega, R_L = 4.1\Omega, V_{GS} = -10V$<br>(Figure 10) | -    | 18  | 60    | ns    |
| Rise Time                              | t <sub>r</sub>      |                                                                                                     | -    | 90  | 175   | ns    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                                     | -    | 144 | 275   | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                                                     | -    | 94  | 175   | ns    |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>GS</sub> = 0V, V <sub>DS</sub> = -25V, f = 1MHz<br>(Figure 9)                                | -    | -   | 1500  | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    |                                                                                                     | -    | -   | 700   | pF    |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    |                                                                                                     | -    | -   | 300   | pF    |
| Thermal Resistance, Junction to Case   | $R_{\theta JC}$     | RFP12P08, RFP12P10                                                                                  | -    | -   | 1.67  | °C/W  |

## **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                             | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|---------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = -12A                      | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | $I_{SD} = -12A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | 200 | -   | ns    |

#### NOTES:

- 2. Pulse Test: Pulse Width =  $\leq 300 \mu s$  Max, Duty Cycle  $\leq 2\%$
- 3. Repetitive rating: pulse width limited by maximum junction temperature.

## **Typical Performance Curves**



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. TRANSFER CHARACTERISTICS



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 4. SATURATION CHARACTERISTICS



FIGURE 6. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT

## Typical Performance Curves (Continued)



FIGURE 7. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 8. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



NOTE: Refer to Intersil Application Notes AN7254 and AN7260
FIGURE 10. NORMALIZED SWITCHING WAVEFORMS FOR
CONSTANT GATE CURRENT

#### Test Circuits and Waveforms



FIGURE 11. SWITCHING TIME TEST CIRCUIT



FIGURE 12. RESISTIVE SWITCHING WAVEFORMS

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

## Sales Office Headquarters

NORTH AMERICA

Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (407) 724, 7000

TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** 

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 **ASIA** 

Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029