

# Product Specification PE4263 DIE

SP6T UltraCMOS<sup>™</sup> 2.6 V Switch 100 – 3000 MHz

## Figure 1. Functional Diagram



## Figure 2. Die Top View



## Features

- Three pin CMOS logic control with integral decoder/driver
- Low TX insertion loss: 0.55 dB at 900 MHz, 0.65 dB at 1900 MHz
- TX RX Isolation of 48 dB at 900 MHz, 40 dB at 1900 MHz
- Low harmonics:  $2f_o = -85 \text{ dBc}$  and  $3f_o = -72 \text{ dBc}$
- 1500 V HBM ESD tolerance all ports
- 41 dBm P1dB
- No blocking capacitors required

# **Product Description**

The PE4263 SP6T RF UltraCMOS<sup>™</sup> Switch addresses the specific design needs of the Quad-Band GSM Handset Antenna Switch Module Market. On-chip CMOS decode logic facilitates three-pin low voltage CMOS control. High ESD tolerance of 1500 V at all ports, no blocking capacitor requirements and on-chip SAW filter over-voltage protection devices make this the ultimate in integration and ruggedness.

The PE4263 UltraCMOS<sup>™</sup> RF Switch is manufactured in Peregrine's patented Ultra Thin Silicon (UTSi®) CMOS process, offering the performance of GaAs with the economy and integration of conventional CMOS.



| Parameter             | Conditions                            | Typical | Units |  |
|-----------------------|---------------------------------------|---------|-------|--|
| Operational Frequency |                                       |         | MHz   |  |
|                       | ANT - TX - 850 / 900 MHz              | 0.55    | dB    |  |
| Incention Land        | ANT - TX - 1800 / 1900 MHz            | 0.65    | dB    |  |
| Insertion Loss        | ANT - RX - 850 / 900 MHz              | 0.90    | dB    |  |
|                       | ANT - RX - 1800 / 1900 MHz            | 1.00    | dB    |  |
|                       | TX - RX - 850 / 900 MHz               | 48      | dB    |  |
|                       | TX - RX - 1800 / 1900 MHz             | 40      | dB    |  |
|                       | TX - TX - 850 / 900 MHz               | 29      | dB    |  |
| Isolation             | TX - TX - 1800 / 1900 MHz             | 25      | dB    |  |
|                       | ANT - TX - 850 / 900 MHz              | 31      | dB    |  |
|                       | ANT - TX - 1800 / 1900 MHz            | 25      | dB    |  |
| Datamatana            | 850 / 900 MHz                         | 22      | 15    |  |
| Return Loss           | 1800 / 1900 MHz                       | 23      | aв    |  |
| 2nd Harmonic          | 35 dBm TX Input - 850 / 900 MHz       | -85     |       |  |
|                       | 33 dBm TX Input - 1800 / 1900 MHz     | -81     | dBc   |  |
| 3rd Harmonic          | 35 dBm TX Input - 850 / 900 MHz       | -72     | in    |  |
|                       | 33 dBm TX Input - 1800 / 1900 MHz -66 |         | dBC   |  |
| Switching Time        | (10-90%) (90-10%) RF                  | 2       | μs    |  |

## Table 1. Electrical Specifications @ +25 °C, $V_{DD}$ = 2.6 V ( $Z_S = Z_L = 50 \Omega$ )

## Table 2. Pin Descriptions

| Pin No.         | Pin Name        | Description                            |
|-----------------|-----------------|----------------------------------------|
| 1²              | ANT             | RF Common – Antenna                    |
| 2 <sup>2</sup>  | TX1             | RF I/O - TX1                           |
| 3 <sup>1</sup>  | GND             | Ground (Requires two bond wires)       |
| 4 <sup>2</sup>  | TX2             | RF I/O – TX2                           |
| 51              | GND             | Ground                                 |
| 6 <sup>1</sup>  | GND             | Ground                                 |
| 7               | V <sub>DD</sub> | Supply                                 |
| 8               | V3              | Switch control input, CMOS logic level |
| 9 <sup>1</sup>  | GND             | Ground                                 |
| 10              | V2              | Switch control input, CMOS logic level |
| 11              | V1              | Switch control input, CMOS logic level |
| 12¹             | GND             | Ground                                 |
| 13¹             | GND             | Ground                                 |
| 14 <sup>2</sup> | RX4             | RF I/O – RX4                           |
| 15 <sup>1</sup> | GND             | Ground                                 |
| 16 <sup>2</sup> | RX3             | RF I/O – RX3                           |
| 17 <sup>1</sup> | GND             | Ground                                 |
| 18 <sup>2</sup> | RX2             | RF I/O – RX2                           |
| 19 <sup>1</sup> | GND             | Ground                                 |
| 20 <sup>2</sup> | RX1             | RF I/O – RX1                           |

Notes: 1. Bond wires should be physically short and connected to ground plane for best performance.

2. Blocking capacitors needed only when non-zero DC voltage present.

©2005 Peregrine Semiconductor Corp. All rights reserved.

# Figure 3. Pin Configuration (Top View)



Document No. 70-0175-02 | UltraCMOS™ RFIC Solutions



| Table 3. | Absolute | Maximum | Ratings |
|----------|----------|---------|---------|
|----------|----------|---------|---------|

| Symbol           | Parameter/Conditions                         | Min  | Max                      | Units |  |
|------------------|----------------------------------------------|------|--------------------------|-------|--|
| V <sub>DD</sub>  | Power supply voltage                         | -0.3 | 4.0                      | V     |  |
| Vı               | Voltage on any input                         | -0.3 | V <sub>DD</sub> +<br>0.3 | V     |  |
| $T_{ST}$         | Storage temperature range                    | -65  | +150                     | °C    |  |
| T <sub>OP</sub>  | Operating temperature range                  | -40  | +85                      | °C    |  |
| _                | TX input power (50 $\Omega$ ) <sup>1</sup>   |      | +38                      | 3     |  |
| P <sub>IN</sub>  | RX input power (50 $\Omega$ ) <sup>1</sup>   |      | +23                      | dBm   |  |
|                  | ESD Voltage (HBM, MIL_STD 883 Method 3015.7) |      | 1500                     | V     |  |
| V <sub>ESD</sub> | ESD Voltage (MM, JEDEC, JESD22-A114-B)       |      | 100                      | V     |  |
|                  | ESD Voltage (CDM, JEDEC, JESD22-C101-A)      |      | 2000                     | V     |  |
|                  | ESD Voltage at ANT Port<br>(IEC 61000-4-2)   |      | 1700                     | V     |  |

Note: 1. Max RF specified with V<sub>DD</sub> applied

Absolute Maximum Ratings are those values listed in the above table. Exceeding these values may cause permanent device damage. Functional operation should be restricted to the limits in the DC Electrical Specifications table. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **Table 4. DC Electrical Specifications**

| Parameter                                            | Min                   | Тур | Max                           | Units |
|------------------------------------------------------|-----------------------|-----|-------------------------------|-------|
| V <sub>DD</sub> Supply Voltage                       | 2.4                   | 2.6 | 2.8                           | V     |
| $I_{DD}$ Power Supply Current<br>( $V_{DD} = 2.6V$ ) |                       | 13  | 20                            | μA    |
| Control Voltage High                                 | 0.7 x V <sub>dd</sub> |     |                               | V     |
| Control Voltage Low                                  |                       |     | $0.3 \text{ x V}_{\text{DD}}$ | V     |

#### Table 5. Truth Table

| Path      | V3 | V2 | V1 |
|-----------|----|----|----|
| ANT – RX1 | 0  | 0  | 0  |
| ANT – RX2 | 0  | 0  | 1  |
| ANT – RX3 | 0  | 1  | 0  |
| ANT – RX4 | 0  | 1  | 1  |
| ANT - TX1 | 1  | 0  | х  |
| ANT - TX2 | 1  | 1  | х  |

## **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS<sup>™</sup> device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

#### Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS<sup>™</sup> devices are immune to latch-up.

 Table 6. Ordering Information

| Order Code | Die ID  | Description     | Package        | Shipping Method                    |
|------------|---------|-----------------|----------------|------------------------------------|
| 4263-92    | C9797_3 | PE4263-DIE-D    | Film Frame     | Wafer (Gross Die / Wafer Quantity) |
| 4263-98    | C9797_3 | PE4263-DIE-400G | Waffle Pack    | 400 Dice / Waffle Pack             |
| 4263-10    | C9797_3 | PE4263-DIE-1H   | Evaluation Kit | 1/ box                             |



## **Sales Offices**

#### The Americas

#### Peregrine Semiconductor Corp.

9450 Carroll Park Drive San Diego, CA 92121 Tel 858-731-9400 Fax 858-731-9499

## Europe

# Peregrine Semiconductor Europe

*Commercial Products:* Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches, France Tel: +33-1-47-41-91-73 Fax : +33-1-47-41-91-73 *Space and Defense Products:* 180 Rue Jean de Guiramand

13852 Aix-En-Provence cedex 3, France Tel: +33(0) 4 4239 3361 Fax: +33(0) 4 4239 7227

#### North Asia Pacific

#### Peregrine Semiconductor K.K.

5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan Tel: +81-3-3502-5211 Fax: +81-3-3502-5213

#### South Asia Pacific

#### **Peregrine Semiconductor**

28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

# **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

## **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

## **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS is a trademark of Peregrine Semiconductor Corp.