

CMOS single-chip 8-bit 80C51 microcontroller with 128-byte data RAM, 8 kB OTP

Rev. 01 — 31 March 2004

**Product data** 

# 1. General description

The P87LPC778 is a 20-pin single-chip microcontroller designed for low pin count applications demanding high-integration, low cost solutions over a wide range of performance requirements. A member of the Philips low pin count family, the P87LPC778 offers a 4 channel, 8-bit A/D converter, programmable oscillator configurations for high and low speed crystals or RC operation, wide operating voltage range, programmable port output configurations, selectable Schmitt trigger inputs, LED drive outputs, and a built-in Watchdog timer. The P87LPC778 is based on an accelerated 80C51 processor architecture that executes instructions at twice the rate of standard 80C51 devices.

# 2. Features

- An accelerated 80C51 CPU provides instruction cycle times of 300 ns to 600 ns for all instructions except multiply and divide when executing at 20 MHz.
- 2.7 V to 5.5 V operating range for digital functions.
- Four channel, 10-bit Pulse Width Modulator.
- Four channel, 8-bit Analog to Digital Converter. Conversion time is 9.3 μs with a 20 MHz crystal.
- I<sup>2</sup>C-bus communication port and Full duplex UART.
- Internal oscillator 2.5 %. The internal oscillator option allows operation with no external oscillator components.
- Two analog comparators.
- Eight keypad interrupt inputs, plus two additional external interrupt inputs.
- Watchdog timer with separate on-chip oscillator, requiring no external components. The Watchdog time-out time is selectable from 8 values.
- 20-pin TSSOP package.



# CMOS single-chip 8-bit microcontroller

# 3. Ordering information

| Table 1: Ordering information |         |                                                                        |                   |          |  |  |  |  |  |  |
|-------------------------------|---------|------------------------------------------------------------------------|-------------------|----------|--|--|--|--|--|--|
| Type number                   | Package |                                                                        |                   |          |  |  |  |  |  |  |
|                               | Name    | Description                                                            | Temperature range | Version  |  |  |  |  |  |  |
| P87LPC778FDH                  | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | –40 °C to +85 °C  | SOT360-1 |  |  |  |  |  |  |

**CMOS single-chip 8-bit microcontroller** 

# 4. Block diagram



# **CMOS single-chip 8-bit microcontroller**



**CMOS single-chip 8-bit microcontroller** 

# 5. Pinning information

### PWM3/CMP2/P0.0 1 20 P0.1/CIN2B/PWM0 PWM2/P1.7 2 19 P0.2/CIN2A PWM1/P1.6 3 18 P0.3/CIN1B/AD0 RST/P1.5 4 17 P0.4/CIN1A/AD1 971LPC778 16 P0.5/CMPREF/AD2 V<sub>SS</sub> 5 X1/P2.1 6 15 V<sub>DD</sub> X2/CLKOUT/P2.0 7 14 P0.6/CMP1/AD3 13 P0.7/T1 INT1/P1.4 8 SDA/INT0/P1.3 9 12 P1.0/TxD 11 P1.1/RxD SCL/T0/P1.2 10 *002aaa612* Fig 3. 20 pin DIP and SO configuration.

# 5.2 Pin description

| Table 2:                        | Pin descripti | on   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                          | Pin           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P0.0 - P0.7 1, 20-16,<br>14, 13 |               | I/O  | <b>Port 0:</b> Port 0 is an 8-bit I/O port with a user-configurable output type. Port 0 latches are configured in the quasi-bidirectional mode and have either ones or zeros written to them during reset, as determined by the PRHI bit in the UCFG1 configuration byte. The operation of port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.9 "I/O ports" and Table 67 "DC electrical characteristics" for details. |
|                                 |               |      | The Keypad Interrupt feature operates with Port 0 pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                 |               |      | Port 0 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| P0.0                            | P0.0 1 O      |      | CMP2 — Comparator 2 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                 |               | 0    | PWM3 — PWM output 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P0.1                            | 20            | I    | CIN2B — Comparator 2 positive input B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                 |               | 0    | PWM0 — PWM output 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| P0.2                            | 19            | I    | CIN2A — Comparator 2 positive input A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P0.3                            | 18            | I    | CIN1B — Comparator 1 positive input B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                 |               | I    | AD0 — A/D channel 0 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| P0.4                            | 17            | I    | CIN1A — Comparator 1 positive input A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                 |               | I    | AD1 — A/D channel 1 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| P0.5                            | 16            | I    | CMPREF — Comparator reference (negative) input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                 |               | I    | AD2 — A/D channel 2 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| P0.6                            | 14            | 0    | CMP1 — Comparator 1 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                 |               | I    | AD3 — A/D channel 3 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# 5.1 Pinning

9397 750 12378 Product data

# **Philips Semiconductors**

# **P87LPC778**

# CMOS single-chip 8-bit microcontroller

| Symbol          | Pin              | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0.7            | 13               | I/O  | T1 — Timer/counter 1 external count input or overflow output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P1.0 - P1.7     | 12-8, 4, 3,<br>2 | I/O  | <b>Port 1:</b> Port 1 is an 8-bit I/O port with a user-configurable output type, except for three pins as noted below. Port 1 latches are configured in the quasi-bidirectional mode and have either ones or zeros written to them during reset, as determined by the PRHI bit in the UCFG1 configuration byte. The operation of the configurable port 1 pins as inputs and outputs depends upon the port configuration selected. Each of the configurable port pins are programmed independently. Refer to Section 8.9 "I/O ports" and Table 67 "DC electrical characteristics" for details. |
|                 |                  |      | Port 1 also provides various special functions as described below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P1.0            | 12               | 0    | <b>TxD</b> — Transmitter output for the serial port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P1.1            | 11               | I    | <b>RxD</b> — Receiver input for the serial port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P1.2            | 10               | I/O  | T0 — Timer/counter 0 external count input or overflow output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                 |                  | I/O  | <b>SCL</b> — I <sup>2</sup> C-bus serial clock input/output. When configured as an output, P1.2 is open drain, in order to conform to I <sup>2</sup> C-bus specifications.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P1.3            | 9                | I    | INT0 — External interrupt 0 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 |                  | I/O  | <b>SDA</b> — I <sup>2</sup> C-bus serial data input/output. When configured as an output, P1.3 is open drain, in order to conform to I <sup>2</sup> C-bus specifications.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P1.4            | 8                | I    | INT1 — External interrupt 1 input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P1.5            | 4                | I    | <b>RST</b> — External Reset input (if selected via EPROM configuration). A LOW on this pin resets the microcontroller, causing I/O ports and peripherals to take on their default states, and the processor begins execution at address 0. When used as a port pin, P1.5 is a Schmitt trigger input only.                                                                                                                                                                                                                                                                                     |
| P1.6            | 3                | 0    | <b>P1.6</b> — Port 1 bit 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 |                  | 0    | PWM1 — PWM output 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P1.7            | 2                | 0    | <b>P1.7</b> — Port 1 bit 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 |                  | 0    | PWM2 — PWM output 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P2.0 - P2.1     | 7, 6             | I/O  | <b>Port 2:</b> Port 2 is a 2-bit I/O port with a user-configurable output type. Port 2 latches are configured in the quasi-bidirectional mode and have either ones or zeros written to them during reset, as determined by the PRHI bit in the UCFG1 configuration byte. The operation of port 2 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to Section 8.9 "I/O ports" and Table 67 "DC electrical characteristics" for details. Port 2 also provides various special functions as described below:            |
| P2.0            | 7                | 0    | <ul> <li>X2 — Output from the oscillator amplifier (when a crystal oscillator option is selected via<br/>the EPROM configuration.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                  | 0    | <b>CLKOUT</b> — CPU clock divided by 6 clock output when enabled via SFR bit and in conjunction with internal RC oscillator or external clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P2.1            | 6                | I    | <b>X1</b> — Input to the oscillator circuit and internal clock generator circuits (when selected via the EPROM configuration).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>SS</sub> | 5                | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>DD</sub> | 15               | I    | <b>Power Supply:</b> This is the power supply voltage for normal operation as well as Idle and Power-down modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# CMOS single-chip 8-bit microcontroller

# 6. Logic symbol



# **CMOS single-chip 8-bit microcontroller**

# 7. Special function registers

**Remark:** Special Function Registers (SFRs) accesses are restricted in the following ways:

- User must **not** attempt to access any SFR locations not defined.
- Accesses to any defined SFR locations must be strictly for the functions for the SFRs.
- SFR bits labeled '-', '0' or '1' can **only** be written and read as follows:
  - '-' Unless otherwise specified, **must** be written with '0', but can return any value when read (even if it was written with '0'). It is a reserved bit and may be used in future derivatives.
  - '0' **must** be written with '0', and will return a '0' when read.
  - '1' must be written with '1', and will return a '1' when read.

# CMOS single-chip 8-bit microcontroller

# Table 3:Special function registers\* indicates SFRs that are bit addressable.

| Name   | Description                                 | SFR<br>addr. | Bit functio | ns and addr | esses  |        |        |        |            |            | Res<br>valu |
|--------|---------------------------------------------|--------------|-------------|-------------|--------|--------|--------|--------|------------|------------|-------------|
|        |                                             |              | MSB         |             |        |        |        |        |            | LSB        | He          |
|        |                                             | Bit address  | E7          | <b>E6</b>   | E5     | E4     | E3     | E2     | E1         | E0         |             |
| ACC*   | Accumulator                                 | E0H          |             |             |        |        |        |        |            |            | 00          |
|        |                                             | Bit address  | C7          | <b>C</b> 6  | C5     | C4     | C3     | C2     | C1         | CO         |             |
| ADCON* | A/D Control                                 | C0h          | ENADC       |             |        | ADCI   | ADCS   | RCCLK  | AADR1      | AADR0      | 02          |
| AUXR1  | Auxiliary Function Register                 | A2h          | KBF         | BOD         | BOI    | LPEP   | SRST   | 0      | -          | DPS        | 02          |
|        |                                             | Bit address  | F7          | <b>F6</b>   | F5     | F4     | F3     | F2     | F1         | F0         |             |
| B*     | B register                                  | F0h          |             |             |        |        |        |        |            |            | 00          |
| CMP1   | Comparator 1 control register               | ACh          | -           | -           | CE1    | CP1    | CN1    | OE1    | CO1        | CMF1       | 00          |
| CMP2   | Comparator 2 control register               | ADh          | -           | -           | CE2    | CP2    | CN2    | OE2    | CO2        | CMF2       | 00          |
| CNSW0  | PWM Counter shadow register                 | 0 D1h        | CNSW7       | CNSW6       | CNSW5  | CNSW4  | CNSW3  | CNSW2  | CNSW1      | CNSW0      | FF          |
| CNSW1  | PWM Counter shadow register                 | 1 D2h        | -           | -           | -      | -      | -      | -      | CNSW9      | CNSW8      | FF          |
| CPSW0  | PWM Compare shadow<br>register0             | D3h          | CPSW07      | CPSW06      | CPSW05 | CPSW04 | CPSW03 | CPSW02 | CPSW01     | CPSW00     | 00          |
| CPSW1  | PWM Compare shadow<br>register0             | D4h          | CPSW17      | CPSW16      | CPSW15 | CPSW14 | CPSW13 | CPSW12 | CPSW11     | CPSW10     | 00          |
| CPSW2  | PWM Compare shadow<br>register0             | D5h          | CPSW27      | CPSW26      | CPSW25 | CPSW24 | CPSW23 | CPSW22 | CPSW21     | CPSW20     | 00          |
| CPSW3  | PWM Compare shadow<br>register0             | D6h          | CPSW37      | CPSW36      | CPSW35 | CPSW34 | CPSW33 | CPSW32 | CPSW31     | CPSW30     | 00          |
| CPSW4  | PWM Compare shadow<br>register0             | D7h          | CPSW47      | CPSW46      | CPSW45 | CPSW44 | CPSW43 | CPSW42 | CPSW41     | CPSW40     | 00          |
| DIVM   | CPU clock divide-by-M control               | 95h          |             |             |        |        |        |        |            |            | 00          |
| DPTR   | Data pointer (2 bytes)                      |              |             |             |        |        |        |        |            |            |             |
| DPH    | Data pointer HIGH                           | 83h          |             |             |        |        |        |        |            |            | 00          |
| DPL    | Data pointer LOW                            | 82h          |             |             |        |        |        |        |            |            | 00          |
|        |                                             | Bit address  | CF          | CE          | CD     | СС     | СВ     | СА     | <b>C</b> 9 | <b>C</b> 8 |             |
| I2CFG* | I <sup>2</sup> C-bus configuration register | C8h/RD       | SLAVEN      | MASTRQ      | 0      | TIRUN  | -      | -      | CT1        | CT0        | 00          |
|        |                                             | C8h/WR       | SLAVEN      | MASTRQ      | CLRTI  | TIRUN  | -      | -      | CT1        | CT0        |             |
|        |                                             | Bit address  | DF          | DE          | DD     | DC     | DB     | DA     | D9         | <b>D</b> 8 |             |

9397 750 **Product data** 

# Table 3:Special function registers...continued\* indicates SFRs that are bit addressable.

| Name   | Description                           | SFR<br>addr. | Bit functio | ns and addr | resses   |          |          |          |            |           | Rese<br>value |
|--------|---------------------------------------|--------------|-------------|-------------|----------|----------|----------|----------|------------|-----------|---------------|
|        |                                       |              | MSB         |             |          |          |          |          |            | LSB       | Hex           |
| I2CON* | I <sup>2</sup> C-bus control register | D8h/RD       | RDAT        | ATN         | DRDY     | ARL      | STR      | STP      | MASTER     | -         | 80h           |
|        |                                       | D8h/WR       | CXA         | IDLE        | CDR      | CARL     | CSTR     | CSTP     | XSTR       | XSTP      |               |
| I2DAT  | I <sup>2</sup> C-bus data register    | D9h/RD       | RDAT        | 0           | 0        | 0        | 0        | 0        | 0          | 0         | 80h           |
|        |                                       | D9h/WR       | XDAT        | х           | х        | х        | х        | х        | х          | х         |               |
|        |                                       | Bit address  | AF          | AE          | AD       | AC       | AB       | AA       | A9         | <b>A8</b> |               |
| IEN0*  | Interrupt enable 0                    | A8h          | EA          | EWD         | EBO      | ES       | ET1      | EX1      | ET0        | EX0       | 00H           |
|        |                                       | Bit address  | EF          | EE          | ED       | EC       | EB       | EA       | <b>E</b> 9 | <b>E8</b> |               |
| IEN1*  | Interrupt enable 1                    | E8h          | ETI         | -           | EC1      | EAD      | -        | EC2      | EKB        | El2       | 00H           |
|        |                                       | Bit address  | BF          | BE          | BD       | BC       | BB       | BA       | <b>B</b> 9 | <b>B8</b> |               |
| IP0*   | Interrupt priority 0                  | B8h          | -           | PWD         | PBO      | PS       | PT1      | PX1      | PT0        | PX0       | 00H           |
| IP0H   | Interrupt priority 0 HIGH             | B7h          | -           | PWDH        | PBOH     | PSH      | PT1H     | PX1H     | PT0H       | PX0H      | 00H           |
|        |                                       | Bit address  | FF          | FE          | FD       | FC       | FB       | FA       | <b>F</b> 9 | <b>F8</b> |               |
| IP1*   | Interrupt priority 1                  | F8h          | PTI         | -           | PC1      | PAD      | -        | PC2      | PKB        | Pl2       | 00H           |
| IP1H   | Interrupt priority 1 HIGH             | F7h          | PTIH        | -           | PC1H     | PADH     | -        | PC2H     | PKBH       | PI2H      | 00H           |
| KBI    | Keyboard Interrupt                    | 86h          |             |             |          |          |          |          |            |           | 00H           |
|        |                                       | Bit address  | 87          | 86          | 85       | 84       | 83       | 82       | 81         | 80        |               |
| P0*    | Port 0                                | 80h          | T1          | CMP1        | CMPREF   | CIN1A    | CIN1B    | CIN2A    | CIN2B      | CMP2      | [1]           |
|        |                                       | Bit address  | 97          | 96          | 95       | 94       | 93       | 92       | 91         | 90        |               |
| P1*    | Port 1                                | 90h          | DAC0        | DAC1        | RST      | INT1     | INT0     | Т0       | RxD        | TxD       | [1]           |
|        |                                       | Bit address  | A7          | A6          | A5       | A4       | A3       | A2       | A1         | <b>A0</b> |               |
| P2*    | Port 2                                | A0h          | -           | -           | -        | -        | -        | -        | X1         | X2        | [1]           |
| P0M1   | Port 0 output mode 1                  | 84h          | (P0M1.7)    | (P0M1.6)    | (P0M1.5) | (P0M1.4) | (P0M1.3) | (P0M1.2) | (P0M1.1)   | (P0M1.0)  | 00H           |
| P0M2   | Port 0 output mode 2                  | 85h          | (P0M2.7)    | (P0M2.6)    | (P0M2.5) | (P0M2.4) | (P0M2.3) | (P0M2.2) | (P0M2.1)   | (P0M2.0)  | 00H           |
| P1M1   | Port 1 output mode 1                  | 91h          | (P1M1.7)    | (P1M1.6)    | -        | (P1M1.4) | -        | -        | (P1M1.1)   | (P1M1.0)  | 00H           |
| P1M2   | Port 1 output mode 2                  | 92h          | (P1M2.7)    | (P1M2.6)    | -        | (P1M2.4) | -        | -        | (P1M2.1)   | (P1M2.0)  | 00H           |
| P2M1   | Port 2 output mode 1                  | A4h          | P2S         | P1S         | P0S      | ENCLK    | ENT1     | ENT0     | (P2M1.1)   | (P2M1.0)  | 00H           |
| P2M2   | Port 2 output mode 2                  | A5h          | -           | -           | -        | -        | -        | -        | (P2M2.1)   | (P2M2.0)  | 00H           |
| PCON   | Power control register                | 87h          | SMOD1       | SMOD0       | BOF      | POF      | GF1      | GF0      | PD         | IDL       | [2]           |

**P87LPC778** 

### Special function registers...continued 9397 750 Table 3:

\* indicates SFRs that are bit addressable.

| Name  | Description                      | SFR<br>addr. | Bit functio | ns and add | Iresses |       |       |            |      |           | Rese<br>value |
|-------|----------------------------------|--------------|-------------|------------|---------|-------|-------|------------|------|-----------|---------------|
|       |                                  |              | MSB         |            |         |       |       |            |      | LSB       | Hex           |
|       |                                  | Bit address  | D7          | D6         | D5      | D4    | D3    | D2         | D1   | <b>D0</b> |               |
| PSW*  | Program status word              | D0h          | CY          | AC         | F0      | RS1   | RS0   | OV         | F1   | Р         | 00H           |
| PT0AD | Port 0 digital input disable     | F6h          |             |            |         |       |       |            |      |           | 00H           |
|       |                                  | Bit address  | 9F          | 9E         | 9D      | 9C    | 9B    | <b>9A</b>  | 99   | 98        |               |
| SCON* | Serial port control              | 98h          | SM0         | SM1        | SM2     | REN   | TB8   | RB8        | TI   | RI        | 00H           |
| SBUF  | Serial port data buffer register | 99h          |             |            |         |       |       |            |      |           | xxh           |
| SADDR | Serial port address register     | A9h          |             |            |         |       |       |            |      |           | 00H           |
| SADEN | Serial port address enable       | B9h          |             |            |         |       |       |            |      |           | 00H           |
| SP    | Stack pointer                    | 81h          |             |            |         |       |       |            |      |           | 07h           |
|       |                                  | Bit address  | 8F          | 8E         | 8D      | 8C    | 8B    | <b>8</b> A | 89   | 88        |               |
| TCON* | Timer0 and 1 control             | 88h          | TF1         | TR1        | TF0     | TR0   | IE1   | IT1        | IE0  | IT0       | 00H           |
| TH0   | Timer0 HIGH                      | 8Ch          |             |            |         |       |       |            |      |           | 00H           |
| TH1   | Timer1 HIGH                      | 8Dh          |             |            |         |       |       |            |      |           | 00H           |
| TL0   | Timer0 LOW                       | 8Ah          |             |            |         |       |       |            |      |           | 00H           |
| TL1   | Timer1 LOW                       | 8Bh          |             |            |         |       |       |            |      |           | 00H           |
| TMOD  | Timer0 and 1 mode                | 89h          | GATE        | C/T        | M1      | MO    | GATE  | C/T        | M1   | MO        | 00H           |
| WDCON | Watchdog control register        | A7h          | -           | -          | WDOVF   | WDRUN | WDCLK | WDS2       | WDS1 | WDS0      | [3]           |
| WDRST | Watchdog reset register          | A6h          |             |            |         |       |       |            |      |           | xxh           |

[1] I/O port values at reset are determined by the PRHI bit in the UCFG1 configuration byte.

[2] The PCON reset value is xxBOF POF - 0000b. The BOF and POF flags are not affected by reset. The POF flag is set by hardware upon power up. The BOF flag is set by the occurrence of a brownout reset/interrupt and upon power up.

The WDCON reset value is xx11 0000b for a Watchdog reset, xx01 0000b for all other reset causes if the Watchdog is enabled, and xx00 0000b for all other reset causes if the [3] Watchdog is disabled.

Product data

# 8. Functional description

**Remark:** Please refer to the *P87LPC778 User's Manual* for a more detailed functional description.

# 8.1 Enhanced CPU

The P87LPC778 uses an enhanced 80C51 CPU which runs at twice the speed of standard 80C51 devices. This means that the performance of the P87LPC778 running at 5 MHz is exactly the same as that of a standard 80C51 running at 10 MHz. A machine cycle consists of 6 oscillator cycles, and most instructions execute in 6 or 12 clocks. A user configurable option allows restoring standard 80C51 execution timing. In that case, a machine cycle becomes 12 oscillator cycles.

In the following sections, the term 'CPU clock' is used to refer to the clock that controls internal instruction execution. This may sometimes be different from the externally applied clock, as in the case where the part is configured for standard 80C51 timing by means of the CLKR configuration bit or in the case where the clock is divided down via the setting of the DIVM register. These features are described in Section 8.10 "Oscillator" on page 39.

# 8.2 Analog functions

The P87LPC778 incorporates analog peripheral functions: an Analog to Digital Converter, two Analog Comparators. In order to give the best analog function performance and to minimize power consumption, pins that are actually being used for analog functions must have the digital outputs and the digital inputs must also be disabled.

Digital outputs are disabled by putting the port output into the Input Only (high impedance) mode as described in Section 8.9 "I/O ports" on page 34.

Digital inputs on port 0 may be disabled through the use of the PT0AD register. Each bit in this register corresponds to one pin of Port 0. Setting the corresponding bit in PT0AD disables that pin's digital input. Port bits that have their digital inputs disabled will be read as 0 by any instruction that accesses the port.

# 8.3 Analog to digital converter

The P87LPC778 incorporates a four channel, 8-bit A/D converter. The A/D inputs are alternate functions on four port 0 pins. Because the device has a very limited number of pins, the A/D power supply and references are shared with the processor power pins,  $V_{DD}$  and  $V_{SS}$ . The A/D converter operates down to a  $V_{DD}$  supply of 3.0 V.

The A/D converter circuitry consists of a 4-input analog multiplexer and an 8-bit successive approximation ADC. The A/D employs a ratiometric potentiometer which guarantees DAC monotonicity.

The A/D converter is controlled by the special function register ADCON. Details of ADCON are shown in Tables 4 and 5. The A/D must be enabled by setting the ENADC bit at least 10 microseconds before a conversion is started, to allow time for

9397 750 12378

### **CMOS single-chip 8-bit microcontroller**

the A/D to stabilize. Prior to the beginning of an A/D conversion, one analog input pin must be selected for conversion via the AADR1 and AADR0 bits. These bits cannot be changed while the A/D is performing a conversion.

An A/D conversion is started by setting the ADCS bit, which remains set while the conversion is in progress. When the conversion is complete, the ADCS bit is cleared and the ADCI bit is set. When ADCI is set, it will generate an interrupt if the interrupt system is enabled, the A/D interrupt is enabled (via the EAD bit in the IE1 register), and the A/D interrupt is the highest priority pending interrupt.

When a conversion is complete, the result is contained in the register DAC0 and can be read to get the ADC result. This value will not change until another conversion is started. Before another A/D conversion may be started, the ADCI bit must be cleared by software. The A/D channel selection may be changed by the same instruction that sets ADCS to start a new conversion, but not by the same instruction that clears ADCI.

The connections of the A/D converter are shown in Figure 5.

The ideal A/D result may be calculated as follows:

Result = 
$$(V_{IN} - V_{SS}) \times \frac{255}{V_{DD} - V_{SS}}$$
 (round result to the nearest integer) (1)

# Table 4:ADCON - A/D control register (address C0h) bit allocationBit addressable; Reset value: 00H

| Bit    | 7     | 6 | 5 | 4    | 3    | 2     | 1     | 0     |
|--------|-------|---|---|------|------|-------|-------|-------|
| Symbol | ENADC | - | - | ADCI | ADCS | RCCLK | AADR1 | AADR0 |

# Table 5: ADCON - A/D control register (address C0h) bit description

| Bit  | Symbol   | Description                                                                                                                                                                                                                                                              |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | ENADC    | When ENADC = 1, the A/D is enabled and conversions may take place. Must be set 10 microseconds before a conversion is started. ENADC cannot be cleared while ADCS or ADCI are '1'.                                                                                       |
| 6, 5 | -        | Reserved for future use. Should not be set to '1' by user programs.                                                                                                                                                                                                      |
| 4    | ADCI     | A/D conversion complete/interrupt flag. This flag is set when an A/D conversion is completed. This bit will cause a hardware interrupt if enabled and of sufficient priority. Must be cleared by software.                                                               |
| 3    | ADCS     | A/D start. Setting this bit by software starts the conversion of the selected A/D input. ADCS remains set while the A/D conversion is in progress and is cleared automatically upon completion. While ADCS or ADCI are one, new start commands are ignored. See Table 6. |
| 2    | RCCLK    | When RCCLK = 0, the CPU clock is used as the A/D clock. When RCCLK = 1, the internal RC oscillator is used as the A/D clock. This bit is writable while ADCS and ADCI are 0.                                                                                             |
| 1, 0 | AADR1, 0 | Along with AADR0, selects the A/D channel to be converted.<br>These bits can only be written while ADCS and ADCI are 0. See<br>Table 7.                                                                                                                                  |

# CMOS single-chip 8-bit microcontroller

| ADCI, ADCS | A/D status                                                                                                                                                         |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 0        | A/D not busy, a conversion can be started                                                                                                                          |
| 0 1        | A/D busy, the start of a new conversion is blocked.                                                                                                                |
| 10         | An A/D conversion is complete. ADCI must be cleared prior to starting a new conversion.                                                                            |
| 11         | An A/D conversion is complete. ADCI must be cleared prior to starting a new conversion. This state exists for one machine cycle as an A/D conversion is completed. |

| TADIE T. ADOON - AADICI, AADICO AID | input selection    |
|-------------------------------------|--------------------|
| AADR1, AADR0                        | A/D input selected |
| 0 0                                 | AD0 (P0.3)         |
| 0 1                                 | AD1 (P0.4)         |
| 1 0                                 | AD2 (P0.5)         |
| 11                                  | AD3 (P0.6)         |

### Table 7: ADCON - AADR1, AADR0 A/D input selection

# 8.4 A/D timing

The A/D may be clocked in one of two ways. The default is to use the CPU clock as the A/D clock source. When used in this manner, the A/D completes a conversion in 31 machine cycles. The A/D may be operated up to the maximum CPU clock rate of 20 MHz, giving a conversion time of 9.3  $\mu$ s. The formula for calculating A/D conversion time when the CPU clock runs the A/D is: 186  $\mu$ s / CPU clock rate (in MHz). To obtain accurate A/D conversion results, the CPU clock must be at least 1 MHz.

The A/D may also be clocked by the on-chip RC oscillator, even if the RC oscillator is not used as the CPU clock. This is accomplished by setting the RCCLK bit in ADCON. This arrangement has several advantages. First, the A/D conversion time is faster at lower CPU clock rates. Also, the CPU may be run at speeds below 1 MHz without affecting A/D accuracy. Finally, the Power-down mode may be used to completely shut down the CPU and its oscillator, along with other peripheral functions, in order to obtain the best possible A/D accuracy.

When the A/D is operated from the RCCLK while the CPU is running from another clock source, 3 or 4 machine cycles are used to synchronize A/D operation. The time can range from a minimum of 3 machine cycles (at the CPU clock rate) + 108 RC clocks to a maximum of 4 machine cycles (at the CPU clock rate) + 112 RC clocks.

Example A/D conversion times at various CPU clock rates are shown in Table 8. In the table, maximum times for RCCLK = 1 use an RC clock frequency of 6 MHz. Minimum times for RCCLK = 1 use an RC clock frequency of. Nominal time assume an ideal RC clock frequency of 6 MHz and an average of 3.5 machine cycles at the CPU clock rate.

# **CMOS single-chip 8-bit microcontroller**

| CPU clock rate | RCCLK = 0 | RCCLK = 1 |         |         |  |  |  |  |
|----------------|-----------|-----------|---------|---------|--|--|--|--|
|                |           | minimum   | nominal | maximum |  |  |  |  |
| 32 kHz         | NA        | 563.4 μs  | 659 μs  | 757 μs  |  |  |  |  |
| 1 MHz          | 186 μs    | 32.4 μs   | 39.3 µs | 48.9 µs |  |  |  |  |
| 4 MHz          | 46.5 μs   | 18.9 μs   | 23.6 µs | 30.1 μs |  |  |  |  |
| 11.0592 MHz    | 16.8 μs   | 16 µs     | 20.2 μs | 27.1 μs |  |  |  |  |
| 12 MHz         | 15.5 μs   | 15.9 μs   | 20.1 μs | 26.9 µs |  |  |  |  |
| 16 MHz         | 11.6 μs   | 15.5 μs   | 19.7 μs | 26.4 μs |  |  |  |  |
| 20 MHz         | 9.3 µs    | 15.3 μs   | 19.4 μs | 26.1 μs |  |  |  |  |





# 8.4.1 The A/D in Power-down and Idle modes

While using the CPU clock as the A/D clock source, the Idle mode may be used to conserve power and/or to minimize system noise during the conversion. CPU operation will resume and Idle mode terminate automatically when a conversion is complete if the A/D interrupt is active. In Idle mode, noise from the CPU itself is eliminated, but noise from the oscillator and any other on-chip peripherals that are running will remain.

The CPU may be put into Power-down mode when the A/D is clocked by the on-chip RC oscillator (RCCLK = 1). This mode gives the best possible A/D accuracy by eliminating most on-chip noise sources.

If the Power-down mode is entered while the A/D is running from the CPU clock (RCCLK = 0), the A/D will abort operation and will not wake up the CPU. The contents of DAC0 will be invalid when operation does resume.

When an A/D conversion is started, Power-down or Idle mode must be activated within two machine cycles in order to have the most accurate A/D result. These two machine cycles are counted at the CPU clock rate. When using the A/D with either Power-down or Idle mode, care must be taken to insure that the CPU is not restarted by another interrupt until the A/D conversion is complete. The possible causes of wake-up are different in Power-down and Idle modes.

A/D accuracy is also affected by noise generated elsewhere in the application, power supply noise, and power supply regulation. Since the P87LPC778 power pins are also used as the A/D reference and supply, the power supply has a very direct affect

on the accuracy of A/D readings. Using the A/D without Power-down mode while the clock is divided through the use of CLKR or DIVM has an adverse effect on A/D accuracy.

### 8.4.2 Code examples for the A/D

The first piece of sample code shows an example of port configuration for use with the A/D. This example sets up the pins so that all four A/D channels may be used. Port configuration for analog functions is described in Section 8.2 "Analog functions" on page 12.

| ; | Set up | port pins for | A | /D conversion | n, | without affecting other pins. |
|---|--------|---------------|---|---------------|----|-------------------------------|
|   | mov    | PT0AD, #78h ; | D | isable digita | al | inputs on A/D input pins.     |
|   | anl    | POM2,#87h ;   | D | isable digita | al | outputs on A/D input pins.    |
|   | orl    | POM1,#78h ;   | D | isable digita | al | outputs on A/D input pins.    |

Following is an example of using the A/D with interrupts. The routine ADStart begins an A/D conversion using the A/D channel number supplied in the accumulator. The channel number is not checked for validity. The A/D must previously have been enabled with sufficient time to allow for stabilization.

The interrupt handler routine reads the conversion value and returns it in memory address ADResult. The interrupt should be enabled prior to starting the conversion.

```
; Start A/D conversion.
ADStart:
                  ; Add in the new channel number.
 orl ADCON.A
  setb ADCS
                  ; Start an A/D conversion.
       PCON, #01h ; The CPU could be put into Idle mode here.
; orl
       PCON, #02h ; The CPU could be put into Power-down mode here if
; orl
RCCLK = 1.
 ret
; A/D interrupt handler.
ADInt:
                 ; Save accumulator.
push ACC
pushACC; Save accumulator.movA,DACO; Get A/D result, by reading DAC0 SFR
 mov ADResult, A ; and save it in memory.
 clr ADCI ; Clear the A/D completion flag.
 anl ADCON, #0fch ; Clear the A/D channel number.
 pop
      ACC
             ; Restore accumulator.
 ret
```

Following is an example of using the A/D with polling. An A/D conversion is started using the channel number supplied in the accumulator. The channel number is not checked for validity. The A/D must previously have been enabled with sufficient time to allow for stabilization. The conversion result is returned in the accumulator.

```
ADRead:

orl ADCON,A ; Add in the new channel number.

setb ADCS ; Start A/D conversion.

ADChk:

jnb ADCI,ADChk ; Wait for ADCI to be set.

mov A,DAC0 ; Get A/D result.

clr ADCI ; Clear the A/D completion flag.

anl ADCON,#0fch ; Clear the A/D channel number.

ret
```

### **CMOS single-chip 8-bit microcontroller**

# 8.5 Analog comparators

Two analog comparators are provided on the P87LPC778. Input and output options allow use of the comparators in a number of different configurations. Comparator operation is such that the output is a logical one (which may be read in a register and/or routed to a pin) when the positive input (one of two selectable pins) is greater than the negative input (selectable from a pin or an internal reference voltage). Otherwise the output is a zero. Each comparator may be configured to cause an interrupt when the output value changes.

# 8.5.1 Comparator configuration

Each comparator has a control register, CMP1 for comparator 1 and CMP2 for comparator 2. The control registers are identical and are shown in Tables 9 and 10.

The overall connections to both comparators are shown in Figure 6. There are eight possible configurations for each comparator, as determined by the control bits in the corresponding CMPn register: CPn, CNn, and OEn. These configurations are shown in Figure 7. The comparators function down to a  $V_{DD}$  of 3.0 V.

When each comparator is first enabled, the comparator output and interrupt flag are not guaranteed to be stable for 10  $\mu$ s. The corresponding comparator interrupt should not be enabled during that time, and the comparator interrupt flag must be cleared before the interrupt is enabled in order to prevent an immediate interrupt service.

# Table 9: CMPn - Comparator control registers CMP1 and CMP2 (address ACh for CMP1, ADh for CMP2) bit allocation

Not bit addressable; Reset value: 00H

| Bit    | 7 | 6 | 5   | 4   | 3   | 2   | 1   | 0    |
|--------|---|---|-----|-----|-----|-----|-----|------|
| Symbol | - | - | CEn | CPn | CNn | OEn | COn | CMFn |

# Table 10: CMPn - Comparator control registers CMP1 and CMP2 (address ACh for CMP1, ADh for CMP2) bit description

| Bit  | Symbol | Description                                                                                                                                                                                                                  |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6 | -      | Reserved for future use. Should not be set to '1' by user programs.                                                                                                                                                          |
| 5    | CEn    | Comparator enable. When set by software, the corresponding comparator function is enabled. Comparator output is stable 10 $\mu s$ after CEn is first set.                                                                    |
| 4    | CPn    | Comparator positive input select. When '0', CINnA is selected as the positive comparator input. When '1', CINnB is selected as the positive comparator input.                                                                |
| 3    | CNn    | Comparator negative input select. When '0', the comparator reference pin CMPREF is selected as the negative comparator input. When '1', the internal comparator reference Vref is selected as the negative comparator input. |

# **CMOS single-chip 8-bit microcontroller**

 Table 10:
 CMPn - Comparator control registers CMP1 and CMP2 (address ACh for CMP1, ADh for CMP2) bit description...continued

|     | CIMP 1, ADI | Tor CMF2) bit descriptioncommued                                                                                                                                                                                                                            |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Symbol      | Description                                                                                                                                                                                                                                                 |
| 2   | OEn         | Output enable. When '1', the comparator output is connected to the CMPn pin if the comparator is enabled (CEn = 1). This output is asynchronous to the CPU clock.                                                                                           |
| 1   | COn         | Comparator output, synchronized to the CPU clock to allow reading by software. Cleared when the comparator is disabled (CEn = 0).                                                                                                                           |
| 0   | CMFn        | Comparator interrupt flag. This bit is set by hardware whenever the comparator output COn changes state. This bit will cause a hardware interrupt if enabled and of sufficient priority. Cleared by software and when the comparator is disabled (CEn = 0). |



### **CMOS single-chip 8-bit microcontroller**



# 8.5.2 Internal reference voltage

An internal reference voltage generator may supply a default reference when a single comparator input pin is used. The value of the internal reference voltage, referred to as Vref, is  $1.28 \text{ V} \pm 10 \%$ .

# 8.5.3 Comparator interrupt

Each comparator has an interrupt flag CMFn contained in its configuration register. This flag is set whenever the comparator output changes state. The flag may be polled by software or may be used to generate an interrupt. The interrupt will be generated when the corresponding enable bit ECn in the IEN1 register is set and the interrupt system is enabled via the EA bit in the IEN0 register.

### 8.5.4 Comparators and power reduction modes

Either or both comparators may remain enabled when Power-down or Idle mode is activated. The comparators will continue to function in the power reduction mode. If a comparator interrupt is enabled, a change of the comparator output state will generate an interrupt and wake up the processor. If the comparator output to a pin is enabled, the pin should be configured in the push-pull mode in order to obtain fast switching times while in Power-down mode. The reason is that with the oscillator stopped, the temporary strong pull-up that normally occurs during switching on a quasi-bidirectional port pin does not take place.

Comparators consume power in Power-down and Idle modes, as well as in the normal operating mode. This fact should be taken into account when system power consumption is an issue.

9397 750 12378

### **CMOS single-chip 8-bit microcontroller**

### 8.5.5 Comparator configuration example

The code shown below is an example of initializing one comparator. Comparator 1 is configured to use the CIN1A and CMPREF inputs, outputs the comparator result to the CMP1 pin, and generates an interrupt when the comparator output changes.

| ; Disable digital inputs on pins that are used<br>; for analog functions: CIN1A, CMPREF. |
|------------------------------------------------------------------------------------------|
| ; Disable digital outputs on pins that are used                                          |
| ; for analog functions: CIN1A, CMPREF.                                                   |
| ; Turn on comparator 1 and set up for:                                                   |
| ; - Positive input on CIN1A.                                                             |
| ; - Negative input from CMPREF pin.                                                      |
| ; - Output to CMP1 pin enabled.                                                          |
| ; The comparator has to start up for at                                                  |
| ; least 10 microseconds before use.                                                      |
| ; Clear comparator 1 interrupt flag.                                                     |
| ; Enable the comparator 1 interrupt. The                                                 |
| ; priority is left at the current value.                                                 |
| ; Enable the interrupt system (if needed).                                               |
| ; Return to caller.                                                                      |
|                                                                                          |

The interrupt routine used for the comparator must clear the interrupt flag (CMF1 in this case) before returning.

# 8.6 Pulse width modulator

The P87LPC778 contains four Pulse Width Modulated (PWM) channels which can generate pulses of programmable length and interval.

The output for PWM0 is on P0.1, PWM1 on P1.6, PWM2 on P1.7 and PWM3 on P0.0.

After chip reset the output of the each PWM channel is reflect by the setting of UCFG1.5, PRHI, if set to a zero the outputs are low, if set to one the outputs are high.

In this case PRHI is set to zero, before the pin will reflect the state of the internal PWM output a '1' must be written to each port bit that serves as a PWM output.

A block diagram is shown in Figure 8.

The interval between successive outputs is controlled by a 10–bit down counter which uses the internal microcontroller clock as its input.

When bit 3 in the UCFG1 register is a '1' (6-clock mode) the microcontroller clock, and therefore the PWM counter clock, has the same frequency as the clock source:

$$f_{CPWM} = f_{OSC}$$

When bit 3 in the UCFG1 register is a '0' (12-clock mode) the microcontroller and PWM counter clocks operate at half the frequency of clock source:

$$f_{CPWM} = \frac{f_{OSC}}{2}$$

(3)

(2)

### **CMOS single-chip 8-bit microcontroller**

When the counter reaches underflow it is reloaded with a user selectable value. This mechanism allows the user to set the PWM frequency at any integer sub-multiple of the microcontroller clock frequency. The repetition frequency of the PWM is given by:

$$f_{PWM} = \frac{f_{CPWM}}{(CNSW+1)} \tag{4}$$

Where CNSW is contained in SFRs CNSW0 and CNSW1 as a 10-bit value, described in the following tables.

The word 'Shadow' refers to the fact that writes are not into the register that controls the counter; rather they are into a holding register.

As described below the transfer of data from this holding register, into the register which contains the actual reload value, is controlled by the user's program, by setting the XFER bit and waiting till the next underflow of the counter.

 Table 11:
 CNSW0 - Counter shadow register 0 (address 0D1H) bit allocation

 Reset value:
 FFH

| Resel valu                                                                                                           | 0.1111 |         |                |              |                 |             |                |       |  |  |
|----------------------------------------------------------------------------------------------------------------------|--------|---------|----------------|--------------|-----------------|-------------|----------------|-------|--|--|
| Bit                                                                                                                  | 7      | 6       | 5              | 4            | 3               | 2           | 1              | 0     |  |  |
| Symbol                                                                                                               | CNSW7  | CNSW6   | CNSW5          | CNSW4        | CNSW3           | CNSW2       | CNSW1          | CNSW0 |  |  |
| Table 12:         CNSW1 - Counter shadow register 1 (address 0D2H) bit allocation           Reset value:         FFH |        |         |                |              |                 |             |                |       |  |  |
|                                                                                                                      |        | Counter | shadow re      | egister 1 (a | address Ol      | D2H) bit a  | llocation      |       |  |  |
|                                                                                                                      |        | Counter | shadow re<br>5 | egister 1 (a | address Ol<br>3 | D2H) bit al | llocation<br>1 | 0     |  |  |

# **CMOS single-chip 8-bit microcontroller**



The width of each PWM output pulse is determined by the value in the appropriate compare shadow registers, CPSW0 through CPSW4, CPSW0–3 for bits 0–7 and CPSW4 for bits 8 and 9. When the counter described above reaches underflow the PWM output is forced high. It remains high until the compare value is reached at which point it goes low until the next underflow. The number of microcontroller clock pulses that the PWM n output is high is given by:

 $t_{HI} = (CNSW - CPSWn + 1)$ 

A compare value greater than the counter reload value results in the PWM output being permanently high. In addition there are two special cases. A compare value of all zeroes, 000, causes the output to remain permanently high. A compare value of all ones, 3FF, results in the PWM output remaining permanently low. Again the compare value is loaded into a shadow register. The transfer from this holding register to the actual compare register is under program control. The register assignments are shown below where the number immediately following 'CPSW' identifies the PWM output. Thus CPSW0 controls the width of PWM0, CPSW1 the width of PWM1 etc. In

9397 750 12378 Product data

### **CMOS single-chip 8-bit microcontroller**

the case of two digits following 'CPSW,' e.g. CPSW0.0, the second digit refers to the bit of the compare value. Thus CPSW0.0 represents the value loaded into bit 0 of the PWM0 compare register.

 Table 13:
 CPSW0 - Compare shadow register 0 (address 0D3H) bit allocation

 Bit addressable:
 Reset value: 00H

| Bit addi ceca |        | 0.0011 |        |        |        |        |        |        |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| Symbol        | CPSW07 | CPSW06 | CPSW05 | CPSW04 | CPSW03 | CPSW02 | CPSW01 | CPSW00 |

### Table 14: CPSW1 - Compare shadow register 1 (address 0D4H) bit allocation

Bit addressable; Reset value: 00H

| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol | CPSW17 | CPSW16 | CPSW15 | CPSW14 | CPSW13 | CPSW12 | CPSW11 | CPSW10 |

# Table 15: CPSW2 - Compare shadow register 2 (address 0D5H) bit allocation

Bit addressable; Reset value: 00H

| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol | CPSW27 | CPSW26 | CPSW25 | CPSW24 | CPSW23 | CPSW22 | CPSW21 | CPSW20 |

### Table 16: CPSW3 - Compare shadow register 3 (address 0D6H) bit allocation

Bit addressable; Reset value: 00H

| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol | CPSW37 | CPSW36 | CPSW35 | CPSW34 | CPSW33 | CPSW32 | CPSW31 | CPSW30 |

### Table 17: CPSW4 - Compare shadow register 4 (address 0D7H) bit allocation

Bit addressable; Reset value: 00H

| Bit    | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol | CPSW39 | CPSW38 | CPSW29 | CPSW28 | CPSW19 | CPSW18 | CPSW09 | CPSW08 |

The overall functioning of the PWM module is controlled by the contents of the PWMCON0 register. The operation of most of the control bits is straightforward.

For example there is an invert bit for each output which causes results in the output to have the opposite value compared to its non-inverted output.

The transfer of the data from the shadow registers to the control registers is controlled by the Transfer bit; PWMCON0.6, the actual transfer will happen on the first underflow after the transfer bit is set.

The user can monitor when underflow causes the transfer to occur by monitoring the Transfer bit; PWCON0.6. When the transfer takes place the PWM logic automatically resets this bit.

The Run bit; PWMCON0.7 allows the counter of the PWM to be either in the run or idle state.

The fact that the transfer from the shadow to the working registers only occurs when there is an underflow in the counter results in the need for the user's program to observe the following precautions.

### **CMOS single-chip 8-bit microcontroller**

If PWMCON1 is written with Transfer set without Run being enabled the transfer will never take place.

If a subsequent write sets Run without Transfer the compare and counter values will not be updated.

If Transfer and Run are set, and prior to underflow there is a subsequent load of PWMCON0 which sets Run but not Transfer, the transfer will never take place. The compare and counter values that existed prior to the update attempt will be used.

As outlined above the Transfer bit can be polled to determine when the transfer occurs. Unless there is a compelling reason to do otherwise, it is recommended that both Run, PWMCON0.7, and Transfer, PWMCON0.6, be set when PWMCON0 is written. When the Run bit, PWMCON0.7, is cleared the PWM outputs take on the state they had just prior to the bit being cleared. In general this state is not known.

In order to place the outputs in a known state when Run is cleared the Compare registers can be written to either the 'always 1' or 'always 0' so the output will have the output desired when the counter is halted. After this PWMCON0 should be written with the Transfer and Run bits are enabled. After this is done PWMCON0 is polled to find that the Transfer has taken place. Once the transfer has occurred the Run bit in PWMCON0 can be cleared. The outputs will retain the state they had just prior to the Run being cleared.

# Table 18: PWMCON0 - PWM control register 0 (address 0DAH) bit allocation Reset value: 00H

| Bit    | 7   | 6    | 5     | 4     | 3 | 2     | 1     | 0 |
|--------|-----|------|-------|-------|---|-------|-------|---|
| Symbol | RUN | XFER | PWM3I | PWM2I | - | PWM1I | PWM0I | - |

### Table 19: PWMCON0 - PWM control register 0 (address 0DAH) bit description

| Bit | Symbol | Value | Description                                                                                                                                                                                                                                     |
|-----|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Y RUN  | 0     | Counter halted and preset value loaded. If Brake is<br>asserted, PWMx output will be equal to the value of the<br>corresponding PWMxB bit (PWMCON1[3:0]). If Brake is<br>not asserted, PWMx output will be equal to the Value after<br>compare. |
|     |        | 1     | Counter run                                                                                                                                                                                                                                     |
| 6   | XFER   | 0     | Counter run                                                                                                                                                                                                                                     |
|     |        | 1     | Counter and compare shadow registers are not<br>connected to the active registers                                                                                                                                                               |
| 5   | PWM3I  | 0     | PWM3 output is non-inverted. Output is a '1' from the start of the cycle until compare; '0' thereafter.                                                                                                                                         |
|     |        | 1     | PWM3 output is inverted. Output is a '0' from the start of the cycle until compare; '0' thereafter.                                                                                                                                             |
| 4   | PWM2I  | 0     | PWM2 output is non-inverted. Output is a '1' from the start of the cycle until compare; '0' thereafter.                                                                                                                                         |
|     |        | 1     | PWM2 output is inverted. Output is '0' from the start of the cycle until compare; '1' thereafter.                                                                                                                                               |

# **CMOS single-chip 8-bit microcontroller**

| Table 19: | PWMCON | DN0 - PWM control register 0 (address 0DAH) bit description                                                       |                                                                                                         |  |  |  |  |
|-----------|--------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit       | Symbol | Value                                                                                                             | Description                                                                                             |  |  |  |  |
| 2         | PWM1I  | VM11         0         PWM1 output is non-inverted. Output is a '1' from the cycle until compare; '0' thereafter. |                                                                                                         |  |  |  |  |
|           |        | 1                                                                                                                 | PWM1 output is inverted. Output is '0' from the start of the cycle until compare; '1' thereafter.       |  |  |  |  |
| 1         | PWM0I  | 0                                                                                                                 | PWM0 output is non-inverted. Output is a '1' from the start of the cycle until compare; '0' thereafter. |  |  |  |  |
|           |        | 1                                                                                                                 | PWM0 output is inverted. Output is '0' from the start of the cycle until compare; '1' thereafter.       |  |  |  |  |

### 8.6.1 PWM brake function

In general when Brake is asserted the four PWM outputs are forced to a user selected state, namely the state selected by the brakestate in PWMCON1 bits 0 to 3.

As shown in the description of the operation of the PWMCON1 register if PWMCON1.4 is a '1' brake is asserted under the control PWMCON1.7, BKCH, and PWMCON1.5, BPEN.

As shown if both are a '0' brake is asserted. If PWMCON1.7 is a '1' brake is asserted when the run bit, PWMCON0.7, is a '0'. If PWMCON1.6 is a '1' brake is asserted when the Brake Pin, P0.2, has the same polarity as PWMCON1.6. When brake is asserted in response to this pin the RUN bit, PWMCON0.7, is automatically cleared. The combination of both PWMCON1.7 and PWMCON1.5 being a '1' is not allowed.

Since the Brake Pin being asserted will automatically clear the Run bit, PWMCON0.7, the user program can poll this bit to determine when the Brake Pin causes a brake to occur.

When the brake signal is released, the PWM pins hold their brake state assigned by PWMCON1[3:0]. Since the RUN bit is cleared, the PWM pins will stay in the brake state till the PWM is restarted.

The details for PWMCON1 are shown in Tables 20, 21 and 22.

Table 20: PWMCON1 - PWM control register 1 (address C8H) bit allocation Reset value: 00H

| Bit    | 7    | 6    | 5    | 4    | 3     | 2     | 1     | 0     |
|--------|------|------|------|------|-------|-------|-------|-------|
| Symbol | BKCH | BKPS | BPEN | BKEN | PWM3B | PWM2B | PWM1B | PWM0B |

### Table 21: PWMCON1 - PWM control register 1 (address C8H) bit description

|     | ······································ |                                                  |                                                 |  |  |  |  |
|-----|----------------------------------------|--------------------------------------------------|-------------------------------------------------|--|--|--|--|
| Bit | Symbol                                 | Value                                            | Description                                     |  |  |  |  |
| 7   | BKCH                                   | -                                                | See Table 22 below.                             |  |  |  |  |
| 6   | BKPS                                   | 0                                                | 'Brake' is asserted if P0.2 (Brake Pin) is LOW. |  |  |  |  |
|     | 1                                      | 'Brake' is asserted if P0.2 (Brake Pin) is HIGH. |                                                 |  |  |  |  |
| 5   | BPEN                                   |                                                  | See Table 22 below.                             |  |  |  |  |
| 4   | BKEN                                   | 0                                                | 'Brake' is never asserted.                      |  |  |  |  |
|     |                                        | 1                                                | 'Brake' is enabled (see Table 22 below).        |  |  |  |  |
| 3   | PWM3B                                  | 0                                                | PWM3 is LOW, when Brake is asserted.            |  |  |  |  |
|     |                                        | 1                                                | PWM3 is HIGH, when Brake is asserted.           |  |  |  |  |

9397 750 12378

# **CMOS single-chip 8-bit microcontroller**

| Table 21: FWMCONT - FWM control register 1 (address Con) bit descriptioncontinued |        |                                       |                                       |  |  |  |
|-----------------------------------------------------------------------------------|--------|---------------------------------------|---------------------------------------|--|--|--|
| Bit                                                                               | Symbol | Value                                 | Description                           |  |  |  |
| 2                                                                                 | PWM2B  | 0                                     | PWM2 is LOW, when Brake is asserted.  |  |  |  |
|                                                                                   |        | PWM2 is HIGH, when Brake is asserted. |                                       |  |  |  |
|                                                                                   |        | 1                                     |                                       |  |  |  |
| 1                                                                                 | PWM1B  | 0                                     | PWM1 is LOW, when Brake is asserted.  |  |  |  |
|                                                                                   |        | 1                                     | PWM1 is HIGH, when Brake is asserted. |  |  |  |
| 0                                                                                 | PWM0B  | 0                                     | PWM0 is LOW, when Brake is asserted.  |  |  |  |
|                                                                                   |        | 1                                     | PWM0 is HIGH, when Brake is asserted. |  |  |  |
|                                                                                   |        |                                       |                                       |  |  |  |

### Table 21: PWMCON1 - PWM control register 1 (address C8H) bit description...continued

### Table 22: PWMCON1 brake condition

| BPEN | ВКСН | Brake condition                                     |
|------|------|-----------------------------------------------------|
| 0    | 0    | Set software break.                                 |
| 0    | 1    | On when PWM not running (Brake Pin has no effect).  |
| 1    | 0    | On when Brake Pin asserted (PWM run has no effect). |
| 1    | 1    | Clear software Brake.                               |

# 8.7 I<sup>2</sup>C-bus serial interface

The I<sup>2</sup>C-bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus are:

- Bidirectional data transfer between masters and slaves.
- Serial addressing of slaves (no added wiring).
- Acknowledgment after each transferred byte.
- Multimaster bus.
- Arbitration between simultaneously transmitting masters without corruption of serial data on bus.

The I<sup>2</sup>C-bus subsystem includes hardware to simplify the software required to drive the I<sup>2</sup>C-bus. The hardware is a single bit interface which in addition to including the necessary arbitration and framing error checks, includes clock stretching and a bus timeout timer. The interface is synchronized to software either through polled loops or interrupts. Refer to the application note AN422, in Section 4, entitled 'Using the 8XC751 Microcontroller as an I<sup>2</sup>C-bus Master' for additional discussion of the 87C77x I<sup>2</sup>C-bus interface and sample driver routines.

Six time spans are important in I<sup>2</sup>C-bus operation and are insured by Timer I:

- The MINIMUM HIGH time for SCL when this device is the master.
- The MINIMUM LOW time for SCL when this device is a master. This is not very
  important for a single-bit hardware interface like this one, because the SCL low
  time is stretched until the software responds to the I<sup>2</sup>C-bus flags. The software
  response time normally meets or exceeds the MIN LO time. In cases where the
  software responds within MIN HI + MIN LO) time, Timer I will ensure that the
  minimum time is met.

### **CMOS single-chip 8-bit microcontroller**

- The MINIMUM SCL HIGH TO SDA HIGH time in a stop condition.
- The MINIMUM SDA HIGH TO SDA LOW time between I<sup>2</sup>C-bus stop and start conditions (4.7 ms, see I<sup>2</sup>C-bus specification).
- The MINIMUM SDA LOW TO SCL LOW time in a start condition.

The MAXIMUM SCL CHANGE time while an I<sup>2</sup>C-bus frame is in progress. A frame is in progress between a start condition and the following stop condition. This time span serves to detect a lack of software response on this device as well as external I<sup>2</sup>C-bus problems. SCL 'stuck low' indicates a faulty master or slave. SCL 'stuck high' may mean a faulty device, or that noise induced onto the I<sup>2</sup>C-bus caused all masters to withdraw from I<sup>2</sup>C-bus arbitration.

The first five of these times are 4.7 ms (see I<sup>2</sup>C-bus specification) and are covered by the low order three bits of Timer I. Timer I is clocked by the 87LPC77987 CPU clock. Timer I can be pre-loaded with one of four values to optimize timing for different oscillator frequencies. At lower frequencies, software response time is increased and will degrade maximum performance of the I<sup>2</sup>C-bus. See special function register I2CFG description for prescale values (CT0, CT1).

The MAXIMUM SCL CHANGE time is important, but its exact span is not critical. The complete 10 bits of Timer I are used to count out the maximum time. When I<sup>2</sup>C-bus operation is enabled, this counter is cleared by transitions on the SCL pin. The timer does not run between I<sup>2</sup>C-bus frames (i.e., whenever reset or stop occurred more recently than the last start). When this counter is running, it will carry out after 1020 to 1023 machine cycles have elapsed since a change on SCL. A carry out causes a hardware reset of the I<sup>2</sup>C-bus interface. In cases where the bus hang-up is due to a lack of software response by this device, the reset releases SCL and allows I<sup>2</sup>C-bus operation among other devices to continue.

# 8.7.1 I<sup>2</sup>C-bus interrupts

If I<sup>2</sup>C-bus interrupts are enabled (EA and EI2 are both set to 1), an I<sup>2</sup>C-bus interrupt will occur whenever the ATN flag is set by a start, stop, arbitration loss, or data ready condition (refer to the description of ATN following). In practice, it is not efficient to operate the I<sup>2</sup>C-bus interface in this fashion because the I<sup>2</sup>C-bus interrupt service routine would somehow have to distinguish between hundreds of possible conditions. Also, since I<sup>2</sup>C-bus can operate at a fairly high rate, the software may execute faster if the code simply waits for the I<sup>2</sup>C-bus interface.

Typically, the  $l^2$ C-bus interrupt should only be used to indicate a start condition at an idle slave device, or a stop condition at an idle master device (if it is waiting to use the  $l^2$ C-bus). This is accomplished by enabling the  $l^2$ C-bus interrupt only during the aforementioned conditions.

# Table 23: I2CON - I<sup>2</sup>C-bus control register (address D8H) bit allocation Bit addressable<sup>[1]</sup>; Reset value: 81H

| Bit        | 7    | 6    | 5    | 4    | 3    | 2    | 1      | 0    |
|------------|------|------|------|------|------|------|--------|------|
| Symbol (R) | RDAT | ATN  | DRDY | ARL  | STR  | STP  | MASTER | -    |
| Symbol (W) | CXA  | IDLE | CDR  | CARL | CSTR | CSTP | XSTR   | XSTP |

[1] Due to the manner in which bit addressing is implemented in the 80C51 family, the I2CON register should never be altered by use of the SETB, CLR, CPL, MOV (bit), or JBC instructions. This is due to the fact that read and write functions of this register are different. Testing of I2CON bits via the JB and JNB instructions is supported.

9397 750 12378

# **CMOS single-chip 8-bit microcontroller**

| Bit | Symbol | Access | Description                                                                                                                                           |
|-----|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDAT   | R      | The most recently received data bit                                                                                                                   |
|     | CXA    | W      | Clears the transmit active flag                                                                                                                       |
| 6   | ATN    | R      | ATN = 1 if any of the flags DRDY, ARL, STP, or STP = 1                                                                                                |
|     | IDLE   | W      | In the I <sup>2</sup> C-bus slave mode, writing a '1' to this bit causes the I <sup>2</sup> C-bus hardware to ignore the bus until it is needed again |
| 5   | DRDY   | R      | Data Ready flag, set when there is a rising edge on SCL                                                                                               |
|     | CDR    | W      | Writing a '1' to this bit clears the DRDY flag                                                                                                        |
| 4   | ARL    | R      | Arbitration Loss flag, set when arbitration is lost while in the transmit mode                                                                        |
|     | CARL   | W      | Writing a '1' to this bit clears the CARL flag                                                                                                        |
| 3   | STR    | R      | Start flag, set when a start condition is detected at a master or non-idle slave                                                                      |
|     | CSTR   | W      | Writing a '1' to this bit clears the STR flag                                                                                                         |
| 2   | STP    | R      | Stop flag, set when a stop condition is detected at a master or non-idle slave                                                                        |
|     | CSTP   | W      | Writing a '1' to this bit clears the STP flag                                                                                                         |
| 1   | MASTER | R      | Indicates whether this device is currently as bus master                                                                                              |
|     | XSTR   | W      | Writing a '1' to this bit causes a repeated start condition to be generated                                                                           |
| 0   | -      | R      | Undefined                                                                                                                                             |
|     | XSTP   | W      | Writing a '1' to this bit causes a stop condition to be generated                                                                                     |

 Table 24:
 I2CON - I<sup>2</sup>C-bus control register (address D8H) bit description

# 8.7.2 Reading I2CON

**RDAT** — The data from SDA is captured into 'Receive DATa' whenever a rising edge occurs on SCL. RDAT is also available (with seven low-order zeros) in the I2DAT register. The difference between reading it here and there is that reading I2DAT clears DRDY, allowing the I<sup>2</sup>C-bus to proceed on to another bit. Typically, the first seven bits of a received byte are read from I2DAT, while the 8th is read here. Then I2DAT can be written to send the Acknowledge bit and clear DRDY.

**ATN** — 'ATteNtion' is '1' when one or more of DRDY, ARL, STR, or STP is '1'. Thus, ATN comprises a single bit that can be tested to release the  $I^2C$ -bus service routine from a 'wait loop.'

**DRDY** — 'Data ReaDY' (and thus ATN) is set when a rising edge occurs on SCL, except at idle slave. DRDY is cleared by writing CDR = 1, or by writing or reading the I2DAT register. The following low period on SCL is stretched until the program responds by clearing DRDY.

# 8.7.3 Checking ATN and DRDY

When a program detects ATN = 1, it should next check DRDY. If DRDY = 1, then if it receives the last bit, it should capture the data from RDAT (in I2DAT or I2CON). Next, if the next bit is to be sent, it should be written to I2DAT. One way or another, it should clear DRDY and then return to monitoring ATN. Note that if any of ARL, STR, or STP is set, clearing DRDY will not release SCL to HIGH, so that the I<sup>2</sup>C-bus will not go on to the next bit. If a program detects ATN = 1, and DRDY = 0, it should go on to examine ARL, STR, and STP.

9397 750 12378

# **CMOS single-chip 8-bit microcontroller**

**ARL** — 'Arbitration Loss' is '1' when transmit Active was set, but this device lost arbitration to another transmitter. Transmit Active is cleared when ARL is '1'. There are four separate cases in which ARL is set:

- 1. If the program sent a '1' or repeated start, but another device sent a '0', or a stop, so that SDA is '0' at the rising edge of SCL. (If the other device sent a stop, the setting of ARL will be followed shortly by STP being set.)
- If the program sent a '1', but another device sent a repeated start, and it drove SDA LOW before SCL could be driven LOW. (This type of ARL is always accompanied by STR = 1.)
- 3. In master mode, if the program sent a repeated start, but another device sent a '1', and it drove SCL LOW before this device could drive SDA LOW.
- 4. In master mode, if the program sent stop, but it could not be sent because another device sent a '0'.

**STR** — 'STaRt' is set to a '1' when an I<sup>2</sup>C-bus start condition is detected at a non-idle slave or at a master. (STR is not set when an idle slave becomes active due to a start bit; the slave has nothing useful to do until the rising edge of SCL sets DRDY.)

**STP** — 'SToP' is set to 1 when an I<sup>2</sup>C-bus stop condition is detected at a non-idle slave or at a master. (STP is not set for a stop condition at an idle slave.)

**MASTER** — 'MASTER' is '1' if this device is currently a master on the  $I^2$ C-bus. MASTER is set when MASTRQ is '1' and the bus is not busy (i.e., if a start bit hasn't been received since reset or a 'Timer I' time-out, or if a stop has been received since the last start). MASTER is cleared when ARL is set, or after the software writes MASTRQ = 0 and then XSTP = 1.

# 8.7.4 Writing I2CON

Typically, for each bit in an  $I^2$ C-bus message, a service routine waits for ATN = 1. Based on DRDY, ARL, STR, and STP, and on the current bit position in the message, it may then write I2CON with one or more of the following bits, or it may read or write the I2DAT register.

**CXA** — Writing a '1' to 'Clear Xmit Active' clears the Transmit Active state. (Reading the I2DAT register also does this.)

# 8.7.5 Regarding Transmit Active

Transmit Active is set by writing the I2DAT register, or by writing I2CON with XSTR = 1 or XSTP = 1. The I<sup>2</sup>C-bus interface will only drive the SDA line low when Transmit Active is set, and the ARL bit will only be set to '1' when Transmit Active is set. Transmit Active is cleared by reading the I2DAT register, or by writing I2CON with CXA = 1. Transmit Active is automatically cleared when ARL is '1'.

**IDLE** — Writing '1' to 'IDLE' causes a slave's I<sup>2</sup>C-bus hardware to ignore the I<sup>2</sup>C-bus until the next start condition (but if MASTRQ is '1', then a stop condition will cause this device to become a master).

**CDR** — Writing a '1' to 'Clear Data Ready' clears DRDY. (Reading or writing the I2DAT register also does this.)

**CARL** — Writing a '1' to 'Clear Arbitration Loss' clears the ARL bit.

**CSTR** — Writing a '1' to 'Clear STaRt' clears the STR bit.

### **CMOS single-chip 8-bit microcontroller**

**CSTP** — Writing a '1' to 'Clear SToP' clears the STP bit. Note that if one or more of DRDY, ARL, STR, or STP is '1', the low time of SCL is stretched until the service routine responds by clearing them.

**XSTR** — Writing '1's to 'Xmit repeated STaRt' and CDR tells the I<sup>2</sup>C-bus hardware to send a repeated start condition. This should only be at a master. Note that XSTR need not and should not be used to send an 'initial' (non-repeated) start; it is sent automatically by the I<sup>2</sup>C-bus hardware. Writing XSTR = 1 includes the effect of writing I2DAT with XDAT = 1; it sets Transmit Active and releases SDA to HIGH during the SCL low time. After SCL goes HIGH, the I<sup>2</sup>C-bus hardware waits for the suitable minimum time and then drives SDA low to make the start condition.

**XSTP** — Writing 1s to 'Xmit SToP' and CDR tells the  $l^2$ C-bus hardware to send a stop condition. This should only be done at a master. If there are no more messages to initiate, the service routine should clear the MASTRQ bit in I2CFG to '0' before writing XSTP with '1'. Writing XSTP = 1 includes the effect of writing I2DAT with XDAT = 0; it sets Transmit Active and drives SDA low during the SCL low time. After SCL goes HIGH, the  $l^2$ C-bus hardware waits for the suitable minimum time and then releases SDA to HIGH to make the stop condition.

# Table 25: I2DAT - I<sup>2</sup>C-bus data register (address D9H) bit allocation Not bit addressable; Reset value: xxH

| Bit        | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------|------|---|---|---|---|---|---|---|
| Symbol (R) | RDAT | - | - | - | - | - | - | - |
| Symbol (W) | XDAT | - | - | - | - | - | - | - |

### Table 26: I2DAT - I<sup>2</sup>C-bus data register (address D9H) bit description

| Bit    | Symbol | Access | Description                                                                                                                                             |
|--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | RDAT   | R      | The most recently received data bit, captured from SDA at<br>every rising edge of SCL. Reading I2DAT also clears DRDY<br>and the Transmit Active state. |
|        | XDAT   | W      | Sets the data for the next transmitted bit. Writing I2DAT also clears DRDY and sets the Transmit Active state.                                          |
| 6 to 0 | -      | -      | Reserved for future use. Should not be set to '1' by user programs.                                                                                     |

# 8.7.6 Regarding software response time

Because the P87LPC778 can run at 20 MHz, and because the I<sup>2</sup>C-bus interface is optimized for high-speed operation, it is quite likely that an I<sup>2</sup>C-bus service routine will sometimes respond to DRDY (which is set at a rising edge of SCL) and write I2DAT before SCL has gone low again. If XDAT were applied directly to SDA, this situation would produce an I<sup>2</sup>C-bus protocol violation. The programmer need not worry about this possibility because XDAT is applied to SDA only when SCL is low.

Conversely, a program that includes an I<sup>2</sup>C-bus service routine may take a long time to respond to DRDY. Typically, an I<sup>2</sup>C-bus routine operates on a flag-polling basis during a message, with interrupts from other peripheral functions enabled. If an interrupt occurs, it will delay the response of the I<sup>2</sup>C-bus service routine. The programmer need not worry about this very much either, because the I<sup>2</sup>C-bus hardware stretches the SCL low time until the service routine responds. The only constraint on the response is that it must not exceed the Timer I time-out.

### CMOS single-chip 8-bit microcontroller

| Not bit addressable; Reset value: 00H |                                                                                                                                                                                                                                                |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                          |                      |            |           |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------|----------------------|------------|-----------|--|--|
| Bit                                   | 7                                                                                                                                                                                                                                              | 6                                                                                                     | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4            | 3                        | 2                    | 1          | 0         |  |  |
| Symbol                                | SLAVEN                                                                                                                                                                                                                                         | MASTRQ                                                                                                | CLRTI                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TIRUN        | -                        | -                    | CT1        | CT0       |  |  |
| Table 28:                             | Table 28:         I2CFG - I <sup>2</sup> C-bus configuration register (address C8h) bit description                                                                                                                                            |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                          |                      |            |           |  |  |
| Bit                                   | Symbol                                                                                                                                                                                                                                         | Descri                                                                                                | ption                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                          |                      |            |           |  |  |
| 7                                     | SLAVEN                                                                                                                                                                                                                                         | the I <sup>2</sup> C<br>I <sup>2</sup> C-bus                                                          | Slave Enable. Writing a '1' this bit enables the slave functions of the $I^2C$ -bus subsystem. If SLAVEN and MASTRQ are '0', the $I^2C$ -bus hardware is disabled. This bit is cleared to '0' by reset and by an $I^2C$ -bus time-out.                                                                                                                                                                                                                           |              |                          |                      |            |           |  |  |
| 6                                     | MASTR                                                                                                                                                                                                                                          | I <sup>2</sup> C-bus<br>from '0<br>start co<br>genera<br>master                                       | Master Request. Writing a '1' to this bit requests mastership of $I^2$ C-bus. If a transmission is in progress when this bit is chang from '0' to '1', action is delayed until a stop condition is detected start condition is sent and DRDY is set (thus making ATN = 1 generating an $I^2$ C-bus interrupt). When a master wishes to relate mastership status of the $I^2$ C-bus, it writes a '1' to XSTP in I2C MASTRQ is cleared by an $I^2$ C-bus time-out. |              |                          |                      |            |           |  |  |
| 5                                     | CLRTI                                                                                                                                                                                                                                          | CLRTI Writing a '1' to this bit clears the Timer I overflow flag. Thi position always reads as a '0'. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                          |                      |            | is bit    |  |  |
| 4                                     | TIRUN Writing a '1' to this bit lets Timer I run; a '0' stops and c<br>Together with SLAVEN, MASTRQ, and MASTER, this<br>determines operational modes as shown in Table 29.                                                                    |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | ER, this bit             |                      |            |           |  |  |
| 3, 2                                  | -                                                                                                                                                                                                                                              | Reserv                                                                                                | ed for futu                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ure use. Sho | ould not l               | be set to '          | 1' by user | programs. |  |  |
| 1, 0                                  | , 0 CT1, CT0 These two bits are programmed as a function of rate, to optimize the MIN HI and LO time of SC is a master on the I <sup>2</sup> C-bus. The time value deterbits controls both of these parameters, and also and start conditions. |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | CL when th<br>ermined by | is device<br>/ these |            |           |  |  |

 Table 27:
 I2CFG - I<sup>2</sup>C-bus configuration register (address C8h) bit allocation

 Not bit addressable; Reset value: 00H

Values to be used in the CT1 and CT0 bits are shown in Table 30. To allow the  $I^2C$ -bus to run at the maximum rate for a particular oscillator frequency, compare the actual oscillator rate to the  $f_{osc}$  max column in the table. The value for CT1 and CT0 is found in the first line of the table where CPU clock max is greater than or equal to the actual frequency. Table 30 also shows the machine cycle count for various settings of CT1/CT0. This allows calculation of the actual minimum high and low times for SCL as follows:

SCL min high/low time (in microseconds) = 
$$\frac{6 * \text{min time count}}{\text{CPUclock (in MHz)}}$$
 (5)

For instance, at an 8 MHz frequency, with CT1/CT0 set to 1 0, the minimum SCL high and low times will be 5.25 µs. Table 30 also shows the Timer I timeout period (given in machine cycles) for each CT1/CT0 combination. The timeout period varies because of the way in which minimum SCL high and low times are measured. When the I<sup>2</sup>C-bus interface is operating, Timer I is pre-loaded at every SCL transition with a value dependent upon CT1/CT0. The pre-load value is chosen such that a minimum SCL high or low time has elapsed when Timer I reaches a count of 008 (the actual value pre-loaded into Timer I is 8 minus the machine cycle count).

### **CMOS single-chip 8-bit microcontroller**

| Table 29: Interaction of TIRUN with SLAVEN, MASTRQ, and MASTER |       |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|----------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SLAVEN,<br>MASTRQ,<br>MASTER                                   | TIRUN | OPERATING MODE                                                                                                                                                                                                                                                                                         |  |  |  |  |
| All O                                                          | 0     | The I <sup>2</sup> C-bus interface is disabled. Timer I is cleared and does not run. This is the state assumed after a reset. If an I <sup>2</sup> C-bus application wants to ignore the I <sup>2</sup> C-bus at certain times, it should write SLAVEN, MASTRQ, and TIRUN all to zero.                 |  |  |  |  |
| All 0                                                          | 1     | The I <sup>2</sup> C-bus interface is disabled.                                                                                                                                                                                                                                                        |  |  |  |  |
| Any or all 1                                                   | 0     | The I <sup>2</sup> C-bus interface is enabled. The 3 low-order bits<br>of Timer I run for min-time generation, but the hi-order<br>bits do not, so that there is no checking for I <sup>2</sup> C-bus<br>being 'hung.' This configuration can be used for very<br>slow I <sup>2</sup> C-bus operation. |  |  |  |  |
| Any or all 1                                                   | 1     | The I <sup>2</sup> C-bus interface is enabled. Timer I runs during frames on the I <sup>2</sup> C-bus, and is cleared by transitions on SCL, and by Start and Stop conditions. This is the normal state for I <sup>2</sup> C-bus operation.                                                            |  |  |  |  |

### -----ation of TIDUN with SLAVEN MASTRO and MASTER

### Table 30: CT1, CT0 values

| CT1, CT0 | Min Time Count<br>(Machine Cycles) | CPU Clock Max<br>(for 100 kHz I <sup>2</sup> C-bus) | Timeout Period<br>(Machine Cycles) |
|----------|------------------------------------|-----------------------------------------------------|------------------------------------|
| 10       | 7                                  | 8.4 MHz                                             | 1023                               |
| 0 1      | 6                                  | 7.2 MHz                                             | 1022                               |
| 0 0      | 5                                  | 6.0 MHz                                             | 1021                               |
| 11       | 4                                  | 4.8 MHz                                             | 1020                               |

# 8.8 Interrupts

The P87LPC778 uses a four priority level interrupt structure. This allows great flexibility in controlling the handling of the P87LPC778's many interrupt sources. The P87LPC778 supports up to 13 interrupt sources.

Each interrupt source can be individually enabled or disabled by setting or clearing a bit in registers IEN0 or IEN1. The IEN0 register also contains a global disable bit, EA, which disables all interrupts at once.

Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the IP0, IP0H, IP1, and IP1H registers. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. So, if two requests of different priority levels are received simultaneously, the request of higher priority level is serviced.

If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve simultaneous requests of the same priority level.

Commence of inter

- h l = 04 -

### **CMOS single-chip 8-bit microcontroller**

Table 31 summarizes the interrupt sources, flag bits, vector addresses, enable bits, priority bits, arbitration ranking, and whether each interrupt may wake up the CPU from Power-down mode.

| Table 31: Summary of interrupts |             |         |               |               |             |            |
|---------------------------------|-------------|---------|---------------|---------------|-------------|------------|
| Description                     | Interrupt   | Vector  | Interrupt     | Interrupt     | Arbitration | Power-down |
|                                 | Flag Bit(s) | Address | Enable Bit(s) | Priority      | Ranking     | Wake-up    |
| External Interrupt 0            | IE0         | 0003h   | EX0 (IEN0.0)  | IP0H.0, IP0.0 | 1 (highest) | Yes        |
| Timer0 Interrupt                | TF0         | 000Bh   | ET0 (IEN0.1)  | IP0H.1, IP0.1 | 4           | No         |
| External Interrupt 1            | IE1         | 0013h   | EX1 (IEN0.2)  | IP0H.2, IP0.2 | 7           | Yes        |
| Timer1 Interrupt                | TF1         | 001Bh   | ET1 (IEN0.3)  | IP0H.3, IP0.3 | 10          | No         |
| Serial Port Tx and Rx           | TI & RI     | 0023h   | ES (IEN0.4)   | IP0H.4, IP0.4 | 12          | No         |
| Brownout Detect                 | BOD         | 002Bh   | EBO (IEN0.5)  | IP0H.5, IP0.5 | 2           | Yes        |
| I <sup>2</sup> C-bus Interrupt  | ATN         | 0033h   | EI2 (IEN1.0)  | IP1H.0, IP1.0 | 5           | No         |
| KBI Interrupt                   | KBF         | 003Bh   | EKB (IEN1.1)  | IP1H.1, IP1.1 | 8           | Yes        |
| Comparator 2 interrupt          | CMF2        | 0043h   | EC2 (IEN1.2)  | IP1H.2, IP1.2 | 11          | Yes        |
| Watchdog Timer                  | WDOVF       | 0053h   | EWD (IEN0.6)  | IP0H.6, IP0.6 | 3           | Yes        |
| A/D Converter                   | ADCI        | 005Bh   | EAD (IEN1.4)  | IP1H.4, IP1.4 | 6           | Yes        |
| Comparator 1 interrupt          | CMF1        | 0063h   | EC1 (IEN1.5)  | IP1H.5, IP1.5 | 9           | Yes        |
| Timer I interrupt               | -           | 0073h   | ETI (IEN1.7)  | IP1H.7, IP1.7 | 13 (lowest) | No         |
|                                 |             |         |               |               |             |            |

# 8.8.1 External interrupt inputs

The P87LPC778 has two individual interrupt inputs as well as the Keyboard Interrupt function. The latter is described separately elsewhere in this section. The two interrupt inputs are identical to those present on the standard 80C51 microcontroller.

The external sources can be programmed to be level-activated or transition-activated by setting or clearing bit IT1 or IT0 in Register TCON. If ITn = 0, external interrupt n is triggered by a detected low at the  $\overline{INTn}$  pin. If ITn = 1, external interrupt n is edge triggered. In this mode if successive samples of the  $\overline{INTn}$  pin show a high in one cycle and a low in the next cycle, interrupt request flag IEn in TCON is set, causing an interrupt request.

Since the external interrupt pins are sampled once each machine cycle, an input high or low should hold for at least 6 CPU Clocks to ensure proper sampling. If the external interrupt is transition-activated, the external source has to hold the request pin high for at least one machine cycle, and then hold it low for at least one machine cycle. This is to ensure that the transition is seen and that interrupt request flag IEn is set. IEn is automatically cleared by the CPU when the service routine is called.

If the external interrupt is level-activated, the external source must hold the request active until the requested interrupt is actually generated. If the external interrupt is still asserted when the interrupt service routine is completed another interrupt will be generated. It is not necessary to clear the interrupt flag IEn when the interrupt is level sensitive, it simply tracks the input pin level.

If an external interrupt is enabled when the P87LPC778 is put into Power-down or Idle mode, the interrupt will cause the processor to wake up and resume operation. Refer to Section 8.12 "Power reduction modes" on page 43 for details.

# **CMOS single-chip 8-bit microcontroller**



# 8.9 I/O ports

The P87LPC778 has 3 I/O ports, port 0, port 1, and port 2. The exact number of I/O pins available depend upon the oscillator and reset options chosen. At least 15 pins of the P87LPC778 may be used as I/Os when a two-pin external oscillator and an external reset circuit are used. Up to 18 pins may be available if fully on-chip oscillator and reset configurations are chosen.

All but three I/O port pins on the P87LPC778 may be software configured to one of four types on a bit-by-bit basis, as shown in Table 32. These are: quasi-bidirectional (standard 80C51 port outputs), push-pull, open drain, and input only. Two configuration registers for each port choose the output type for each port pin.

|        | iput configuration cottingo |                             |
|--------|-----------------------------|-----------------------------|
| PxM1.y | PxM2.y                      | Port output mode            |
| 0      | 0                           | Quasi-bidirectional         |
| 0      | 1                           | Push-Pull                   |
| 1      | 0                           | Input Only (High Impedance) |
| 1      | 1                           | Open Drain                  |

| Table 3 | 2: Port | output | configuratio | n settings |
|---------|---------|--------|--------------|------------|
|         |         | output | ooningaratio | looungo    |

# 8.9.1 Quasi-bidirectional output configuration

The default port output configuration for standard P87LPC778 I/O ports is the quasi-bidirectional output that is common on the 80C51 and most of its derivatives. This output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic HIGH, it is weakly driven, allowing an external device to pull the pin LOW. When the pin is

9397 750 12378

# **CMOS single-chip 8-bit microcontroller**

pulled LOW, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes.

One of these pull-ups, called the 'very weak' pull-up, is turned on whenever the port latch for the pin contains a logic 1. The very weak pull-up sources a very small current that will pull the pin HIGH if it is left floating.

A second pull-up, called the 'weak' pull-up, is turned on when the port latch for the pin contains a logic 1 and the pin itself is also at a logic 1 level. This pull-up provides the primary source current for a quasi-bidirectional pin that is outputting a '1'. If a pin that has a logic 1 on it is pulled LOW by an external device, the weak pull-up turns off, and only the very weak pull-up remains on. In order to pull the pin LOW under these conditions, the external device has to sink enough current to overpower the weak pull-up and take the voltage on the port pin below its input threshold.

The third pull-up is referred to as the 'strong' pull-up. This pull-up is used to speed up low-to-high transitions on a quasi-bidirectional port pin when the port latch changes from a logic 0 to a logic 1. When this occurs, the strong pull-up turns on for a brief time, two CPU clocks, in order to pull the port pin HIGH quickly. Then it turns off again.



The quasi-bidirectional port configuration is shown in Figure 10.

### 8.9.2 Open drain output configuration

The open drain output configuration turns off all pull-ups and only drives the pulldown transistor of the port driver when the port latch contains a logic 0. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to  $V_{DD}$ . The pulldown for this mode is the same as for the quasi-bidirectional mode.

The open drain port configuration is shown in Figure 11.

9397 750 12378

**CMOS single-chip 8-bit microcontroller** 



# 8.9.3 Push-pull output configuration

The push-pull output configuration has the same pulldown structure as both the open drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic 1. The push-pull mode may be used when more source current is needed from a port output.



The push-pull port configuration is shown in Figure 12.

The three port pins that cannot be configured are P1.2, P1.3, and P1.5. The port pins P1.2 and P1.3 are permanently configured as open drain outputs. They may be used as inputs by writing ones to their respective port latches. P1.5 may be used as a Schmitt trigger input if the P87LPC778 has been configured for an internal reset and is not using the external reset input function  $\overline{RST}$ .

Additionally, port pins P2.0 and P2.1 are disabled for both input and output if one of the crystal oscillator options is chosen. Those options are described in Section 8.10 "Oscillator" on page 39.

Dit

-

c

## **P87LPC778**

#### **CMOS single-chip 8-bit microcontroller**

The value of port pins at reset is determined by the PRHI bit in the UCFG1 register. Ports may be configured to reset high or low as needed for the application. When port pins are driven high at reset, they are in quasi-bidirectional mode and therefore do not source large amounts of current.

Every output on the P87LPC778 may potentially be used as a 20 mA sink LED drive output. However, there is a maximum total output current for all ports which must not be exceeded.

All ports pins of the P87LPC778 have slew rate controlled outputs. This is to limit noise generated by quickly switching output signals. The slew rate is factory set to approximately 10 ns rise and fall times.

The bits in the P2M1 register that are not used to control configuration of P2.1 and P2.0 are used for other purposes. These bits can enable Schmitt trigger inputs on each I/O port, enable toggle outputs from Timer 0 and Timer 1, and enable a clock output if either the internal RC oscillator or external clock input is being used. The last two functions are described in Section 8.14 "Timer/counters" on page 46 and Section 8.10 "Oscillator" on page 39 respectively. The enable bits for all of these functions are shown in Tables 33 and 34.

Each I/O port of the P87LPC778 may be selected to use TTL level inputs or Schmitt inputs with hysteresis. A single configuration bit determines this selection for the entire port. Port pins P1.2, P1.3, and P1.5 always have a Schmitt trigger input.

| Bit       | 1      | 6      | 5          | 4             | 3           | 2           | 1                                                  | U             |
|-----------|--------|--------|------------|---------------|-------------|-------------|----------------------------------------------------|---------------|
| Symbol    | P2S    | P1S    | P0S        | ENCLK         | ENT1        | ENT0        | (P2M1.1)                                           | (P2M1.0)      |
| Table 34: | P2M1 - | Port 2 | mode re    | gister 1 (ac  | ldress A4   | lh) bit de  | scription                                          |               |
| Bit       | Symb   | ol I   | Descript   | ion           |             |             |                                                    |               |
| 7         | P2S    | ١      | When P2    | S = 1, this I | bit enable  | s Schmitt   | trigger inputs                                     | on Port 2.    |
| 6         | P1S    | ١      | When P1    | S = 1, this I | bit enable  | s Schmitt   | trigger inputs                                     | on Port 1.    |
| 5         | P0S    | ١      | When P0    | S = 1, this I | bit enable  | s Schmitt   | trigger inputs                                     | on Port 0.    |
| 4         | ENCL   | (      | on-chip R  | C oscillator  | r, a clock  | output is e | 8 is configure<br>enabled on the<br>' on page 39 f | e X2 pin      |
| 3         | ENT1   | (      | output fre | quency is t   | herefore of | one half of | er Timer1 ove<br>the Timer1 o<br>n page 46 for     | verflow rate. |
| 2         | ENT0   | (      | output fre | quency is t   | herefore of | one half of | ever Timer0 ov<br>the Timer0 o<br>on page 46 for   | verflow rate. |
| 1, 0      | -      | (      | control th | · •           |             | •           | in the P2M2<br>and P2.0 resp                       | •             |

### Table 33: P2M1 - Port 2 mode register 1 (address A4h) bit allocation Not bit addressable; Reset value: 00H

-

#### **CMOS single-chip 8-bit microcontroller**

#### 8.9.4 Keyboard interrupt (KBI)

The Keyboard Interrupt function is intended primarily to allow a single interrupt to be generated when any key is pressed on a keyboard or keypad connected to specific pins of the P87LPC778, as shown in Figure 13. This interrupt may be used to wake up the CPU from Idle or Power-down modes. This feature is particularly useful in handheld, battery powered systems that need to carefully manage power consumption yet also need to be convenient to use.

The P87LPC778 allows any or all pins of port 0 to be enabled to cause this interrupt. Port pins are enabled by the setting of bits in the KBI register, as shown in Tables 35 and 36. The Keyboard Interrupt Flag (KBF) in the AUXR1 register is set when any enabled pin is pulled LOW while the KBI interrupt function is active. An interrupt will generated if it has been enabled. Note that the KBF bit must be cleared by software.

Due to human time scales and the mechanical delay associated with keyswitch closures, the KBI feature will typically allow the interrupt service routine to poll port 0 in order to determine which key was pressed, even if the processor has to wake up from Power-down mode. Refer to Section 8.12 "Power reduction modes" on page 43 for details.



 Table 35:
 KBI - Keyboard interrupt register (address 86H) bit allocation

 Not bit addressable; Reset value: 00H

| Bit    | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol | KBI.7 | KBI.6 | KBI.5 | KBI.4 | KBI.3 | KBI.2 | KBI.1 | KBI.0 |

| Table 36: k | KBI - Keyboard | interrupt | register | (address | 86H) | bit descriptio | n |
|-------------|----------------|-----------|----------|----------|------|----------------|---|
|-------------|----------------|-----------|----------|----------|------|----------------|---|

| Bit | Symbol | Description                                                |
|-----|--------|------------------------------------------------------------|
| 7   | -      | When set, enables P0.7 as a cause of a Keyboard Interrupt. |
| 6   | -      | When set, enables P0.6 as a cause of a Keyboard Interrupt. |
| 5   | -      | When set, enables P0.5 as a cause of a Keyboard Interrupt. |
| 4   | -      | When set, enables P0.4 as a cause of a Keyboard Interrupt. |
| 3   | -      | When set, enables P0.3 as a cause of a Keyboard Interrupt. |
| 2   | -      | When set, enables P0.2 as a cause of a Keyboard Interrupt. |
| 1   | -      | When set, enables P0.1 as a cause of a Keyboard Interrupt. |
| 0   | -      | When set, enables P0.0 as a cause of a Keyboard Interrupt. |

#### 8.10 Oscillator

The P87LPC778 provides several user selectable oscillator options, allowing optimization for a range of needs from high precision to lowest possible cost. These are configured when the EPROM is programmed. Basic oscillator types that are supported include: low, medium, and high speed crystals, covering a range from 20 kHz to 20 MHz; ceramic resonators; and on-chip RC oscillator.

#### 8.10.1 Low speed oscillator option

This option supports an external crystal in the range of 20 kHz to 100 kHz.

|            |                            |               |             | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | · · · · · ·   |             |  |
|------------|----------------------------|---------------|-------------|---------------------------------------|---------------|-------------|--|
| Oscillator | V <sub>DD</sub> = 2.7 V to | 4.5 V         |             | V <sub>DD</sub> = 4.5 V to 5.5 V      |               |             |  |
| Frequency  | Lower Limit                | Optimal Value | Upper Limit | Lower Limit                           | Optimal Value | Upper Limit |  |
| 20 kHz     | 15 pF                      | 15 pF         | 33 pF       | 33 pF                                 | 33 pF         | 47 pF       |  |
| 32 kHz     | 15 pF                      | 15 pF         | 33 pF       | 33 pF                                 | 33 pF         | 47 pF       |  |
| 100 kHz    | 15 pF                      | 15 pF         | 33 pF       | 15 pF                                 | 15 pF         | 33 pF       |  |
|            |                            |               |             |                                       |               |             |  |

#### Table 37: Recommended oscillator capacitors for use with the low frequency oscillator option

#### 8.10.2 Medium speed oscillator option

This option supports an external crystal in the range of 100 kHz to 4 MHz. Ceramic resonators are also supported in this configuration.

#### Table 38: Recommended oscillator capacitors for use with the medium frequency oscillator option

| Oscillator<br>Frequency | V <sub>DD</sub> = 2.7 V to | 4.5 V         |             | V <sub>DD</sub> = 4.5 V to 5.5 V |               |             |  |
|-------------------------|----------------------------|---------------|-------------|----------------------------------|---------------|-------------|--|
|                         | Lower Limit                | Optimal Value | Upper Limit | Lower Limit                      | Optimal Value | Upper Limit |  |
| 100 kHz                 | 33 pF                      | 33 pF         | 47 pF       | 33 pF                            | 33 pF         | 47 pF       |  |
| 1 MHz                   | 15 pF                      | 15 pF         | 33 pF       | 15 pF                            | 22 pF         | 47 pF       |  |
| 4 MHz                   | 15 pF                      | 15 pF         | 33 pF       | 15 pF                            | 15 pF         | 33 pF       |  |

#### 8.10.3 High speed oscillator option

This option supports an external crystal in the range of 4 MHz to 20 MHz. Ceramic resonators are also supported in this configuration.

| Table 39. Recommended oscillator capacitors for use with the high requency oscillator option |                            |               |             |                            |                                  |             |  |  |  |
|----------------------------------------------------------------------------------------------|----------------------------|---------------|-------------|----------------------------|----------------------------------|-------------|--|--|--|
| Oscillator                                                                                   | V <sub>DD</sub> = 2.7 V to | 4.5 V         |             | V <sub>DD</sub> = 4.5 V to | V <sub>DD</sub> = 4.5 V to 5.5 V |             |  |  |  |
| Frequency                                                                                    | Lower Limit                | Optimal Value | Upper Limit | Lower Limit                | Optimal Value                    | Upper Limit |  |  |  |
| 4 MHz                                                                                        | 15 pF                      | 33 pF         | 47 pF       | 15 pF                      | 33 pF                            | 68 pF       |  |  |  |
| 8 MHz                                                                                        | 15 pF                      | 15 pF         | 33 pF       | 15 pF                      | 33 pF                            | 47 pF       |  |  |  |
| 16 MHz                                                                                       | -                          | -             | -           | 15 pF                      | 15 pF                            | 33 pF       |  |  |  |
| 20 MHz                                                                                       | -                          | -             | -           | 15 pF                      | 15 pF                            | 33 pF       |  |  |  |

 Table 39:
 Recommended oscillator capacitors for use with the high frequency oscillator option

#### 8.10.4 On-chip RC oscillator option

The on-chip RC oscillator option has a typical frequency of 6 MHz and can be divided down for slower operation through the use of the DIVM register. A clock output on the X2 / P2.0 pin may be enabled when the on-chip RC oscillator is used.

#### 8.10.5 External clock input option

In this configuration, the processor clock is input from an external source driving the X1 / P2.1 pin. The rate may be from 0 Hz up to 20 MHz when  $V_{DD}$  is above 4.5 V and up to 10 MHz when  $V_{DD}$  is below 4.5 V. When the external clock input mode is used, the X2 / P2.0 pin may be used as a standard port pin. A clock output on the X2 / P2.0 pin may be enabled when the external clock input is used.

#### 8.10.6 Clock output

The P87LPC778 supports a clock output function when either the on-chip RC oscillator or external clock input options are selected. This allows external devices to synchronize to the P87LPC778. When enabled, via the ENCLK bit in the P2M1 register, the clock output appears on the X2 / CLKOUT pin whenever the on-chip oscillator is running, including in Idle mode. The frequency of the clock output is  $\frac{1}{6}$  of the CPU clock rate. If the clock output is not needed in Idle mode, it may be turned off prior to entering Idle, saving additional power. The clock output may also be enabled when the external clock input option is selected.



- Fig 14. Using the crystal oscillator.

#### **CMOS single-chip 8-bit microcontroller**





#### 8.10.7 CPU clock modification: CLKR and DIVM

For backward compatibility, the CLKR configuration bit allows setting the P87LPC778 instruction and peripheral timing to match standard 80C51 timing by dividing the CPU clock by two. Default timing for the P87LPC778 is 6 CPU clocks per machine cycle while standard 80C51 timing is 12 clocks per machine cycle. This division also applies to peripheral timing, allowing 80C51 code that is oscillator frequency and/or timer rate dependent. The CLKR bit is located in the EPROM configuration register UCFG1, described under Section 8.18 "EPROM characteristics" on page 66.

#### **CMOS single-chip 8-bit microcontroller**

In addition to this, the CPU clock may be divided down from the oscillator rate by a programmable divider, under program control. This function is controlled by the DIVM register. If the DIVM register is set to zero (the default value), the CPU will be clocked by either the unmodified oscillator rate, or that rate divided by two, as determined by the previously described CLKR function.

When the DIVM register is set to some value N (between 1 and 255), the CPU clock is divided by  $2 \times (N + 1)$ . Clock division values from 4 through 512 are thus possible. This feature makes it possible to temporarily run the CPU at a lower rate, reducing power consumption, in a manner similar to Idle mode. By dividing the clock, the CPU can retain the ability to respond to events other than those that can cause interrupts (i.e., events that allow exiting the Idle mode) by executing its normal program at a lower rate. This can allow bypassing the oscillator startup time in cases where Power-down mode would otherwise be used. The value of DIVM may be changed by the program at any time without interrupting code execution.

### 8.11 Power monitoring functions

The P87LPC778 incorporates power monitoring functions designed to prevent incorrect operation during initial power up and power loss or reduction during operation. This is accomplished with two hardware functions: Power-on Detect and Brownout Detect.

#### 8.11.1 Brownout detection

The Brownout Detect function helps prevent the processor from failing in an unpredictable manner if the power supply voltage drops below a certain level. The default operation is for a brownout detection to cause a processor reset, however it may alternatively be configured to generate an interrupt by setting the BOI bit in the AUXR1 register (AUXR1.5).

The P87LPC778 allows selection of two Brownout levels: 2.5 V or 3.8 V. When  $V_{DD}$  drops below the selected voltage, the brownout detector triggers and remains active until  $V_{DD}$  is returns to a level above the Brownout Detect voltage. When Brownout Detect causes a processor reset, that reset remains active as long as  $V_{DD}$  remains below the Brownout Detect voltage. When Brownout Detect generates an interrupt, that interrupt occurs once as  $V_{DD}$  crosses from above to below the Brownout Detect voltage. For the interrupt to be processed, the interrupt system and the BOI interrupt must both be enabled (via the EA and EBO bits in IEN0).

When Brownout Detect is activated, the BOF flag in the PCON register is set so that the cause of processor reset may be determined by software. This flag will remain set until cleared by software.

For correct activation of Brownout Detect, the V<sub>DD</sub> fall time must be no faster than 50 mV/ $\mu$ s. When V<sub>DD</sub> is restored, is should not rise faster than 2 mV/ $\mu$ s in order to insure a proper reset.

The brownout voltage (2.5 V or 3.8 V) is selected via the BOV bit in the EPROM configuration register UCFG1. When unprogrammed (BOV = 1), the brownout detect voltage is 2.5 V. When programmed (BOV = 0), the brownout detect voltage is 3.8 V.

If the Brownout Detect function is not required in an application, it may be disabled, thus saving power. Brownout Detect is disabled by setting the control bit BOD in the AUXR1 register (AUXR1.6).

#### 8.11.2 Power-on detection

The Power-on Detect has a function similar to the Brownout Detect, but is designed to work as power comes up initially, before the power supply voltage reaches a level where Brownout Detect can work. When this feature is activated, the POF flag in the PCON register is set to indicate an initial power up condition. The POF flag will remain set until cleared by software.

#### 8.12 **Power reduction modes**

The P87LPC778 supports Idle and Power-down modes of power reduction.

#### 8.12.1 Idle mode

The Idle mode leaves peripherals running in order to allow them to activate the processor when an interrupt is generated. Any enabled interrupt source or Reset may terminate Idle mode. Idle mode is entered by setting the IDL bit in the PCON register (see Tables 41 and 42).

#### 8.12.2 Power-down mode

The Power-down mode stops the oscillator in order to absolutely minimize power consumption. Power-down mode is entered by setting the PD bit in the PCON register (see Tables 41 and 42).

The processor can be made to exit Power-down mode via Reset or one of the interrupt sources shown in Table 40. This will occur if the interrupt is enabled and its priority is higher than any interrupt currently in progress.

In Power-down mode, the power supply voltage may be reduced to the RAM keep-alive voltage  $V_{RAM}$ . This retains the RAM contents at the point where Power-down mode was entered. SFR contents are not guaranteed after  $V_{DD}$  has been lowered to  $V_{RAM}$ , therefore it is recommended to wake up the processor via Reset in this case.  $V_{DD}$  must be raised to within the operating range before the Power-down mode is exited. Since the Watchdog timer has a separate oscillator, it may reset the processor upon overflow if it is running during Power-down.

Note that if the Brownout Detect reset is enabled, the processor will be put into reset as soon as  $V_{DD}$  drops below the brownout voltage. If Brownout Detect is configured as an interrupt and is enabled, it will wake up the processor from Power-down mode when  $V_{DD}$  drops below the brownout voltage.

When the processor wakes up from Power-down mode, it will start the oscillator immediately and begin execution when the oscillator is stable. Oscillator stability is determined by counting 1024 CPU clocks after start-up when one of the crystal oscillator configurations is used, or 256 clocks after start-up for the internal RC or external clock input configurations.

#### **CMOS single-chip 8-bit microcontroller**

| Wake-up Source            | Conditions                                                                                                                                                                           |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External Interrupt 0 or 1 | The corresponding interrupt must be enabled.                                                                                                                                         |
| Keyboard Interrupt        | The keyboard interrupt feature must be enabled and properly set up. The corresponding interrupt must be enabled.                                                                     |
| Comparator 1 or 2         | The comparator(s) must be enabled and properly set up. The corresponding interrupt must be enabled.                                                                                  |
| Watchdog Timer Reset      | The Watchdog timer must be enabled via the WDTE bit in the UCFG1 EPROM configuration byte.                                                                                           |
| Watchdog Timer Interrupt  | The WDTE bit in the UCFG1 EPROM configuration byte must not be set. The corresponding interrupt must be enabled.                                                                     |
| Brownout Detect Reset     | The BOD bit in AUXR1 must not be set (brownout detect not disabled). The BOI bit in AUXR1 must not be set (brownout interrupt disabled).                                             |
| Brownout Detect Interrupt | The BOD bit in AUXR1 must not be set (brownout detect not disabled). The BOI bit in AUXR1 must be set (brownout interrupt enabled). The corresponding interrupt must be enabled.     |
| Reset Input               | The external reset input must be enabled.                                                                                                                                            |
| A/D Converter             | Must use internal RC clock (RCCLK = 1) for A/D converter to<br>work in Power-down mode. The A/D must be enabled and<br>properly set up. The corresponding interrupt must be enabled. |

Some chip functions continue to operate and draw power during Power-down mode, increasing the total power used during Power-down. These include the Brownout Detect, Watchdog Timer, and Comparators.

#### 8.12.3 Low voltage EPROM operation

Table 40. Interrupt course

The EPROM array contains some analog circuits that are not required when  $V_{DD}$  is less than 4 V, but are required for a  $V_{DD}$  greater than 4 V. The LPEP bit (AUXR.4), when set by software, will Power-down these analog circuits resulting in a reduced supply current. LPEP is cleared only by Power-on reset, so it may be set ONLY for applications that always operate with  $V_{DD}$  less than 4 V.

#### Table 41: PCON - Power control register (address 87H) bit allocation

Not bit addressable; Reset value: 30H for a Power-on reset; 20H for a Brownout reset; 00H for other reset sources.

| Bit      | 7                                                                                                                                                                                                    | 6               | 5           | 4           | 3           | 2                                           | 1         | 0         |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|-------------|-------------|---------------------------------------------|-----------|-----------|
| Symbo    | SMOD1                                                                                                                                                                                                | SMOD0           | BOF         | POF         | GF1         | GF0                                         | PD        | IDL       |
| Table 42 |                                                                                                                                                                                                      | Power con       |             | ter (addre  | ss 87H) bi  | t descripti                                 | on        |           |
| Bit      | Symbol                                                                                                                                                                                               | Desc            | ription     |             |             |                                             |           |           |
| 7        | SMOD1                                                                                                                                                                                                | Wher<br>3.      | n set, this | bit doubles | the UART    | baud rate                                   | for modes | 1, 2, and |
| 6        | 6 SMOD0 This bit selects the function of bit 7 of the SCON SFR. When 0,<br>SCON.7 is the SM0 bit. When 1, SCON.7 is the FE (Framing Error)<br>flag. See Tables 48 and 49 for additional information. |                 |             |             |             |                                             |           | ,         |
| 5        | BOF                                                                                                                                                                                                  | interr<br>Refei | upt has o   | ccurred. Al | so set at F | vhen a brov<br>ower-on. C<br>pring function | leared by | software. |

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

#### **CMOS single-chip 8-bit microcontroller**

 Table 42:
 PCON - Power control register (address 87H) bit description...continued

| Bit | Symbol | Description                                                                                                                                                                             |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | POF    | Power-on Flag. Set automatically when a Power-on reset has occurred. Cleared by software. Refer to the Section 8.11 "Power monitoring functions" on page 42 for additional information. |
| 3   | GF1    | General purpose flag 1. May be read or written by user software, but has no effect on operation.                                                                                        |
| 2   | GF0    | General purpose flag 0. May be read or written by user software, but has no effect on operation.                                                                                        |
| 1   | PD     | Power-down control bit. Setting this bit activates Power-down mode operation. Cleared when the Power-down mode is terminated (see text).                                                |
| 0   | IDL    | Idle mode control bit. Setting this bit activates Idle mode operation.<br>Cleared when the Idle mode is terminated (see text).                                                          |

#### 8.13 Reset

The P87LPC778 has an active LOW reset input when configured for an external reset. A fully internal reset may also be configured which provides a reset when power is initially applied to the device. The Watchdog timer can act as an oscillator fail detect because it uses an independent, fully on-chip oscillator.



The external reset input is disabled, and fully internal reset generation enabled, by programming the RPD bit in the EPROM configuration register UCFG1 to 0. EPROM configuration is described in Section 8.18 "EPROM characteristics" on page 66.

#### **CMOS single-chip 8-bit microcontroller**



#### 8.14 Timer/counters

The P87LPC778 has two general purpose counter/timers which are upward compatible with the standard 80C51 Timer0 and Timer1. Both can be configured to operate either as timers or event counters (see Tables 43 and 44). An option to automatically toggle the T0 and/or T1 pins upon timer overflow has been added.

In the 'Timer' function, the register is incremented every machine cycle. Thus, one can think of it as counting machine cycles. Since a machine cycle consists of 6 CPU clock periods, the count rate is  $\frac{1}{6}$  of the CPU clock frequency. Refer to Section 8.1 "Enhanced CPU" on page 12 for a description of the CPU clock.

In the 'Counter' function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T0 or T1. In this function, the external input is sampled once during every machine cycle. When the samples of the pin state show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during the cycle following the one in which the transition was detected. Since it takes 2 machine cycles (12 CPU clocks) to recognize a 1-to-0 transition, the maximum count rate is  $\frac{1}{6}$  of the CPU clock frequency. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it should be held for at least one full machine cycle.

The 'Timer' or 'Counter' function is selected by control bits C/T in the Special Function Register TMOD. In addition to the 'Timer' or 'Counter' selection, Timer0 and Timer1 have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text.

#### **CMOS single-chip 8-bit microcontroller**

| Table 43:   | TMOD - Timer/counter mode control register (address 89H) bit allocation |
|-------------|-------------------------------------------------------------------------|
| Not bit add | ressable; Reset value: 00H                                              |

| Bit    | 7    | 6   | 5  | 4  | 3    | 2   | 1  | 0  |
|--------|------|-----|----|----|------|-----|----|----|
| Symbol | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 |

#### Table 44: TMOD - Timer/counter mode control register (address 89H) bit description

| Bit  | Symbol | Description                                                                                                                                                                                          |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | GATE   | Gating control for Timer1. When set, Timer/Counter is enabled<br>only while the INT1 pin is high and the TR1 control pin is set.<br>When cleared, Timer1 is enabled when the TR1 control bit is set. |
| 6    | C/T    | Timer or Counter Selector for Timer1. Cleared for Timer operation (input from internal system clock.) Set for Counter operation (input from T1 input pin).                                           |
| 5, 4 | M1, M0 | Mode select for Timer1 (see Table 45 below).                                                                                                                                                         |
| 3    | GATE   | Gating control for Timer0. When set, Timer/Counter is enabled only while the INT0 pin is high and the TR0 control pin is set. When cleared, Timer0 is enabled when the TR0 control bit is set.       |
| 2    | C/T    | Timer or Counter Selector for Timer0. Cleared for Timer operation (input from internal system clock.) Set for Counter operation (input from T0 input pin).                                           |
| 1, 0 | M1, M0 | Mode Select for Timer0 (see Table 45 below).                                                                                                                                                         |

#### Table 45:M1, M0 timer mode

| M1, M0 | Timer mode                                                                                                                                                                                                                                              |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 0    | 8048 Timer 'TLn' serves as 5-bit prescaler.                                                                                                                                                                                                             |
| 0 1    | 16-bit Timer/Counter 'THn' and 'TLn' are cascaded; there is no prescaler.                                                                                                                                                                               |
| 10     | 8-bit auto-reload Timer/Counter. THn holds a value which is loaded into TLn when it overflows.                                                                                                                                                          |
| 11     | Timer0 is a dual 8-bit Timer/Counter in this mode. TL0 is an 8-bit<br>Timer/Counter controlled by the standard Timer0 control bits. TH0 is an<br>8-bit timer only, controlled by the Timer1 control bits (see text). Timer1 in<br>this mode is stopped. |

#### 8.14.1 Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 19 shows Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The count input is enabled to the Timer when TRn = 1 and either GATE = 0 or  $\overline{INTn}$  = 1. (Setting GATE = 1 allows the Timer to be controlled by external input  $\overline{INTn}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Tables 46 and 47). The GATE bit is in the TMOD register.

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer0 and Timer1. See Figure 19. There are two different GATE bits, one for Timer1 (TMOD.7) and one for Timer0 (TMOD.3).

#### 8.14.2 Mode 1

Mode 1 is the same as Mode 0, except that all 16 bits of the timer register (THn and TLn) are used. See Figure 20.

#### 8.14.3 Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TL1) with automatic reload, as shown in Figure 21. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which must be preset by software. The reload leaves THn unchanged. Mode 2 operation is the same for Timer0 and Timer1.

#### 8.14.4 Mode 3

When Timer1 is in Mode 3 it is stopped. The effect is the same as setting TR1 = 0.

Timer0 in Mode 3 establishes TL0 and TH0 as two separate 8-bit counters. The logic for Mode 3 on Timer0 is shown in Figure 22. TL0 uses the Timer0 control bits: C/T, GATE, TR0, INT0, and TF0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer1. Thus, TH0 now controls the 'Timer1' interrupt.

Mode 3 is provided for applications that require an extra 8-bit timer. With Timer0 in Mode 3, an P87LPC778 can look like it has three Timer/Counters. When Timer0 is in Mode 3, Timer1 can be turned on and off by switching it into and out of its own Mode 3. It can still be used by the serial port as a baud rate generator, or in any application not requiring an interrupt.

# Table 46: TCON - Timer/counter control register (address 88H) bit allocation Bit addressable; Reset value: 00H

| Bit    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| Symbol | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 |

#### Table 47: TCON - Timer/counter control register (address 88H) bit description

| Bit | Symbol | Description                                                                                                                                                     |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TF1    | Timer1 overflow flag. Set by hardware on Timer/Counter overflow.<br>Cleared by hardware when the interrupt is processed, or by<br>software.                     |
| 6   | TR1    | Timer1 Run control bit. Set/cleared by software to turn<br>Timer/Counter 1 on/off.                                                                              |
| 5   | TF0    | Timer0 overflow flag. Set by hardware on Timer/Counter overflow.<br>Cleared by hardware when the processor vectors to the interrupt<br>routine, or by software. |
| 4   | TR0    | Timer0 Run control bit. Set/cleared by software to turn<br>Timer/Counter 0 on/off.                                                                              |
| 3   | IE1    | Interrupt 1 Edge flag. Set by hardware when external interrupt 1 edge is detected. Cleared by hardware when the interrupt is processed, or by software.         |

### **Philips Semiconductors**

#### **CMOS single-chip 8-bit microcontroller**

| Table 47: TCON - Tir |        | r/counter control register (address 88H) bit description |
|----------------------|--------|----------------------------------------------------------|
| Bit S                | Symbol | Description                                              |

| 2 | IT1 | Interrupt 1 Type control bit. Set/cleared by software to specify falling edge/low level triggered external interrupts.                                  |
|---|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | IE0 | Interrupt 0 Edge flag. Set by hardware when external interrupt 0 edge is detected. Cleared by hardware when the interrupt is processed, or by software. |
| 0 | IT0 | Interrupt 0 Type control bit. Set/cleared by software to specify falling edge/low level triggered external interrupts.                                  |







49 of 79

## **P87LPC778**

#### **CMOS single-chip 8-bit microcontroller**



#### 8.14.5 Timer overflow toggle output

Timers 0 and 1 can be configured to automatically toggle a port output whenever a timer overflow occurs. The same device pins that are used for the T0 and T1 count inputs are also used for the timer toggle outputs. This function is enabled by control bits ENT0 and ENT1 in the P2M1 register, and apply to Timer0 and Timer1 respectively. The port outputs will be a logic 1 prior to the first timer overflow when this mode is turned on.

#### 8.15 UART

The P87LPC778 includes an enhanced 80C51 UART. The baud rate source for the UART is Timer1 for modes 1 and 3, while the rate is fixed in modes 0 and 2. Because CPU clocking is different on the P87LPC778 than on the standard 80C51, baud rate calculation is somewhat different. Enhancements over the standard 80C51 UART include Framing Error detection and automatic address recognition.

The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the SBUF register. However, if the first byte still hasn't been read by the time reception of the second byte is complete, the first byte will be lost. The serial port receive and transmit registers are both accessed through Special Function Register SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register.

The serial port can be operated in 4 modes.

#### 8.15.1 Mode 0

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted or received, LSB first. The baud rate is fixed at  $\frac{1}{6}$  of the CPU clock frequency.

#### 8.15.2 Mode 1

10 bits are transmitted (through TxD) or received (through RxD): a start bit (logical 0), 8 data bits (LSB first), and a stop bit (logical 1). When data is received, the stop bit is stored in RB8 in Special Function Register SCON. The baud rate is variable and is determined by the Timer1 overflow rate.

#### 8.15.3 Mode 2

11 bits are transmitted (through TxD) or received (through RxD): start bit (logical 0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (logical 1). When data is transmitted, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. When data is received, the 9th data bit goes into RB8 in Special Function Register SCON, while the stop bit is ignored. The baud rate is programmable to either  $\frac{1}{16}$  or  $\frac{1}{32}$  of the CPU clock frequency, as determined by the SMOD1 bit in PCON.

#### 8.15.4 Mode 3

11 bits are transmitted (through TxD) or received (through RxD): a start bit (logical 0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (logical 1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable and is determined by the Timer1 overflow rate.

In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI = 0 and REN = 1. Reception is initiated in the other modes by the incoming start bit if REN = 1.

#### 8.15.5 Serial port control register (SCON)

The serial port control and status register is the Special Function Register SCON, shown in Tables 48 and 49. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI).

The Framing Error bit (FE) allows detection of missing stop bits in the received data stream. The FE bit shares the bit position SCON.7 with the SM0 bit. Which bit appears in SCON at any particular time is determined by the SMOD0 bit in the PCON register. If SMOD0 = 0, SCON.7 is the SM0 bit. If SMOD0 = 1, SCON.7 is the FE bit. Once set, the FE bit remains set until it is cleared by software. This allows detection of framing errors for a group of characters without the need for monitoring it for every character individually.

## Table 48:SCON - Serial port control register (address 98H) bit allocationBit addressable; Reset value: 00H

| Bit    | 7      | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
|--------|--------|-----|-----|-----|-----|-----|----|----|
| Symbol | FE/SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI |

 Table 49:
 SCON - Serial port control register (address 98H) bit description

| Bit | t Symbol Description |                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | FE                   | Framing Error. This bit is set by the UART receiver when an invalid stop bit is detected. Must be cleared by software. The SMOD0 bit in the PCON register must be '1' for this bit to be accessible. See SM0 bit below.                                                                                   |  |  |  |  |  |  |
|     | SM0                  | With SM1, defines the serial port mode. The SMOD0 bit in the PCON register must be '0' for this bit to be accessible. See FE bit above.                                                                                                                                                                   |  |  |  |  |  |  |
| 6   | SM1                  | With SM0, defines the serial port mode (see Table 50 below).                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 5   | SM2                  | Enables the multiprocessor communication feature in Modes 2 and 3. In Mode 2 or 3, if SM2 is set to '1', then RI will not be activated if the received 9th data bit (RB8) is 0. In Mode 1, if $SM2 = 1$ then RI will not be activated if a valid stop bit was not received. In Mode 0, SM2 should be '0'. |  |  |  |  |  |  |
| 4   | REN                  | Enables serial reception. Set by software to enable reception.<br>Clear by software to disable reception.                                                                                                                                                                                                 |  |  |  |  |  |  |
| 3   | TB8                  | The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired.                                                                                                                                                                                                          |  |  |  |  |  |  |
| 2   | RB8                  | In Modes 2 and 3, is the 9th data bit that was received. In Mode 1, it $SM2 = 0$ , RB8 is the stop bit that was received. In Mode 0, RB8 is not used.                                                                                                                                                     |  |  |  |  |  |  |
| 1   | ТІ                   | Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the other modes, in any serial transmission. Must be cleared by software.                                                                                                       |  |  |  |  |  |  |
| 0   | RI                   | Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in the other modes, in any serial reception (except see SM2). Must be cleared by software.                                                                                         |  |  |  |  |  |  |

#### Table 50: SM0, SM1 serial port mode

| ······································ |                                                                  |  |  |  |  |  |  |
|----------------------------------------|------------------------------------------------------------------|--|--|--|--|--|--|
| UART mode                              | Baud rate                                                        |  |  |  |  |  |  |
| 0: shift register                      | CPU clock/6                                                      |  |  |  |  |  |  |
| 1: 8-bit UART                          | variable (see text)                                              |  |  |  |  |  |  |
| 2: 9-bit UART                          | CPU clock/32 or CPU clock/16                                     |  |  |  |  |  |  |
| 3: 9-bit UART                          | variable (see text)                                              |  |  |  |  |  |  |
|                                        | UART mode<br>0: shift register<br>1: 8-bit UART<br>2: 9-bit UART |  |  |  |  |  |  |

#### 8.15.6 Baud rates

The baud rate in Mode 0 is fixed: Mode 0 Baud Rate = CPU clock/6. The baud rate in Mode 2 depends on the value of bit SMOD1 in Special Function Register PCON. If SMOD1 = 0 (which is the value on reset), the baud rate is  $\frac{1}{32}$  of the CPU clock frequency. If SMOD1 = 1, the baud rate is  $\frac{1}{16}$  of the CPU clock frequency.

Mode 2 baud rate = 
$$\frac{1 + SMOD1}{32} \times CPU$$
 clock frequency (6)

#### **CMOS single-chip 8-bit microcontroller**

#### 8.15.7 Using Timer1 to generate baud rates

When Timer1 is used as the baud rate generator, the baud rates in Modes 1 and 3 are determined by the Timer1 overflow rate and the value of SMOD1. The Timer1 interrupt should be disabled in this application. The Timer itself can be configured for either 'timer' or 'counter' operation, and in any of its 3 running modes. In the most typical applications, it is configured for 'timer' operation, in the auto-reload mode (high nibble of TMOD = 0010b). In that case the baud rate is given by the formula:

Mode 1, 3 baud rate = 
$$\frac{\text{CPU clock frequency / 192 (or 96 if SMOD 1 = 1)}}{256 - (TH1)}$$
(7)

Tables 51 and 52 list various commonly used baud rates and how they can be obtained using Timer1 as the baud rate generator.

 Table 51:
 Baud rates, timer values, and CPU clock frequencies for SMOD1 = 0

| Timer Count | Baud Rate |          |           |           |           |           |  |  |
|-------------|-----------|----------|-----------|-----------|-----------|-----------|--|--|
|             | 2400      | 4800     | 9600      | 19.2 k    | 38.4 k    | 57.6 k    |  |  |
| -1          | 0.4608    | 0.9216   | * 1.8432  | * 3.6864  | * 7.3728  | * 11.0592 |  |  |
| -2          | 0.9216    | 1.8432   | * 3.6864  | * 7.3728  | * 14.7456 |           |  |  |
| -3          | 1.3824    | 2.7648   | 5.5296    | * 11.0592 | -         | -         |  |  |
| -4          | * 1.8432  | * 3.6864 | * 7.3728  | * 14.7456 | -         | -         |  |  |
| -5          | 2.3040    | 4.6080   | 9.2160    | * 18.4320 | -         | -         |  |  |
| -6          | 2.7648    | 5.5296   | * 11.0592 | -         | -         | -         |  |  |
| -7          | 3.2256    | 6.4512   | 12.9024   | -         | -         | -         |  |  |
| -8          | * 3.6864  | * 7.3728 | * 14.7456 | -         | -         | -         |  |  |
| -9          | 4.1472    | 8.2944   | 16.5888   | -         | -         | -         |  |  |
| -10         | 4.6080    | 9.2160   | * 18.4320 | -         | -         | -         |  |  |
|             |           |          |           |           |           |           |  |  |

Table 52: Baud rates, timer values, and CPU clock frequencies for SMOD1 = 1

| Timer Value | Baud Rate |          |           |           |           |           |           |
|-------------|-----------|----------|-----------|-----------|-----------|-----------|-----------|
|             | 2400      | 4800     | 9600      | 19.2 k    | 38.4 k    | 57.6 k    | 115.2 k   |
| -1          | 0.2304    | 0.4608   | 0.9216    | * 1.8432  | * 3.6864  | 5.5296    | * 11.0592 |
| -2          | 0.4608    | 0.9216   | * 1.8432  | * 3.6864  | * 7.3728  | * 11.0592 | -         |
| -3          | 0.6912    | 1.3824   | 2.7648    | 5.5296    | * 11.0592 | 16.5888   | -         |
| -4          | 0.9216    | * 1.8432 | * 3.6864  | * 7.3728  | * 14.7456 | -         | -         |
| -5          | 1.1520    | 2.3040   | 4.6080    | 9.2160    | * 18.4320 | -         | -         |
| -6          | 1.3824    | 2.7648   | 5.5296    | * 11.0592 | -         | -         | -         |
| -7          | 1.6128    | 3.2256   | 6.4512    | 12.9024   | -         | -         | -         |
| -8          | * 1.8432  | * 3.6864 | * 7.3728  | * 14.7456 | -         | -         | -         |
| -9          | 2.0736    | 4.1472   | 8.2944    | 16.5888   | -         | -         | -         |
| -10         | 2.3040    | 4.6080   | 9.2160    | * 18.4320 | -         | -         | -         |
| –11         | 2.5344    | 5.0688   | 10.1376   | -         | -         | -         | -         |
| –12         | 2.7648    | 5.5296   | * 11.0592 | -         | -         | -         | -         |
| –13         | 2.9952    | 5.9904   | 11.9808   | -         | -         | -         | -         |
| -14         | 3.2256    | 6.4512   | 12.9024   | -         | -         | -         | -         |

9397 750 12378

-

#### **Timer Value Baud Rate** 2400 4800 9600 19.2 k 38.4 k 57.6 k 115.2 k 6.9120 -15 3.4560 13.8240 \_ \_ \_ -\* 14.7456 -16 \* 3.6864 \* 7.3728 \_ -17 3.9168 7.8336 15.6672 -----18 4.1472 8.2944 16.5888 \_ \_ \_ --19 4.3776 8.7552 17.5104 -20 4.6080 9.2160 \* 18.4320 -----21

Baud rates, timer values, and CPU clock frequencies for SMOD1 = 1...continued Table 52:

19.3536

**Philips Semiconductors** 

4.8384

Tables 51 and 52 apply to UART modes 1 and 3 (variable rate modes), and show CPU clock rates in MHz for standard baud rates from [1] 2400 to 115.2 kbaud.

\_

Table 51 shows timer settings and CPU clock rates with the SMOD1 bit in the PCON register = 0 (the default after reset), while Table 52 [2] reflects the SMOD1 bit = 1.

The tables show all potential CPU clock frequencies up to 20 MHz that may be used for baud rates from 9600 baud to 115.2 kbaud. [3] Other CPU clock frequencies that would give only lower baud rates are not shown.

Table entries marked with an asterisk (\*) indicate standard crystal and ceramic resonator frequencies that may be obtained from many [4] sources without special ordering.

#### 8.15.8 More about UART Mode 0

9.6768

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received: 8 data bits (LSB first). The baud rate is fixed at  $\frac{1}{6}$  the CPU clock frequency. Figure 23 shows a simplified functional diagram of the serial port in Mode 0, and associated timing.

\_

\_

Transmission is initiated by any instruction that uses SBUF as a destination register. The 'write to SBUF' signal at S6P2 also loads a '1' into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between 'write to SBUF' and activation of SEND.

SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position.

As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the '1' that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after 'write to SBUF.' Reception is initiated by the condition REN = 1and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 11111110 t o the receive shift register, and in the next clock phase activates RECEIVE.

#### **CMOS single-chip 8-bit microcontroller**

RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are shifted to the left one position. The value that comes in from the right is the value that was sampled at the P3.0 pin at S5P2 of the same machine cycle.

As data bits come in from the right, '1's shift out to the left. When the '0' that was initially loaded into the rightmost position arrives at the leftmost position in the shift register, it flags the RX Control block to do one last shift and load SBUF. At S1P1 of the 10th machine cycle after the write to SCON that cleared RI, RECEIVE is cleared as RI is set.

#### 8.15.9 More about UART Mode 1

Ten bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in SCON. In the P87LPC778 the baud rate is determined by the Timer1 overflow rate. Figure 24 shows a simplified functional diagram of the serial port in Mode 1, and associated timings for transmit receive.

Transmission is initiated by any instruction that uses SBUF as a destination register. The 'write to SBUF' signal also loads a '1' into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission actually commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the 'write to SBUF' signal.)

The transmission begins with activation of SEND which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that.

As data bits shift out to the right, zeros are clocked in from the left. When the MSB of the data byte is at the output position of the shift register, then the '1' that was initially loaded into the 9th position is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 10th divide-by-16 rollover after 'write to SBUF.'

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written into the input shift register. Resetting the divide-by-16 counter aligns its rollovers with the boundaries of the incoming bit times.

The 16 states of the counter divide each bit time into 16ths. At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of RxD. The value accepted is the value that was seen in at least 2 of the 3 samples. This is done for noise rejection. If the value accepted during the first bit time is not '0', the receive circuits are reset and the unit goes back to looking for another 1-to-0 transition. This is to provide rejection of false start bits. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in mode 1 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI. The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated:

- 1. R1 = 0, and
- 2. Either SM2 = 0, or the received stop bit = 1.

If either of these two conditions is not met, the received frame is irretrievably lost. If both conditions are met, the stop bit goes into RB8, the 8 data bits go into SBUF, and RI is activated. At this time, whether the above conditions are met or not, the unit goes back to looking for a 1-to-0 transition in RxD.

#### 8.15.10 More about UART Modes 2 and 3

Eleven bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On transmit, the 9th data bit (TB8) can be assigned the value of '0' or '1'. On receive, the 9th data bit goes into RB8 in SCON. The baud rate is programmable to either  $\frac{1}{16}$  or  $\frac{1}{32}$  of the CPU clock frequency in Mode 2. Mode 3 may have a variable baud rate generated from Timer1.

Figures 25 and 26 show a functional diagram of the serial port in Modes 2 and 3. The receive portion is exactly the same as in Mode 1. The transmit portion differs from Mode 1 only in the 9th bit of the transmit shift register.

Transmission is initiated by any instruction that uses SBUF as a destination register. The 'write to SBUF' signal also loads TB8 into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the 'write to SBUF' signal.)

The transmission begins with activation of SEND, which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that. The first shift clocks a 1 (the stop bit) into the 9th bit position of the shift register. Thereafter, only zeros are clocked in. Thus, as data bits shift out to the right, zeros are clocked in from the left. When TB8 is at the output position of the shift register, then the stop bit is just to the left of TB8, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 11th divide-by-16 rollover after 'write to SBUF.'

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written to the input shift register.

At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of R-D. The value accepted is the value that was seen in at least 2 of the 3 samples. If the value accepted during the first bit time is not '0', the receive circuits

#### **CMOS single-chip 8-bit microcontroller**

are reset and the unit goes back to looking for another 1-to-0 transition. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in Modes 2 and 3 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI.

The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated. 1. RI = 0, and 2. Either SM2 = 0, or the received 9th data bit = 1.

If either of these conditions is not met, the received frame is irretrievably lost, and RI is not set. If both conditions are met, the received 9th data bit goes into RB8, and the first 8 data bits go into SBUF. One bit time later, whether the above conditions were met or not, the unit goes back to looking for a 1-to-0 transition at the RxD input.

#### 8.15.11 Multiprocessor communications

UART modes 2 and 3 have a special provision for multiprocessor communications. In these modes, 9 data bits are received or transmitted. When data is received, the 9th bit is stored in RB8. The UART can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. One way to use this feature in multiprocessor systems is as follows:

When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is '1' in an address byte and '0' in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that follow. The slaves that weren't being addressed leave their SM2 bits set and go on about their business, ignoring the subsequent data bytes.

SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit, although this is better done with the Framing Error flag. In a Mode 1 reception, if SM2 = 1, the receive interrupt will not be activated unless a valid stop bit is received.

#### 8.15.12 Automatic address recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the 'Given' address or the 'Broadcast' address. The 9 bit mode requires that the 9th information bit is a '1' to indicate that the received information is an address and not data.

#### **CMOS single-chip 8-bit microcontroller**

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are 'don't care'. The SADEN mask can be logically ANDed with the SADDR to create the 'Given' address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

#### Table 53: Slave 0/1 examples

| Example 1 |         |           | Example 2 |                   |
|-----------|---------|-----------|-----------|-------------------|
| Slave 0   | SADDR = | 1100 0000 | Slave 1   | SADDR = 1100 0000 |
|           | SADEN = | 1111 1101 |           | SADEN = 1111 1110 |
|           | Given = | 1100 00X0 |           | Given = 1100 000X |

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a '0' in bit 0 and it ignores bit 1. Slave 1 requires a '0' in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a '0' in bit 1. A unique address for slave 1 would be 1100 0001 since a '1' in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

#### Table 54: Slave 0/1/2 examples

| Example | 1               | Example 2  |                   | Example 3 | 3                 |
|---------|-----------------|------------|-------------------|-----------|-------------------|
| Slave 0 | SADDR = 1100 00 | 00 Slave 1 | SADDR = 1110 0000 | Slave 2   | SADDR = 1110 0000 |
|         | SADEN = 1111 10 | )1         | SADEN = 1111 1010 |           | SADEN = 1111 1100 |
|         | Given = 1100 0X | X0         | Given = 1110 0X0X |           | Given = 1110 00XX |

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are treated as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset SADDR and SADEN are loaded with 0s. This produces a given address of all 'don't cares' as well as a Broadcast address of all 'don't cares'. This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard UART drivers which do not make use of this feature.

### **P87LPC778**

#### **CMOS single-chip 8-bit microcontroller**



9397 750 12378

### **P87LPC778**



### **P87LPC778**



### **P87LPC778**



#### **CMOS single-chip 8-bit microcontroller**

#### 8.16 Watchdog timer

When enabled via the WDTE configuration bit, the Watchdog timer is operated from an independent, fully on-chip oscillator in order to provide the greatest possible dependability. When the Watchdog feature is enabled, the timer must be fed regularly by software in order to prevent it from resetting the CPU, and it **cannot** be turned off. When disabled as a Watchdog timer (via the WDTE bit in the UCFG1 configuration register), it may be used as an interval timer and may generate an interrupt. The Watchdog timer is shown in Figure 27.

The Watchdog timeout time is selectable from one of eight values, nominal times range from 16 milliseconds to 2.1 seconds. The frequency tolerance of the independent Watchdog RC oscillator is  $\pm 37$  %. The timeout selections and other control bits are shown in Tables 55 and 56. When the Watchdog function is enabled, the WDCON register may be written **once** during chip initialization in order to set the Watchdog timeout time. The recommended method of initializing the WDCON register is to first feed the Watchdog, then write to WDCON to configure the WDS[2:0] bits. Using this method, the Watchdog initialization may be done any time within 10 milliseconds after start-up without a Watchdog overflow occurring before the initialization can be completed.

Since the Watchdog timer oscillator is fully on-chip and independent of any external oscillator circuit used by the CPU, it intrinsically serves as an oscillator fail detection function. If the Watchdog feature is enabled and the CPU oscillator fails for any reason, the Watchdog timer will time out and reset the CPU.

When the Watchdog function is enabled, the timer is deactivated temporarily when a chip reset occurs from another source, such as a Power-on reset, brownout reset, or external reset.



#### 8.16.1 Watchdog feed sequence

If the Watchdog timer is running, it must be fed before it times out in order to prevent a chip reset from occurring. The Watchdog feed sequence consists of first writing the value 1Eh, then the value E1h to the WDRST register. An example of a Watchdog feed sequence is shown below.

WDFeed: mov WDRST,#1eh ; First part of Watchdog feed sequence. mov WDRST,#0e1h ; Second part of Watchdog feed sequence.

The two writes to WDRST do not have to occur in consecutive instructions. An incorrect Watchdog feed sequence does not cause any immediate response from the Watchdog timer, which will still time out at the originally scheduled time if a correct feed sequence does not occur prior to that time.

After a chip reset, the user program has a limited time in which to either feed the Watchdog timer or change the timeout period. When a low CPU clock frequency is used in the application, the number of instructions that can be executed before the Watchdog overflows may be quite small.

#### 8.16.2 Watchdog reset

If a Watchdog reset occurs, the internal reset is active for approximately one microsecond. If the CPU clock was still running, code execution will begin immediately after that. If the processor was in Power-down mode, the Watchdog reset will start the oscillator and code execution will resume after the oscillator is stable.

 Table 55:
 WDCON - Watchdog timer control register (address A7H) bit allocation

 Not bit addressable; Reset value: 30H for a Watchdog reset; 10H for other reset sources if the

 Watchdog is enabled via the WDTE configuration bit; 00H for other reset sources if the

 Watchdog is disabled via the WDTE configuration bit.

| Bit    | 7 | 6 | 5     | 4     | 3     | 2    | 1    | 0    |
|--------|---|---|-------|-------|-------|------|------|------|
| Symbol | - | - | WDOVF | WDRUN | WDCLK | WDS2 | WDS1 | WDS0 |

#### Table 56: WDCON - Watchdog timer control register (address A7H) bit description

| Bit    | Symbol   | Description                                                                                                                                                                                                                          |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6   | -        | Reserved for future use. Should not be set to '1' by user programs.                                                                                                                                                                  |
| 5      | WDOVF    | Watchdog timer overflow flag. Set when a Watchdog reset or timer overflow occurs. Cleared when the Watchdog is fed.                                                                                                                  |
| 4      | WDRUN    | Watchdog run control. The Watchdog timer is started when<br>WDRUN = 1 and stopped when WDRUN = 0. This bit is forced to<br>'1' (Watchdog running) if the WDTE configuration bit = 1.                                                 |
| 3      | WDCLK    | Watchdog clock select. The Watchdog timer is clocked by CPU clock / 6 when WDCLK = 1 and by the Watchdog RC oscillator when WDCLK = 0. This bit is forced to 0 (using the Watchdog RC oscillator) if the WDTE configuration bit = 1. |
| 2 to 0 | WDS[2:0] | Watchdog rate select.                                                                                                                                                                                                                |

| Table 37. Matchdog fate select clock time |                |              |              |              |  |  |
|-------------------------------------------|----------------|--------------|--------------|--------------|--|--|
| WDS[2:0]                                  | Timeout clocks | Minimum time | Nominal time | Maximum time |  |  |
| 000                                       | 8,192          | 10 ms        | 16 ms        | 23 ms        |  |  |
| 001                                       | 16,384         | 20 ms        | 32 ms        | 45 ms        |  |  |
| 010                                       | 32,768         | 41 ms        | 65 ms        | 90 ms        |  |  |
| 011                                       | 65,536         | 82 ms        | 131 ms       | 180 ms       |  |  |
| 100                                       | 131,072        | 165 ms       | 262 ms       | 360 ms       |  |  |
| 101                                       | 262,144        | 330 ms       | 524 ms       | 719 ms       |  |  |
| 110                                       | 524,288        | 660 ms       | 1.05 sec     | 1.44 sec     |  |  |
| 111                                       | 1,048,576      | 1.3 sec      | 2.1 sec      | 2.9 sec      |  |  |
|                                           |                |              |              |              |  |  |

#### Table 57: Watchdog rate select clock time

### 8.17 Additional features

The AUXR1 register contains several special purpose control bits that relate to several chip features. AUXR1 is described in Tables 58 and 59.

#### Table 58: AUXR1 - AUXR1 register (address A2H) bit allocation

Not bit addressable; Reset value: 00H

| Bit    | 7   | 6   | 5   | 4    | 3    | 2 | 1 | 0   |
|--------|-----|-----|-----|------|------|---|---|-----|
| Symbol | KBF | BOD | BOI | LPEP | SRST | 0 | - | DPS |

| Bit | Symbol | Description                                                                                                                                                                                                                    |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | KBF    | Keyboard Interrupt Flag. Set when any pin of port 0 that is enabled<br>for the Keyboard Interrupt function goes LOW. Must be cleared by<br>software.                                                                           |
| 6   | BOD    | Brown Out Disable. When set, turns off brownout detection and saves power. See Section 8.11 "Power monitoring functions" on page 42 for details.                                                                               |
| 5   | BOI    | Brown Out Interrupt. When set, prevents brownout detection from causing a chip reset and allows the brownout detect function to be used as an interrupt. See Section 8.11 "Power monitoring functions" on page 42 for details. |
| 4   | LPEP   | Low Power EPROM control bit. Allows power savings in low voltage systems. Set by software. Can only be cleared by Power-on or brownout reset. See Section 8.12 "Power reduction modes" on page 43 for details.                 |
| 3   | SRST   | Software Reset. When set by software, resets the P87LPC778 as if a hardware reset occurred.                                                                                                                                    |
| 2   | 0      | This bit contains a hard-wired 0. Allows toggling of the DPS bit by incrementing AUXR1, without interfering with other bits in the register.                                                                                   |
| 1   | -      | Reserved for future use. Should not be set to '1' by user programs.                                                                                                                                                            |
| 0   | DPS    | Data Pointer Select. Chooses one of two Data Pointers for use by the program. See text for details.                                                                                                                            |

#### Table 59: AUXR1 - AUXR1 register (address A2H) bit description

#### 8.17.1 Software reset

The SRST bit in AUXR1 allows software the opportunity to reset the processor completely, as if an external reset or Watchdog reset had occurred. If a value is written to AUXR1 that contains a '1' at bit position 3, all SFRs will be initialized and execution will resume at program address 0000. Care should be taken when writing to AUXR1 to avoid accidental software resets.

#### 8.17.2 Dual data pointers

The dual Data Pointer (DPTR) adds to the ways in which the processor can specify the address used with certain instructions. The DPS bit in the AUXR1 register selects one of the two Data Pointers. The DPTR that is not currently selected is not accessible to software unless the DPS bit is toggled.

Specific instructions affected by the Data Pointer selection are:

- INC DPTR: Increments the Data Pointer by 1.
- JMP @A+DPTR: Jump indirect relative to DPTR value.
- MOV DPTR, #data16: Load the Data Pointer with a 16-bit constant.
- MOVCA, @A+DPTR: Move code byte relative to DPTR to the accumulator.
- MOVXA, @DPTR: Move data byte the accumulator to data memory relative to DPTR.
- MOVX @DPTR, A: Move data byte from data memory relative to DPTR to the accumulator.

Also, any instruction that reads or manipulates the DPH and DPL registers (the upper and lower bytes of the current DPTR) will be affected by the setting of DPS. The MOVX instructions have limited application for the P87LPC778 since the part does not have an external data bus. However, they may be used to access EPROM configuration information (see Section 8.18 "EPROM characteristics").

Bit 2 of AUXR1 is permanently wired as a logic 0. This is so that the DPS bit may be toggled (thereby switching Data Pointers) simply by incrementing the AUXR1 register, without the possibility of inadvertently altering other bits in the register.

#### 8.18 EPROM characteristics

Programming of the EPROM on the P87LPC778 is accomplished with a serial programming method. Commands, addresses, and data are transmitted to and from the device on two pins after programming mode is entered. Serial programming allows easy implementation of in-circuit programming of the P87LPC778 in an application board.

The P87LPC778 contains three signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes designate the device as an P87LPC778 manufactured by Philips. The signature bytes may be read by the user program at addresses FC30h, FC31h and FC60h with the MOVC instruction, using the DPTR register for addressing.

A special user data area is also available for access via the MOVC instruction at addresses FCE0h through FCFFh. This 'customer code' space is programmed in the same manner as the main code EPROM and may be used to store a serial number, manufacturing date, or other application information.

#### 8.18.1 System configuration bytes

A number of user configurable features of the P87LPC778 must be defined at power up and therefore cannot be set by the program after start of execution. Those features are configured through the use of two EPROM bytes that are programmed in the same manner as the EPROM program space. The contents of the two configuration bytes, UCFG1 and UCFG2, are shown in Tables 60, 61, 63 and 64. The values of these bytes may be read by the program through the use of the MOVX instruction at the addresses shown in the tables.

## Table 60: UCFG1 - EPROM system configuration byte 1 register (address FD00H) bit allocation

Unprogrammed value: FFH

| Bit    | 7    | 6   | 5    | 4   | 3    | 2     | 1     | 0     |
|--------|------|-----|------|-----|------|-------|-------|-------|
| Symbol | WDTE | RPD | PRHI | BOV | CLKR | FOSC2 | FOSC1 | FOSC0 |

## Table 61: UCFG1 - EPROM system configuration byte 1 register (address FD00H) bit description

|        | accomption |                                                                                                                                                                                                                                                 |
|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol     | Description                                                                                                                                                                                                                                     |
| 7      | WDTE       | Watchdog timer enable. When programmed (0), disables the Watchdog timer. The timer may still be used to generate an interrupt.                                                                                                                  |
| 6      | RPD        | Reset pin disable. When programmed (0), disables the reset function of pin P1.5, allowing it to be used as an input only port pin.                                                                                                              |
| 5      | PRHI       | Port reset high. When '1', ports reset to a high state. When '0', ports reset to a low state.                                                                                                                                                   |
| 4      | BOV        | Brownout voltage select. When '1', the brownout detect voltage is 2.5 V. When '0', the brownout detect voltage is 3.8 V. This is described in Section 8.11 "Power monitoring functions" on page 42.                                             |
| 3      | CLKR       | Clock rate select. When '0', the CPU clock rate is divided by 2. This results in machine cycles taking 12 CPU clocks to complete as in the standard 80C51. For full backward compatibility, this division applies to peripheral timing as well. |
| 2 to 0 | FOSC[2:0]  | CPU oscillator type select. See Section 8.10 "Oscillator" on page 39 for additional information. Combinations other than those shown below should not be used. They are reserved for future use.                                                |

#### Table 62: FOSC2-FOSC0 oscillator configuration

| FOSC[2:0] | Oscillator configuration                                               |
|-----------|------------------------------------------------------------------------|
| 111       | External clock input on X1 (default setting for an unprogrammed part). |
| 011       | Internal RC oscillator, 6 MHz.                                         |

 Table 62:
 FOSC2-FOSC0 oscillator configuration...continued

| FOSC[2:0] | Oscillator configuration                                 |
|-----------|----------------------------------------------------------|
| 010       | Low frequency crystal, 20 kHz to 100 kHz.                |
| 0 0 1     | Medium frequency crystal or resonator, 100 kHz to 4 MHz. |
| 000       | High frequency crystal or resonator, 4 MHz to 20 MHz.    |

## Table 63: UCFG2 - EPROM system configuration byte 2 register (address FD01H) bit allocation

Unprogrammed value: FFH

| Bit    | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|-----|-----|---|---|---|---|---|---|
| Symbol | SB2 | SB1 | - | - | - | - | - | - |

## Table 64: UCFG2 - EPROM system configuration byte 2 register (address FD01H) bit description

| Bit    | Symbol   | Description                                    |
|--------|----------|------------------------------------------------|
| 7, 6   | SB2, SB1 | EPROM security bits. See Table 65 for details. |
| 5 to 0 | -        | Reserved for future use.                       |

#### 8.18.2 Security bits

When neither of the security bits are programmed, the code in the EPROM can be verified. When only security bit 1 is programmed, all further programming of the EPROM is disabled. At that point, only security bit 2 may still be programmed. When both security bits are programmed, EPROM verify is also disabled.

| Table 65: | EPROM security bits |                                                                                                                |
|-----------|---------------------|----------------------------------------------------------------------------------------------------------------|
| SB2       | SB1                 | Protection description                                                                                         |
| 1         | 1                   | Both security bits unprogrammed. No program security features enabled. EPROM is programmable and verifiable.   |
| 1         | 0                   | Only security bit 1 programmed. Further EPROM programming is disabled. Security bit 2 may still be programmed. |
| 0         | 1                   | Only security bit 2 programmed. This combination is not supported.                                             |
| 0         | 0                   | Both security bits programmed. All EPROM verification and programming are disabled.                            |

#### **CMOS single-chip 8-bit microcontroller**

### 9. Limiting values

#### Table 66: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                    | Parameter                                                                             | Conditions                                                         | Min  | Max                   | Unit |
|---------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| T <sub>amb(bias)</sub>    | operating bias ambient temperature                                                    |                                                                    | -55  | +85                   | °C   |
| T <sub>stg</sub>          | storage temperature range                                                             |                                                                    | -65  | +150                  | °C   |
| V <sub>RST</sub>          | voltage on $\overline{\text{RST}}/\text{V}_{\text{PP}}$ pin to $\text{V}_{\text{SS}}$ |                                                                    | -    | +11.0                 | V    |
| V <sub>n</sub>            | voltage on any other pin to $V_{SS}$                                                  |                                                                    | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>OL(I/O)</sub>      | LOW-level output current per I/O pin                                                  |                                                                    | -    | 50                    | mA   |
| I <sub>OH(I/O)</sub>      | HIGH-level output current per I/O pin                                                 |                                                                    | -    | -50                   | mA   |
| I <sub>OL(tot)(max)</sub> | maximum total $I_{OL}$ for all outputs                                                |                                                                    | -    | 200                   | mA   |
| I <sub>OH(tot)(max)</sub> | maximum total I <sub>OH</sub> for all outputs                                         |                                                                    | -    | -200                  | mA   |
| P <sub>tot(pack)</sub>    | total power dissipation per package                                                   | based on package heat<br>transfer, not device power<br>consumption | -    | 1.5                   | W    |

[1] Stresses above those listed under Table 66 "Limiting values" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in Table 67 "DC electrical characteristics" and Table 69 "AC electrical characteristics" of this specification are not implied.

[2] This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

[3] Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

69 of 79

CMOS single-chip 8-bit microcontroller

### **10. Static characteristics**

#### Table 67: DC electrical characteristics

 $V_{DD}$  = 2.7 V to 5.5 V unless otherwise specified.

 $T_{amb} = -40 \circ C$  to +85 °C for extended industrial, unless otherwise specified.

| Symbol           | Parameter                                                      | Conditions                                             |      | Min                      | Typ <sup>[1]</sup> | Max                      | Unit |
|------------------|----------------------------------------------------------------|--------------------------------------------------------|------|--------------------------|--------------------|--------------------------|------|
| I <sub>DD</sub>  | power supply current,                                          | 5.0 V; 20 MHz                                          | [10] | -                        | 15                 | 25                       | mA   |
|                  | operating                                                      | 3.0 V; 10 MHz                                          | [10] | -                        | 4                  | 7                        | mA   |
| I <sub>ID</sub>  | power supply current, Idle                                     | 5.0 V; 20 MHz                                          | [10] | -                        | 6                  | 10                       | mA   |
|                  | mode                                                           | 3.0 V; 10 MHz                                          | [10] | -                        | 2                  | 4                        | mA   |
| I <sub>PD</sub>  | Power supply current,                                          | 5.0 V                                                  | [10] | -                        | 1                  | 10                       | μΑ   |
|                  | Power-down mode                                                | 3.0 V                                                  | [10] | -                        | 1                  | 5                        | μΑ   |
| V <sub>RAM</sub> | RAM keep-alive voltage                                         |                                                        |      | 1.5                      | -                  | -                        | V    |
| V <sub>IL</sub>  | Low-level input voltage (TTL input)                            | $4.5 \text{ V} < \text{V}_{\text{DD}} < 5.5 \text{ V}$ |      | -0.5                     | -                  | 0.2V <sub>DD</sub> - 0.1 | V    |
| V <sub>IL1</sub> | negative-going threshold<br>(Schmitt input)                    |                                                        |      | -0.5                     | -                  | $0.3V_{DD}$              | V    |
| V <sub>IH</sub>  | High-level input voltage (TTL input)                           |                                                        |      | 0.2V <sub>DD</sub> + 0.9 | -                  | V <sub>DD</sub> + 0.5    | V    |
| V <sub>IH1</sub> | positive-going threshold<br>(Schmitt input)                    |                                                        |      | $0.7V_{DD}$              | -                  | V <sub>DD</sub> + 0.5    | V    |
| V <sub>hys</sub> | hysteresis voltage                                             |                                                        |      | -                        | $0.2V_{DD}$        | -                        | V    |
| V <sub>OL</sub>  | LOW-level output voltage; all ports <sup>[4][8]</sup>          | I <sub>OL</sub> = 3.2 mA;<br>V <sub>DD</sub> = 4.5 V   |      | -                        | -                  | 0.4                      | V    |
| V <sub>OL1</sub> | LOW-level output voltage; all ports <sup>[4][8]</sup>          | I <sub>OL</sub> = 20 mA;<br>V <sub>DD</sub> = 4.5 V    |      | -                        | -                  | 1.0                      | V    |
| V <sub>OH</sub>  | HIGH-level output voltage, all ports <sup>[2]</sup>            | I <sub>OH</sub> = -30 μA;<br>V <sub>DD</sub> = 4.5 V   |      | $V_{DD}-0.7$             | -                  | -                        | V    |
| V <sub>OH1</sub> | HIGH-level output voltage, all ports <sup>[3]</sup>            | I <sub>OH</sub> = -1.0 mA;<br>V <sub>DD</sub> = 4.5 V  |      | $V_{DD}-0.7$             | -                  | -                        | V    |
| C <sub>io</sub>  | input/output pin capacitance <sup>[9]</sup>                    |                                                        |      | -                        | -                  | 15                       | pF   |
| IIL              | logical 0 input current,<br>all ports <sup>[7]</sup>           | $V_{IN} = 0.4 V$                                       |      | -                        | -                  | -50                      | μΑ   |
| I <sub>LI</sub>  | input leakage current,<br>all ports <sup>[6]</sup>             | $V_{IN} = V_{IL} \text{ or } V_{IH}$                   |      | -                        | -                  | ±2                       | μA   |
| I <sub>TL</sub>  | logical 1-to-0 transition current, all ports <sup>[2][5]</sup> | V <sub>IN</sub> = 2.0 V at<br>V <sub>DD</sub> = 5.5 V  |      | -150                     | -                  | -650                     | μA   |
| R <sub>RST</sub> | internal reset pull-up resistor                                |                                                        |      | 40                       | -                  | 225                      | kΩ   |

#### **CMOS single-chip 8-bit microcontroller**

#### Table 67: DC electrical characteristics...continued

 $V_{DD}$  = 2.7 V to 5.5 V unless otherwise specified.

 $T_{amb} = -40 \circ C$  to +85  $\circ C$  for extended industrial, unless otherwise specified.

| Symbol             | Parameter                                          | Conditions | Min  | Typ <sup>[1]</sup> | Max  | Unit |
|--------------------|----------------------------------------------------|------------|------|--------------------|------|------|
| V <sub>BOLOW</sub> | brownout trip voltage with BOV = 1 <sup>[11]</sup> |            | 2.35 | -                  | 2.69 | V    |
| V <sub>BOHI</sub>  | brownout trip voltage with $BOV = 0^{[12]}$        |            | 3.45 | 3.8                | 3.99 | V    |
| $V_{REF}$          | bandgap reference voltage                          |            | 1.11 | 1.26               | 1.41 | V    |

[1] Typical ratings are not guaranteed. The values listed are at room temperature, 5 V.

[2] Ports in quasi-bidirectional mode with weak pull-up (applies to all port pins with pull-ups). Does not apply to open-drain pins.

[3] Ports in PUSH-PULL mode. Does not apply to open drain pins.

[4] In all output modes except high impedance mode.

[5] Port pins source a transition current when used in quasi-bidirectional mode and externally driven from '1' to '0'. This current is highest when  $V_{IN}$  is approximately 2 V.

[6] Measured with port in high-impedance mode. Parameter is guaranteed, but not tested at cold temperature.

- [7] Measured with port in quasi-bidirectional mode.
- [8] Under steady state (non-transient conditions, I<sub>OL</sub> must be externally limited as follows.
  - a) Maximum I<sub>OL</sub> per port pin: 20 mA
  - b) Maximum  $I_{\text{OL}}$  for all outputs: 80 mA
  - c) Maximum I<sub>OL</sub> for all outputs: 5 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

- [9] Pin capacitance is characterized but not tested.
- [10] The  $I_{DD}$ ,  $I_{ID}$ , and  $I_{PD}$  specifications are measured using an external clock with the following functions disabled: comparators, brownout detect, and Watchdog timer. For  $V_{DD}$  = 3 V, LPEP = 1.
- [11] Devices initially operating at  $V_{DD} = 2.7$  V or above and  $f_{osc} = 10$  MHz or less are guaranteed to continue to execute instructions correctly at the brownout trip point. Initial Power-on operation below  $V_{DD} = 2.7$  V is not guaranteed.
- [12] Devices initially operating at  $V_{DD}$  = 4.0 V or above and  $f_{osc}$  = 20 MHz or less are guaranteed to continue to execute instructions correctly at the brownout trip point. Initial Power-on operation below  $V_{DD}$  = 4.0 V and  $f_{osc}$  > 10 MHz is not guaranteed

71 of 79

#### **CMOS single-chip 8-bit microcontroller**

#### Table 68: A/D converter DC electrical characteristics

 $V_{DD}$  = 2.7 V to 5.5 V unless otherwise specified.

 $T_{amb} = -40 \circ C$  to +85  $\circ C$  for extended industrial, unless otherwise specified.

| Symbol           | Parameter                                       | Conditions   | Min            | Мах                   | Unit |
|------------------|-------------------------------------------------|--------------|----------------|-----------------------|------|
| AV <sub>IN</sub> | Analog input voltage                            |              | $V_{SS} - 0.2$ | V <sub>DD</sub> + 0.2 | V    |
| CIA              | Analog input capacitance                        |              | -              | 15                    | pF   |
| DLe              | Differential non-linearity <sup>[1][2][3]</sup> |              | -              | ±1                    | LSB  |
| IL <sub>e</sub>  | Integral non-linearity <sup>[1][4]</sup>        |              | -              | ±1                    | LSB  |
| OS <sub>e</sub>  | Offset error <sup>[1][5]</sup>                  |              | -              | ±1                    | LSB  |
| G <sub>e</sub>   | Gain error <sup>[1][6]</sup>                    |              | -              | ±0.4                  | %    |
| A <sub>e</sub>   | Absolute voltage error <sup>[1][7]</sup>        |              | -              | ±1                    | LSB  |
| M <sub>CTC</sub> | Channel-to-channel matching                     |              | -              | ±1                    | LSB  |
| Ct               | Crosstalk between inputs of port <sup>[8]</sup> | 0 to 100 kHz | -              | -60                   | dB   |
| -                | Input slew rate                                 |              | -              | 100                   | V/ms |
| -                | Input source impedance                          |              | -              | 10                    | kΩ   |

[1] Conditions:  $V_{SS} = 0 V$ ;  $V_{DD} = 5.12 V$ .

[2] The A/D is monotonic, there are no missing codes.

[3] The differential non-linearity (DL<sub>e</sub>) is the difference between the actual step width and the ideal step width. See Figure 28.

[4] The integral non-linearity (IL<sub>e</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 28.

[5] The offset error (OS<sub>e</sub>) is the absolute difference between the straight line which fits the actual transfer curve (after removing gain error), and the straight line which fits the ideal transfer curve. See Figure 28.

[6] The gain error (G<sub>e</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve (after removing offset error), and the straight line which fits the ideal transfer curve. Gain error is constant at every point on the transfer curve. See Figure 28.

[7] The absolute voltage error (A<sub>e</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve.

[8] This should be considered when both analog and digital signals are input simultaneously to A/D pins.

[9] Changing the input voltage faster than this may cause erroneous readings.

[10] A source impedance higher than this driving an A/D input may result in loss of precision and erroneous readings.

## P87LPC778



#### **CMOS single-chip 8-bit microcontroller**

### **11. Dynamic characteristics**

#### Table 69: AC electrical characteristics

 $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V unless otherwise specified; } V_{SS} = 0 \text{ V}_{[1][2][3]}$ 

 $T_{amb} = -40 \circ C$  to +85  $\circ C$  for extended industrial, unless otherwise specified.

| Symbol             | Figure       | Parameter                                      |                                   | Min                   | Max                   | Unit |
|--------------------|--------------|------------------------------------------------|-----------------------------------|-----------------------|-----------------------|------|
| External C         | lock         |                                                |                                   |                       |                       |      |
| f <sub>C</sub>     | 30           | Oscillator frequency ( $V_{DD}$ = 4.0 V to     | 5.5 V)                            | 0                     | 20                    | MHz  |
| f <sub>C</sub>     | 30           | Oscillator frequency ( $V_{DD}$ = 2.7 V to     | 5.5 V)                            | 0                     | 10                    | MHz  |
| t <sub>C</sub>     | 30           | Clock period and CPU timing cycle              | Clock period and CPU timing cycle |                       | -                     | ns   |
| t <sub>CLCX</sub>  | 30           | Clock low-time <sup>[1]</sup>                  | $f_{osc} = 20 \text{ MHz}$        | 20                    | -                     | ns   |
| t <sub>CLCX</sub>  | 30           |                                                | $f_{osc} = 10 \text{ MHz}$        | 40                    | -                     | ns   |
| t <sub>CHCX</sub>  | 30           | Clock high time <sup>[1]</sup>                 | $f_{osc} = 20 \text{ MHz}$        | 20                    | -                     | ns   |
| t <sub>CHCX</sub>  | 30           |                                                | $f_{osc} = 10 \text{ MHz}$        | 40                    | -                     | ns   |
| Internal RC        | C Oscillator | •                                              |                                   |                       |                       |      |
| f <sub>CCAL</sub>  |              | On-chip oscillator calibration <sup>[2]</sup>  | $f_{RCOSC} = 6 MHz$               | -1                    | +1                    | %    |
| f <sub>CTOL</sub>  |              | On-chip oscillator tolerance <sup>[3][4]</sup> | $f_{RCOSC} = 6 MHz$               | -2.5                  | +2.5                  | %    |
| f <sub>CTOL1</sub> |              | On-chip oscillator tolerance <sup>[3]</sup>    | $f_{RCOSC} = 6 MHz$               | -25                   | +25                   | %    |
| Shift Regis        | ster         |                                                |                                   |                       |                       |      |
| t <sub>XLXL</sub>  | 29           | Serial port clock cycle time                   |                                   | 6t <sub>C</sub>       | -                     | ns   |
| t <sub>QVXH</sub>  | 29           | Output data set-up to clock rising ed          | ge                                | 5t <sub>C</sub> – 133 | -                     | ns   |
| t <sub>XHQX</sub>  | 29           | Output data hold after clock rising ec         | lge                               | 1t <sub>C</sub> - 80  | -                     | ns   |
| t <sub>XHDV</sub>  | 29           | Input data set-up to clock rising edge         | 9                                 | -                     | 5t <sub>C</sub> – 133 | ns   |
| t <sub>XHDX</sub>  | 29           | Input data hold after clock rising edg         | e                                 | 0                     | -                     | ns   |

[1] Applies only to an external clock source, not when a crystal is connected to the X1 and X2 pins.

[2] Tested at  $V_{DD}$  = 5.0 V and room temperature.

[3] These parameters are characterized but not tested.

[4] These parameters are for 0°C to +70°C



## **P87LPC778**

#### **CMOS single-chip 8-bit microcontroller**



### **12. Comparator electrical characteristics**

#### Table 70: Comparator electrical characteristics

 $V_{DD}$  = 2.7 V to 5.5 V unless otherwise specified.

 $T_{amb} = -40 \circ C$  to +85  $\circ C$  for extended industrial, unless otherwise specified.

| Symbol          | Parameter                                          | Conditions            | Min | Typ <sup>[1]</sup> | Max                   | Unit |
|-----------------|----------------------------------------------------|-----------------------|-----|--------------------|-----------------------|------|
| V <sub>IO</sub> | Offset voltage comparator<br>inputs <sup>[1]</sup> |                       | -   | -                  | ±10                   | mV   |
| V <sub>CR</sub> | Common mode range<br>comparator inputs             |                       | 0   | -                  | V <sub>DD</sub> – 0.3 | V    |
| CMRR            | Common mode rejection ratio <sup>[1]</sup>         |                       | -   | -                  | -50                   | dB   |
|                 | Response time                                      |                       | -   | 250                | 500                   | ns   |
|                 | Comparator enable to output valid                  |                       | -   | -                  | 10                    | μs   |
| I <sub>IL</sub> | Input leakage current, comparator                  | $0 < V_{IN} < V_{DD}$ | -   | -                  | ±10                   | μΑ   |

[1] This parameter is characterized, but not tested in production.

**CMOS single-chip 8-bit microcontroller** 

### 13. Package outline



#### Fig 31. SOT360-1

### 14. Revision history

| Table | 71: Revis | ion history |                               |
|-------|-----------|-------------|-------------------------------|
| Rev   | Date      | CPCN        | Description                   |
| 01    | 20040331  | -           | Product data (9397 750 12378) |

#### **CMOS single-chip 8-bit microcontroller**

### 15. Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                           |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips<br>Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                       |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published<br>at a later date. Philips Semiconductors reserves the right to change the specification without notice, in<br>order to improve the design and supply the best possible product.             |
| 111   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the<br>right to make changes at any time in order to improve the design, manufacturing and supply. Relevant<br>changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

### **16. Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **17. Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 18. Licenses

#### Purchase of Philips I<sup>2</sup>C components



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

9397 750 12378

### **P87LPC778**

#### **CMOS single-chip 8-bit microcontroller**

### **Contents**

| 1          | General description                      | 1    |
|------------|------------------------------------------|------|
| 2          | Features                                 | 1    |
| 3          | Ordering information                     | 2    |
| 4          | Block diagram                            | 3    |
| 5          | Pinning information                      |      |
| 5.1        | Pinning                                  |      |
| 5.2        | Pin description                          |      |
| 6          | Logic symbol                             |      |
| 0<br>7     | Special function registers               |      |
| 8          | Functional description                   |      |
| -          | Enhanced CPU                             |      |
| 8.1<br>8.2 | Analog functions                         |      |
| o.∠<br>8.3 | -                                        |      |
| 8.4        | Analog to digital converter              |      |
| 8.4.1      | The A/D in Power-down and Idle modes     |      |
| 8.4.2      | Code examples for the A/D.               |      |
| 8.5        | Analog comparators                       |      |
| 8.5.1      | Comparator configuration                 |      |
| 8.5.2      | Internal reference voltage               |      |
| 8.5.3      | Comparator interrupt.                    |      |
| 8.5.4      | Comparators and power reduction modes    |      |
| 8.5.5      | Comparator configuration example         |      |
| 8.6        | Pulse width modulator                    |      |
| 8.6.1      | PWM brake function                       |      |
| 8.7        | l <sup>2</sup> C-bus serial interface    |      |
| 8.7.1      | l <sup>2</sup> C-bus interrupts          |      |
| 8.7.2      | Reading I2CON                            |      |
| 8.7.3      | Checking ATN and DRDY                    |      |
| 8.7.4      |                                          |      |
| 8.7.5      | Regarding Transmit Active                | . 29 |
| 8.7.6      | Regarding software response time         | . 30 |
| 8.8        | Interrupts                               | . 32 |
| 8.8.1      | External interrupt inputs                | . 33 |
| 8.9        | I/O ports                                | . 34 |
| 8.9.1      | Quasi-bidirectional output configuration | . 34 |
| 8.9.2      | Open drain output configuration          |      |
| 8.9.3      | Push-pull output configuration           |      |
| 8.9.4      | Keyboard interrupt (KBI)                 |      |
| 8.10       | Oscillator                               |      |
| 8.10.1     | Low speed oscillator option              |      |
| 8.10.2     | Medium speed oscillator option           |      |
| 8.10.3     | High speed oscillator option             |      |
| 8.10.4     | On-chip RC oscillator option             |      |
| 8.10.5     | External clock input option              |      |
| 8.10.6     | Clock output                             |      |
| 8.10.7     | CPU clock modification: CLKR and DIVM    |      |
| 8.11       | Power monitoring functions.              |      |
| 8.11.1     | Brownout detection                       |      |
| 8.11.2     | Power-on detection                       | . 43 |

#### © Koninklijke Philips Electronics N.V. 2004. Printed in the U.S.A.

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 31 March 2004

| 8.12    | Power reduction modes                 | 43 |
|---------|---------------------------------------|----|
| 8.12.1  | Idle mode                             | 43 |
| 8.12.2  | Power-down mode                       | 43 |
| 8.12.3  | Low voltage EPROM operation           | 44 |
| 8.13    | Reset                                 | 45 |
| 8.14    | Timer/counters                        | 46 |
| 8.14.1  | Mode 0                                | 47 |
| 8.14.2  | Mode 1                                | 48 |
| 8.14.3  | Mode 2                                | 48 |
| 8.14.4  | Mode 3                                | 48 |
| 8.14.5  | Timer overflow toggle output          | 50 |
| 8.15    | UART                                  | 50 |
| 8.15.1  | Mode 0                                | 51 |
| 8.15.2  | Mode 1                                | 51 |
| 8.15.3  | Mode 2                                | 51 |
| 8.15.4  | Mode 3                                | 51 |
| 8.15.5  | Serial port control register (SCON)   | 51 |
| 8.15.6  | Baud rates                            | 52 |
| 8.15.7  | Using Timer1 to generate baud rates   | 53 |
| 8.15.8  | More about UART Mode 0                | 54 |
| 8.15.9  | More about UART Mode 1                | 55 |
| 8.15.10 | More about UART Modes 2 and 3         | 56 |
| 8.15.11 | Multiprocessor communications         | 57 |
| 8.15.12 | Automatic address recognition         | 57 |
| 8.16    | Watchdog timer                        | 63 |
| 8.16.1  | Watchdog feed sequence                | 64 |
| 8.16.2  | Watchdog reset                        | 64 |
| 8.17    | Additional features                   | 65 |
| 8.17.1  | Software reset                        | 66 |
| 8.17.2  | Dual data pointers                    | 66 |
| 8.18    | EPROM characteristics                 | 66 |
| 8.18.1  | System configuration bytes            | 67 |
| 8.18.2  | Security bits                         | 68 |
| 9       | Limiting values                       | 69 |
| 10      | Static characteristics                | 70 |
| 11      | Dynamic characteristics               | 74 |
| 12      | Comparator electrical characteristics | 75 |
| 13      | Package outline                       | 76 |
| 14      | Revision history                      | 77 |
| 15      | Data sheet status                     | 78 |
| 16      | Definitions                           | 78 |
| 17      | Disclaimers                           | 78 |
| 18      | Licenses                              | 78 |
|         |                                       |    |



Let's make things better.