## P4C147 **ULTRA HIGH SPEED 4K x 1** STATIC CMOS RAMS (SCRAMS) T-46-23-05 ## **FEATURES** - Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 10/12/15/20/25 ns (Commercial) - Low Power Operation (Commercial) - 715 mW Active -10/12 - 550 mW Active -15/20/25 - 127 mW Standby (TTL Input) - 55 mW Standby (CMOS Input) - Single Power Supply - 5V ± 10% - Separate Input and Output Ports - **■** Three-State Outputs - **■** Fully TTL Compatible Inputs and Outputs - Produced with PACE II Technology™ - Standard Pinout (JEDEC Approved) - 18-Pin 300 mil DIP #### DESCRIPTION The P4C147 is a 4.096-bit ultra high speed static RAM organized as 4K x 1. The CMOS memories require no clocks or refreshing, and have equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single 5V ± 10% tolerance power supply. Access times as fast as 10 nanoseconds are available. permitting greatly enhanced system operating speeds. CMOS is utilized to reduce power consumption in both active and standby modes. The P4C147 is a member of a family of PACE RAM™ products offering super fast access times never before available at these complexity levels in TTL-compatible bipolar or CMOS technologies. The P4C147 is manufactured with PACE II Technology which is Performance Advanced CMOS Engineered to use 0.7 micron effective channel lengths giving 400 picosecond loaded\* internal gate delays. Technology includes two-level metal and epitaxial substrates. In addition to very high performance and very high density, this technology features latch-up protection and single-event-upset protection, and is supported by a Class 1 facility for volume production. The P4C147 is available in 18-pin 300 mil DIP packages providing excellent board level densities. \*For a fan-in/fan-out of 4 at 85°C junction temperature and 5.0V supply. ## **FUNCTIONAL BLOCK DIAGRAM** ## PIN CONFIGURATIONS Means Quality, Service and Speed @1992 Performance Semiconductor Corporation P4C147 ## MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|--------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with<br>Respect to GND | -0.5 to +7 | ٧ | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | 0.5 to<br>V <sub>cc</sub> +0.5 | ٧ | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | 1522 Tbl 01 T-45-23-05 | Symbol | Parameter | Value | Unit | |------------------|---------------------------|-------------|------| | TBIAS | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | OUT | DC Output Current | 50 | mA | 1522 Tbl 02 # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade <sup>(2)</sup> | Ambient<br>Temperature | GND | V <sub>cc</sub> | |----------------------|------------------------|------|-----------------| | Commercial | 0°C to +70°C | · 0V | 5.0V ± 10% | 1522 Tbl 03 ## DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage<sup>(2)</sup> | Oursels at | B | Table Oan Hilland | P40 | | | |------------------|------------------------------------|--------------------------------------------------------------------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | Min | Max | Unit | | V# | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | : | -0.5 <sup>(3)</sup> | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS input Low Voltage | | -0.5 <sup>(3)</sup> | 0.2 | ٧ | | V <sub>CD</sub> | Input Clamp Diode Voltage | V <sub>cc</sub> = Min., I <sub>IN</sub> = -18 mA | | -1.2 | V | | V <sub>OL</sub> | Output Low Voltage (TTL Load) | I <sub>OL</sub> = +8 mA, V <sub>CC</sub> = Min. | | 0.4 | V | | V <sub>olc</sub> | Output Low Voltage<br>(CMOS Load) | $I_{OLC} = +100 \mu A, V_{CC} = Min.$ | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | 1 <sub>OH</sub> = -4 mA, V <sub>CC</sub> = Min. | 2.4 | | · V | | V <sub>OHC</sub> | Output High Voltage<br>(CMOS Load) | $I_{OHC} = -100 \mu\text{A}, V_{CC} = \text{Min}.$ | V <sub>cc</sub> -0.2 | | V | | I <sub>LI</sub> | Input Leakage Current | V <sub>cc</sub> = Max.<br>V <sub>IN</sub> = GND to V <sub>cc</sub> | 5 | +5 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{IH},$<br>$V_{OUT} = GND \text{ to } V_{CC}$ | 5 | +5 | μА | 1522 Tbl 04 #### CAPACITANCES(4) $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ T-45-23-05 | Symbol | Parameter | Conditions | Тур. | Unit | |-----------------|-------------------|----------------------|------|------| | C <sup>IN</sup> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | pF | | Symbol | Parameter | Conditions | Тур. | Unit | Syn | |-----------------|-------------------|----------------------|------|----------------------------------------|-----| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | рF | Con | | | <del></del> | | | ــــــــــــــــــــــــــــــــــــــ | _ | Conditions mbol **Parameter** Unit $V_{OUT} = 0V$ ρF **Output Capacitance** 1522 Tbl 06 Notes: 1. Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm IL}$ and $I_{\rm IL}$ not more negative than -3.0V and -100mA, respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. #### **POWER DISSIPATION CHARACTERISTICS** Over recommended operating temperature and supply voltage(2) | | | T1 O | P4C | | | |------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | Symbol | Parameter | Test Conditions | Min | Max | Unit | | I <sub>cc</sub> | Dynamic Operating<br>Current – 10, 12 | V <sub>cc</sub> = Max., f = Max.,<br>Outputs Open | _ | 130 | mA | | I <sub>cc</sub> | Dynamic Operating<br>Current - 15, 20, 25 | V <sub>cc</sub> = Max., f = Max.,<br>Outputs Open | _ | 100 | mA | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | CE ≥ V <sub>IH</sub> ,<br>V <sub>CC</sub> = Max.,<br>f = Max., Outputs Open | _ | 23 | mA | | I <sub>SB1</sub> | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $\overline{CE} \ge V_{HC}$ ,<br>$V_{CC} = Max.$ ,<br>f = 0, Outputs Open,<br>$V_{IN} \le V_{LC}$ or $V_{IN} \ge V_{HC}$ | _ | 10 | mA | n/a = Not Applicable 1522 Tbl 07 ## AC CHARACTERISTICS—READ CYCLE $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ T-45-23-05 | Sym. | Parameter | -1 | 0 | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | Unit | |-----------------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | <b>O</b> y | - Granicie | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>AC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>AA</sub> | Address Access<br>Time | | 10 | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>AC</sub> | Chip Enable<br>Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>OH</sub> | Output Hold from<br>Address Change | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 2 | | 2 | | 2 | | 2 | | 3 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 4 | | 5 | | 6 | | 8 | | 10 | ns | | t <sub>PU</sub> | Chip Enable to<br>Power Up Time | . 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down<br>Time | | 10 | | 12 | | .15 | | 20 | | 25 | ns | 1522 Tbl 10 #### TIMING WAVEFORM OF READ CYCLE NO. 1 (6) 1513 04 #### TIMING WAVEFORM OF READ CYCLE NO. 2 (6) 1513 05 #### Notes: - 5. CE is low and WE is high for READ cycle. - WE is high, and address must be valid prior to or coincident with CE transition low. - 7. Transition is measured ±200mV from steady state voltage prior to - change with specified loading in Figure 1. This parameter is sampled and not 100% tested. - Read Cycle Time is measured from the last valid address to the first transitioning address. ## **AC CHARACTERISTICS—WRITE CYCLE** (V<sub>cc</sub> = 5V ± 10%, All Temperature Ranges)<sup>(2)</sup> T-45-23-05 | Sym. | Baramatar | -1 | 0 | -1 | 2 | -1 | 5 | -2 | 20 | -: | 25 | Unit | |-----------------|-------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Sym. | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>wc</sub> | Write Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>cw</sub> | Chip Enable<br>Time to<br>End of Write | 8 | | 10 | - | 12 | | 15 | | 20 | | ns | | t <sub>AW</sub> | Address Valid to End of Write | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>as</sub> | Address<br>Set-up Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wP</sub> | Write Pulse<br>Width | 8 | | 10 | | 12 | | 14 | | 15 | | ns | | t <sub>ah</sub> | Address Hold<br>Time from<br>End of Write | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to<br>End of Write | 5 | | 6 | | 7 | | 9 | | 12 | | пѕ | | t <sub>DH</sub> | Data Hold<br>Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable<br>to Output in<br>High Z | | 5 | | 6 | | 7 | | 9 | | 12 | ns | | t <sub>ow</sub> | Output Active from End of Write | 0 | | 0 | | 0 | | 0 | | 0 | | ns | 1522 Tbl 11 ## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED) (4) 1522 06 #### Notes: - DE and WE must be low for WRITE cycle. If CE goes high simultaneously with WE high, the output remains in. a high impedance state. - 11. Write Cycle Time is measured from the last valid address to the first transition address. - 12. Transition is measured ±200mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested. TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED) (9) T-45-23-05 1522 03 ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | | | 1522 Tbl 0 | #### **TRUTH TABLE** | Mode | CE | WE | Output | Power | |---------|----|----|------------------|---------| | Standby | Н | х | High Z | Standby | | Read | L | Н | D <sub>out</sub> | Active | | Write | L | L | High Z | Active | 1522 Tbl 09 Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Due to the ultra-high speed of the P4C147, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{c\bar{c}}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{c\bar{c}}$ and ground. To avoid signal reflections, proper termination must be used; for example, a 50 $\Omega$ test environment should be terminated into a 50 $\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a 116 $\Omega$ resistor must be used in series with D<sub>oUT</sub> to match 166 $\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. P4C147 ss = Speed (access/cycle time in ns), e.g., 10, 15 p = Package code, i.e., P, D. t = Temperature range, i.e., C. 1522 06 ## **PACKAGE SUFFIX** | Package<br>Suffix | Description | |-------------------|------------------------------------| | Р | Plastic DIP, 300 mil wide standard | | D | CERDIP, 300 mil wide standard | 1522 Tbl 10 ## **TEMPERATURE RANGE SUFFIX** | Temperature<br>Range Suffix | Description | | | |-----------------------------|----------------------------------------------------|--|--| | С | Commercial Temperature Range, 0°C to +70°C. | | | | М | Military Temperature Range,<br>–55°C to ∔125°C. | | | | MB | Mil. Temp. with MIL-STD-883D<br>Class B compliance | | | 1522 Tbl 11 #### **SELECTION GUIDE** The P4C147 is available in the following temperature, speed and package options. | Temperature<br>Range | Speed (ns) Package | 10 | 12 | 15 | 20 | 25 | |------------------------|-----------------------|----------------|----------------|----------------|----------------|----------------| | Commercial | Plastic DIP<br>CERDIP | -10PC<br>-10DC | -12PC<br>-12DC | -15PC<br>-15DC | -20PC<br>-20DC | -25PC<br>-25DC | | Military Temp. | CERDIP | N/A | N/A | . N/A | N/A | N/A | | Military<br>Processed* | CERDIP | N/A | N/A | N/A | N/A | N/A | <sup>\*</sup> Military temperature range with MIL-STD-883 Revision D, Class B processing. N/A = Not Available 1522 Tbl 12