# 21464 256K (65.536 x 4) DYNAMIC RAM WITH FAST PAGE MODE ## ■ Performance Range | Symbol | Parameter | 21464-08 | Units | |------------------|----------------------|----------|-------| | tRAC | Access Time from RAS | 80 | ns | | t <sub>CAC</sub> | Access Time from CAS | 30 | ns | | t <sub>RC</sub> | Read Cycle Time | 150 | ns | - Page Mode Capability - CAS-Before-RAS Refresh Capability - RAS-Only and Hidden Refresh Capability - **TTL Compatible Inputs and Outputs** - **Early Write or Output Enable Controlled** - Single +5V ± 10% Power Supply - 256 Cycle/4 ms Refresh - JEDEC Standard Pinout in PDIP (P) Intel's 21464 is a fully decoded 65,536 x 4 dynamic random access memory. The design is optimized for high speed, high performance applications such as computer memory, buffer memory, peripheral storage and environments where low power dissipation and compact layout are required. The 21464 features page mode which allows high speed random access of memory cells within the same row. CAS-before-RAS refresh capability provides on-chip auto refresh as an alternative to RAS-only refresh. Multiplexed row and column address inputs permit the 21464 to be housed in a standard 18-pin DIP. Clock timing requirements are noncritical, and power supply tolerance is very wide. All inputs and outputs are TTL compatible. Figure 1. Functional Block Diagram May 1991 Order Number: 240022-006 240022-1 Figure 2. Pin Configuration ## PIN NAMES | A <sub>0</sub> -A <sub>7</sub> | Address Input | |----------------------------------|-----------------------| | DQ <sub>1</sub> -DQ <sub>4</sub> | Data In/Out | | $\overline{\mathbf{w}}$ | Read/Write Input | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | V <sub>CC</sub> | Power (+5V) | | V <sub>SS</sub> | Ground | | ŌĒ | Output Enable | ## **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Any Pin Relative to V <sub>SS</sub> | – 1V to +7V | |------------------------------------------------------------------|-----------------| | Voltage on V <sub>CC</sub> Supply<br>Relative to V <sub>SS</sub> | – 1V to +7V | | Storage Temperature | 55°C to + 125°C | | Power Dissipation | 1.0W | | Short Circuit Output Current | 50 mA | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **RECOMMENDED OPERATING CONDITIONS** Voltages referenced to V<sub>SS</sub>, T<sub>A</sub> = 0 to 70°C | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|--------------------|------|-----|---------------------|-------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>SS</sub> | Ground | 0 | 0 | 0 | ٧ | | V <sub>IH</sub> | Input High Voltage | 2.4 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>IL</sub> | Input Low Voltage | -1.0 | | 0.8 | ٧ | # DC OPERATING CHARACTERISTICS Recommended operating conditions unless otherwise noted | Symbol | Parameter | | Min | Max | Units | Test Condition | |------------------|---------------------------------|----------|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------| | I <sub>CC1</sub> | Operating Current* | 21464-08 | | 65 | mA | RAS and CAS Cycling @ t <sub>RC</sub> = Min | | I <sub>CC2</sub> | Standby Current | 21464-08 | 2.0 | | mA | RAS = CAS = VIH | | I <sub>CC3</sub> | RAS-Only Refresh Current* | 21464-08 | 60 | | mA | CAS = V <sub>IH</sub> , RAS Cycling<br>@ t <sub>RC</sub> = Min | | I <sub>CC4</sub> | Page Mode Current* | 21464-08 | 40 | | mA | RAS = V <sub>IL</sub> , CAS Cycling:<br>t <sub>PC</sub> = Min | | I <sub>CC5</sub> | CAS-Before-RAS* Refresh Current | 21464-08 | 65 | | mA | RAS Cycling @ t <sub>RC</sub> = Min | | 1 <sub>IL</sub> | Input Leakage Current | | -10 | 10 | μΑ | Any Input $0 \le V_{\text{IN}} \le 5.5V$ , $V_{\text{CC}} = 5.5V$ , $V_{\text{SS}} = 0V$ , All Other Pins Not Under Test $= 0V$ | | I <sub>DQL</sub> | Output Leakage Current | | -10 | 10 | μΑ | Data Out is Disabled, $0V \le V_{OUT}$<br>$\le 5.5V$ , $V_{CC} = 5.5V$ , $V_{SS} = 0V$ | | V <sub>OH</sub> | Output High Voltage Level | | 2.4 | | ٧ | I <sub>OH</sub> = 5 mA | | V <sub>OL</sub> | Output Low Voltage Level | | | 0.4 | V | I <sub>OL</sub> = 4.2 mA | #### NOTE: # **CAPACITANCE** T<sub>A</sub> = 25°C | Symbol | Parameter | Min | Max | Unit | |------------------|-----------------------------------------------------|-----|-----|------| | C <sub>IN1</sub> | Input Capacitance (A <sub>0</sub> -A <sub>7</sub> ) | | 5 | pF | | C <sub>IN2</sub> | Input Capacitance (RAS, CAS, W, OE) | | 8 | pF | | C <sub>DQ</sub> | Output Capacitance (DQ1-DQ4) | | 7 | pF | <sup>\*</sup>I<sub>CC</sub> is dependent on output loading and cycle rates. Specified values are obtained with the output open. I<sub>CC</sub> is specified as an average current. # int<sub>e</sub>l. # AC CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C = 5.0V $\pm$ 10%. See notes 1, 2) | Symbol | Parameter | 21 | 464-08 | Units | Notes | |------------------|-----------------------------------------------------|-----|--------|----------|----------| | | | Min | Max | - Oilite | | | t <sub>RC</sub> | Random Read or Write Cycle Time | 150 | | ns | | | t <sub>RWC</sub> | Read-Modify-Write Cycle Time | 225 | | ns | | | tRAC | Access Time from RAS | | 80 | ns | 3, 4, 11 | | t <sub>CAC</sub> | Access Time from CAS | | 30 | ns | 3, 4, 5 | | taa | Access Time from Column Address | | 40 | ns | 3, 10 | | t <sub>CLZ</sub> | CAS to Output in Low-Z | 5 | | ns | 3 | | toff | Output Buffer Turn-Off Delay | 0 | 25 | ns | 7 | | tŢ | Transition Time (Rise and Fall) | 3 | 50 | ns | 2 | | t <sub>RP</sub> | RAS Precharge Time | 75 | | ns | | | t <sub>RAS</sub> | RAS Pulse Width | 80 | 10,000 | ns | | | t <sub>RSH</sub> | RAS Hold Time | 30 | | ns | | | t <sub>CPN</sub> | CAS Precharge Time<br>(All Cycles Except Page Mode) | 15 | | ns | | | tCAS | CAS Pulse Width | 30 | 10,000 | ns | × | | t <sub>CSH</sub> | CAS Hold Time | 80 | | ns | | | tRCD | RAS to CAS Delay Time | 25 | 60 | ns | 4 | | tRAD | RAS to Column Address Delay Time | 20 | 40 | ns | 11 | | tCRP | CAS to RAS Precharge Time<br>(RAS Only Refresh) | 15 | | ns | | | t <sub>ASR</sub> | Row Address Set-Up Time | 0 | | ns | | | t <sub>RAH</sub> | Row Address Hold Time | 15 | | ns | | | tASC | Column Address Set-Up Time | 0 | | ns | | | t <sub>CAH</sub> | Column Address Hold Time | 20 | | ns | | | t <sub>AR</sub> | Column Address Hold Time<br>Referenced to RAS | 65 | | ns | 6 | # intel. # AC CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C = 5.0V $\pm$ 10%. See notes 1, 2) (Continued) | Symbol | Parameter | 2146 | 4-08 | Units | Notes | |------------------|----------------------------------------------|------|----------|-------|-------| | | | Min | Max | | | | t <sub>RAL</sub> | Column Address to RAS Lead Time | 40 | | ns | | | t <sub>RCS</sub> | Read Command Set-Up Time | 0 | | ns | | | t <sub>RCH</sub> | Read Command Hold Time<br>Referenced to CAS | 5 | | ns | 9 | | t <sub>RRH</sub> | Read Command Hold Time<br>Referenced to RAS | 5 | . 41 | ns | 9 | | twcs | Write Command Set-Up Time | 0 | | ns | 8 | | twch | Write Command Hold Time | 15 | | ns | | | t <sub>WP</sub> | Write Command Pulse Width | 15 | | ns | | | t <sub>RWL</sub> | Write Command to RAS Lead Time | 30 | | ns | | | tcwL | Write Command to CAS Lead Time | 30 | | ns | | | t <sub>DS</sub> | Data-In Set-Up Time | 0 | | ns | 10 | | t <sub>DH</sub> | Data-In Hold Time | 15 | | ns | 10 | | t <sub>CWD</sub> | CAS to Write Enable Delay | 60 | | ns | 8 | | t <sub>RWD</sub> | RAS to Write Enable Delay | 110 | | ns | 8 | | t <sub>AWD</sub> | Column Address to W Delay Time | 70 | <u> </u> | ns | 8 | | twcR | Write Command Hold Time<br>Referenced to RAS | 60 | , | ns | 6 | | <sup>t</sup> DHR | Data-In Hold Time<br>Referenced to RAS | 60 | | ns | 6 | | <sup>t</sup> OEA | Access Time from OE | | 20 | ns | | | <sup>t</sup> OED | OE to Data in Delay Time | 25 | | ns | | | t <sub>OEZ</sub> | Output Buffer Turn Off Delay from OE | | 20 | ns | | | t <sub>OEH</sub> | OE Hold Time Referenced to W | 20 | | ns | | | t <sub>REF</sub> | Refresh Period (256 Cycles) | | 4 | | ms | # AC CHARACTERISTICS (0°C ≤ T<sub>A</sub> ≤ 70°C = 5.0V ±10%. See notes 1, 2) (Continued) | Symbol | Parameter | 214 | 164-08 | Units | Notes | |-------------------|---------------------------------------------|-----|--------|-------|-------| | | | Min | Max | Cinto | | | tcsr | CAS Set-Up Time<br>(CAS-Before-RAS Refresh) | 10 | | ns | | | t <sub>CHR</sub> | CAS Hold Time<br>(CAS-Before-RAS Refresh) | 25 | | ns | | | t <sub>CPT</sub> | Refresh Counter Test CAS Precharge | 50 | | ns | | | t <sub>PC</sub> | Page Mode Cycle Time | 55 | | ns | | | t <sub>CP</sub> | CAS Precharge Time (Page Mode Only) | 15 | | ns | | | t <sub>CPA</sub> | Access Time from CAS Precharge | 40 | 45 | ns | 3 | | tPRWC | Fast Page Mode Read-Modify-Write | 120 | | ns | | | t <sub>RASP</sub> | RAS Pulse Width (Fast Page Mode) | 80 | 10,000 | ns | | | t <sub>ROH</sub> | RAS Hold Time Referenced to OE | 20 | | ns | | #### NOTES: - 1. An initial pause of 200 $\mu$ s is required after power-up followed by any 8 $\overline{RAS}$ cycles before proper device operation is achieved. - 2. $V_{IN}$ (min) and $V_{IL}$ (max) are referenced levels for measuring timing of input signals. Transition times are measured between $V_{IH}$ (min) and $V_{IL}$ (max) and are assumed to be 5 ns for all inputs. - 3. Measured with a load equivalent to 2 TTL loads and 100 pF. - 4. Operation within the t<sub>RCD</sub>(max) limit insures that t<sub>RAC</sub>(max) can be met. t<sub>RCD</sub>(max) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - Assumes that t<sub>RCD</sub> ≥ t<sub>RCD</sub>(max). - 6. tAR, tWCR, tDHR are referenced to tRAD(max). - 7. This parameter defines the time at which the output achieves the open circuit condition and is not referenced to VOH or - 8. $t_{WCS}$ , $t_{RWD}$ , $t_{CWD}$ and $t_{AWD}$ are non restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If $t_{WCS} \ge t_{WCS}$ (min) the cycle is an early write cycle and the data out pin will remain high impedance for the duration of the cycle. If $t_{CWD} \ge t_{CWD}$ (min) and $t_{RWD} \ge t_{RWD}$ (min) and $t_{RWD} \ge t_{RWD}$ (min), then the cycle is a read-write cycle and the data out will contain the data read from the selected address. If neither of the above conditions are satisfied, the condition of the data out is indeterminate. - Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle. - 10. These parameters are referenced to the CAS leading edge in early write cycles and to the W leading edge in read-write cycles. - 11. Operation within the t<sub>RAD</sub>(max) limit insures that t<sub>RAC</sub>(max) can be met. t<sub>RAD</sub>(max) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub>(max) limit, then access time is controlled by t<sub>AA</sub>. ### **TIMING DIAGRAMS** #### **READ CYCLE** #### WRITE CYCLE (EARLY WRITE) # intel. ## TIMING DIAGRAMS (Continued) # WRITE CYCLE (OE CONTROLLED WRITE) #### **READ-MODIFY-WRITE CYCLE** #### PAGE MODE READ CYCLE #### PAGE MODE WRITE CYCLE #### PAGE MODE READ-MODIFY-WRITE CYCLE #### **RAS-ONLY REFRESH CYCLE** #### CAS-BEFORE-RAS REFRESH CYCLE # intel. # TIMING DIAGRAMS (Continued) ## **HIDDEN REFRESH CYCLE (READ)** #### **HIDDEN REFRESH CYCLE (WRITE)** #### CAS-BEFORE-RAS REFRESH COUNTER TEST CYCLE 7 #### **DEVICE OPERATION** The 21464 contains 262,144 memory locations organized as 65,536 4-bit words. Sixteen address bits are required to address a particular 4-bit word in the memory array. Since the 21464 has only 8 address input pins, time multiplexed addressing is used to input 8 row and 8 column addresses. The multiplexing is controlled by the timing relationship between the row address strobe (RAS), and the column address strobe (CAS) and the valid address inputs. Operation of the 21464 begins by strobing in a valid row address with RAS while CAS remains high. Then the address on the 8 address input pins is changed from a row address to a column address and is strobed in by CAS. This is the beginning of any 21464 cycle in which a memory location is accessed. The specific type of cycle is determined by the state of the write enable pin and various timing relationships. The cycle is terminated when both RAS and CAS have returned to the high state. Another cycle can be initiated after RAS remains high long enought to satisfy the RAS precharge time (t<sub>RP</sub>) requirement. ## RAS and CAS Timing The minimum RAS and CAS pulse widths are specified by t<sub>RAS</sub>(min) and t<sub>CAS</sub>(min) respectively. These minimum pulse widths must be satisfied for proper device operation and data integrity. Once a cycle is initiated by bringing RAS low, it must not be aborted prior to satisfying the minimum RAS and CAS pulse widths. In addition, a new cycle must not begin until the minimum RAS precharge time, t<sub>RP</sub>, has been satisfied. Once a cycle begins, internal clocks and other circuits within the 21464 begin a complex sequence of events. If the sequence is broken by violating minimum timing requirements, loss of data integrity can occur. #### Read A read cycle is achieved by maintaining the write enable input ( $\overline{W}$ ) high during a $\overline{RAS}/\overline{CAS}$ cycle. The four outputs of the 21464 remain in the Hi-Z state until valid data appears at the outputs. The 21464 has common data I/O pins. For this reason an output enable control input ( $\overline{OE}$ ) has been provided so the output buffer can be precisely controlled. For data to appear at the outputs, $\overline{OE}$ must be low for the period of time defined by toea and toez. If $\overline{CAS}$ goes low before tacon and the caces time to valid data is specified by tac. If $\overline{CAS}$ goes low after $t_{RCD}$ (max), the access time is measured from $\overline{\text{CAS}}$ and is specified by $t_{CAC}$ . In order to achieve the minimum access time, $t_{RAC}$ (min), it is necessary to bring $\overline{\text{CAS}}$ low before $t_{RCD}$ (max). #### Write The 21464 can perform early write and read-modify-write cycles. The difference between these cycles is in the state of data-out and is determined by the timing relationship between $\overline{W}$ , $\overline{OE}$ and $\overline{CAS}$ . In any type of write cycle Data-in must be valid at or before the falling edge of $\overline{W}$ or $\overline{CAS}$ , whichever is later. Early Write: An early write cycle is performed by bringing $\overline{W}$ low before $\overline{CAS}$ . The 4-bit wide data at the data input pins is written into the addressed memory cells. Throughout the early write cycle the outputs remain in the Hi-Z state regardless of the state of the $\overline{OE}$ input. Read-Modify-Write: In this cycle, valid data from the addressed cells appears at the outputs before and during the time that data is being written into the same cell locations. This cycle is achieved by bringing $\overline{W}$ low after $\overline{CAS}$ and meeting the data sheet read-modify-write timing requirements. The output enable input $(\overline{OE})$ must be low during the time defined by $t_{OEA}$ and $t_{RWD}$ are not met the output may contain invalid data. Conforming to the $\overline{OE}$ timing requirements prevents bus contention on the 21464 DQ pins. ## **Data Output** The 21464 has tri-state output buffers which are controlled by $\overline{CAS}$ and $\overline{OE}$ . When either $\overline{CAS}$ or $\overline{OE}$ is high (V<sub>IH</sub>) the outputs are in the high impedance (Hi-Z) state. In any cycle in which valid data appears at the outputs, the outputs first remain in the Hi-Z state until the data is valid and then the valid data appears at the outputs. The valid data remains at the outputs until either $\overline{CAS}$ or $\overline{OE}$ returns high. This is true even if a new $\overline{RAS}$ cycle occurs (as in hidden refresh). Each of the 21464 operating cycles is listed below after the corresponding output state produced by the cycle. Valid Output Data: Read, Read-Modify-Write, Hidden Refresh, Page Mode Read, Page Mode, Read-Modify-Write. **Hi-Z Output State:** Early Write, RAS-Only Refresh, Page Mode Write, CAS-Only Cycle. Indeterminate Output State; Delayed Write ( $t_{CWD}$ or $t_{RWD}$ are not met). #### Refresh The data in the 21464 is stored on a tiny capacitor within each memory cell. Due to leakage the data will leak off after a period of time. To maintain data integrity it is necessary to refresh each of the rows every 4 ms. There are several ways to accomplish this RAS-Only Refresh: This is the most common method for performing refresh. It is performed by strobing in a row address with RAS while CAS remains high. This must be performed on each of the 256 row addresses (A<sub>0</sub>-A<sub>7</sub>) every 4 ms. CAS-Before-RAS Refresh: The 21464 has CAS-Before-RAS refresh capability that eliminates the need for external refresh addresses. If CAS is held low for the specified set-up time (t<sub>CSR</sub>) before RAS goes low, the on-chip refresh circuity is enabled. An internal refresh operation automatically occurs and the on-chip refresh address counter is internally incremented in preparation for the next CAS-Before-RAS refresh Cycle. Hidden Refresh: A hidden refresh cycle may be performed while maintaining the lastest valid data at the outputs by extending the CAS active time and cycling RAS. The 21464 hidden refresh cycle is actually a CAS-Before-RAS refresh cycle within an extended read cycle. The refresh row address is provided by the on-chip refresh address counter. This eliminates the need for the external row address that is required in hidden refresh cycles by DRAMS that do not have CAS-Before-RAS refresh capability. Other Refresh Methods: It is also possible to refresh the 21464 by using read, write or read-modify-write cycles. Whenever a row is accessed all the cells in that row are automatically refreshed. There are certain applications in which it might be advantageous to perform refresh in this manner but in general RAS-only or CAS-Before-RAS refresh are the preferred methods. ## Page Mode Page mode memory cycles provide faster access and lower power dissipation than normal memory cycles. In page mode, it is possible to perform read, write or read-modify-write cycles. As long as the applicable timing requirements are observed, it is possible to mix these cycles in any order. A page mode cycle begins with a normal cycle. While RAS is kept low to maintain the row address, CAS is cycled to strobe in additional column addresses. This eliminates the time required to set up and strobe sequential row addresses for the same page. #### Power-Up If $\overline{RAS} = V_{SS}$ during power-up, the 21464 might begin an active cycle. This condition results in higher than necessary current demands from the power supply during power-up. It is recommended that $\overline{AS}$ and $\overline{CAS}$ track with $V_{CC}$ during power-up or be held at a valid $V_{IH}$ in order to minimize the power-up current An initial pause of 100 $\mu$ s is required after power-up followed by 8 initialization cycles before proper device operation is assured. Eight initializations cycles are also required after an 4 ms period in which there are no $\overline{RAS}$ cycles. An initialization cycle is any cycle in which $\overline{RAS}$ is cycled. #### **Termination** The lines from the TTL driver circuits to the 21464 inputs act like unterminated transmission lines resulting in significant positive and negative overshoots at the inputs. To minimize overshoot it is advisable to terminate the input lines and to keep them as short as possible. Although either series or parallel termination may be used, series termination is generally recommended since it is simple and draws no additional power. It consists of a resistor in series with the input line placed close to the 21464 input pin. The optimum value depends on the board layout. It must be determined experimentally and is usually in the range of $20\Omega$ to $40\Omega$ . #### **Board Layout** It is important to lay out the power and ground lines on memory boards in such a way that switching transient effects are minimized. The recommended methods are gridded power and ground lines or separate power and ground planes. The power and ground lines act like transmission lines to the high frequency transients generated by DRAMs. The impedance is minimized if all the power supply traces to all the DRAMs run both horizontally and vertically and are connected at each intersection, or better yet, if power and ground planes are used. Address and control lines should be as short as possible to avoid skew. In boards with many DRAMs these lines should fan out from a central point like a fork or comb rather than being connected in a serpentine pattern. Also the control logic should be centrally located on the memory boards to facilitate 7 the shortest possible address and control lines to all the DRAMs. ## **Decoupling** The importance of proper decoupling cannot be overemphasized. Excessive transient noise or voltage droop on the $V_{CC}$ line can cause loss of data integrity (soft errors). The total combined voltage changes over time in the $V_{CC}$ to $V_{SS}$ voltage (measured at the device pins) should not exceed 500 mV. A high frequency 0.3 $\mu\text{F}$ ceramic decoupling capacitor should be connected between the VCC and ground pins of each 21464 using the shortest possible traces. These capacitors act as a low impedance shunt for the high frequency switching transients generated by the 21464 and they supply much of the current used by the 21464 during cycling. In addition, a large tantalum capacitor with a value of 47 $\mu$ F to 100 $\mu$ F should be used for bulk decoupling to recharge the 0.3 $\mu$ F capacitors between cycles, thereby reducing power line droop. The bulk decoupling capacitor shuld be placed near the point where the power traces meet the power grid or power plane. Even better results may be achieved by distributing more than one tantalum capacitor around the memory array. #### **PACKAGE DIMENSIONS** #### 18-LEAD PLASTIC DUAL IN-LINE PACKAGE (P) | Item | Millimeters | Inches | |------|---------------|---------------| | Α | 22.950 ± 0.05 | 0.903 ± 0.002 | | В | 6.40 ± 0.05 | 0.252 ± 0.002 | | С | 7.62 | 0.300 | | D | 0.025 ± 0.025 | 0.010 ± 0.001 | | E | 3.25 ± 0.05 | 0.128 ± 0.002 | | F | 0.506 ± 0.1 | 0.020 ± 0.004 | | G · | 3.302 ± 0.1 | 0.130 ± 0.004 | | Н | 2.54 | 0.100 | | ī | 1.27 ± 0.05 | 0.050 ± 0.002 | | J | 0.457 ± 0.05 | 0.018 ± 0.002 | | K | 1.32 | 0.052 | ## **REVISION SUMMARY** The following list represents the key differences between version -005 and -006 of the 21464 data sheet. Deleted 21464-06, 21464-07, and 21464-10 products and specifications. - 2. Deleted ZIP (Z) and PLCC (N) packages. - 3. Deleted Sales Office mailing lists.