

### 1. General description

The NWP2081T is a high-voltage monolithic integrated circuit made using the latch-up free Silicon-On-Insulator (SOI) process. The circuit is designed for driving MOSFETs in a half-bridge configuration.

### 2. Features and benefits

- Latch-up free and robust half-bridge driver
- Output driver capability: I<sub>O(sink)</sub> = 400 mA and I<sub>O(source)</sub> = 200 mA
- Maximum frequency 800 kHz
- Outputs in phase with CLK input
- Adjustable dead-time
- Low active shutdown input

## 3. Applications

Driver (via external MOSFETs) for any kind of load in a half-bridge configuration

### 4. Ordering information

| Table 1. Ordering information |      |                                        |         |  |
|-------------------------------|------|----------------------------------------|---------|--|
| Type number Package           |      |                                        |         |  |
|                               | Name | Description                            | Version |  |
| NWP2081T                      | SO8  | plastic small outline package; 8 leads | SOT96-1 |  |



Half-bridge driver IC

### 5. Block diagram



Refer to Figure 4 for detailed information on the required application components.

# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

#### Table 2. Pin description NWP2081T

| Symbol          | NWP2081T<br>(SO8) | Description                                                   |
|-----------------|-------------------|---------------------------------------------------------------|
| V <sub>DD</sub> | 1                 | IC supply                                                     |
| GND             | 2                 | IC ground and low-side driver return                          |
| SD              | 3                 | low active analog shutdown input and non-overlap time setting |
| CLK             | 4                 | clock logic input                                             |
| FS              | 5                 | floating supply voltage                                       |

| Table 2. | Pin description NWP2081T continued |                         |  |
|----------|------------------------------------|-------------------------|--|
| Symbol   | NWP2081T<br>(SO8)                  | Description             |  |
| GH       | 6                                  | high-side MOSFET gate   |  |
| SH       | 7                                  | high-side MOSFET source |  |
| GL       | 8                                  | low-side MOSFET gate    |  |

### 7. Functional description

#### 7.1 Start-up state

The IC enters the start-up state when the supply voltage on pin  $V_{DD}$  increases. In the start-up state, the high-side power transistor is non-conducting and the low-side power transistor is switched on. The internal circuit is reset and the capacitor on the bootstrap pin FS is charged. The start-up state is defined until the value of  $V_{DD}$  = the  $V_{DD(start)}$  value. After which the IC switches to the oscillation state.

The circuit enters the start-up state again when the voltage on pin  $V_{DD} < V_{DD(stop)}$ .

#### 7.2 NWP2081T oscillation state

In the oscillation state, the output voltage of the GL and GH drivers depend on the logical signals CLK and  $\overline{SD}$  (see Table 3).

| State       | CLK | SD | GH   | GL   |
|-------------|-----|----|------|------|
| start-up    | -   | -  | LOW  | HIGH |
| oscillation | 0   | 1  | LOW  | HIGH |
| oscillation | 1   | 1  | HIGH | LOW  |
| oscillation | 0   | 0  | LOW  | LOW  |
| oscillation | 1   | 0  | LOW  | LOW  |

#### Table 3.NWP2081T logic table

#### 7.3 NWP2081T non-overlap time

The external resistor ( $R_{SD}$ ) on pin  $\overline{SD}$  sets the non-overlap time of the NWP2081T. The relationship between this resistor value and actual dead-time is listed in Figure 3.

It is essential to add a 10 nF to 100 nF decoupling capacitor across  $R_{\text{SD}}$  to ensure a noise immune dead-time system.



#### 7.4 NWP2081T shutdown protection

When the voltage at pin  $\overline{SD}$  is pulled below V<sub>IH</sub>, the internal sink drivers of the pins GL and GH are immediately enabled to switch off the external power MOSFETs.

The shutdown comparator has a hysteresis of  $V_{hys(SD)}$  to avoid multiple switching.

Preferably, pin SD is pulled low via a collector of a transistor (see Figure 4) to avoid loading of this pin (Influences the non-overlap time settings) at normal operation.

## 8. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                            | Conditions                                                                 | Min             | Max                    | Unit |
|------------------|--------------------------------------|----------------------------------------------------------------------------|-----------------|------------------------|------|
| V <sub>DD</sub>  | supply voltage                       | nominal                                                                    | 0               | 15.5                   | V    |
| V <sub>FS</sub>  | voltage on pin FS                    |                                                                            | V <sub>SH</sub> | V <sub>SH</sub> + 15.5 | V    |
| V <sub>SH</sub>  | voltage on pin SH                    | source high-side MOSFET                                                    | -3              | +600                   | V    |
|                  |                                      | t < 1 μs                                                                   | -14             | +600                   | V    |
| V <sub>CLK</sub> | voltage on pin CLK                   | logic input for output drivers                                             | 0               | 15.5                   | V    |
| $V_{i(SD)}$      | input voltage on pin $\overline{SD}$ | logic input for output drivers and<br>analog input for non-overlap setting | 0               | 15.5                   | V    |
| SR               | slew rate                            | on pin SH; repetitive                                                      | -6              | +6                     | V/ns |
| Tj               | junction temperature                 |                                                                            | -40             | +150                   | °C   |
| T <sub>amb</sub> | ambient temperature                  |                                                                            | -40             | +150                   | °C   |
| T <sub>stg</sub> | storage temperature                  |                                                                            | -55             | +150                   | °C   |
| V <sub>ESD</sub> | electrostatic discharge              | human body model:                                                          | [1]             |                        |      |
|                  | voltage                              | pins FS, GH and SH                                                         | -               | 1                      | kV   |
|                  |                                      | pins $V_{DD}$ , $\overline{SD}$ , CLK, and GL                              | -               | 2                      | kV   |
|                  |                                      | charge device model:                                                       | [2]             |                        |      |
|                  |                                      | all pins                                                                   | -               | 500                    | V    |

[1] In accordance with the Human Body Model (HBM): equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

[2] In accordance with the Charged Device Model (CDM): equivalent to discharging the IC up to 1 kV and the subsequent discharging of each pin down to 0 V over a 1 Ω resistor.

# 9. Thermal characteristics

#### Table 5.Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Тур                | Unit |
|----------------------|---------------------------------------------|-------------|--------------------|------|
| SO8                  |                                             |             |                    |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | <sup>[1]</sup> 160 | K/W  |

[1] In accordance with IEC 60747-1.

# **10. Characteristics**

#### Table 6. Characteristics

 $T_j = 25$  °C; all voltages are measured with respect to SGND;  $V_{DD} = 12.8$  V; positive currents flow into the IC.

| Symbol                 | Parameter                                 | Conditions                                                                                  | Min | Тур | Мах | Unit |
|------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| High-voltage           | e supply                                  |                                                                                             |     |     |     |      |
| l <sub>leak</sub>      | leakage current                           | FS = GH = SH = 600 V                                                                        | -   | -   | 10  | μA   |
| Start-up stat          | e                                         |                                                                                             |     |     |     |      |
| I <sub>VDD</sub>       | current on pin V <sub>DD</sub>            |                                                                                             | 420 | 520 | 620 | μΑ   |
| V <sub>DD(start)</sub> | start supply voltage                      |                                                                                             | 9   | 10  | 11  | V    |
| V <sub>DD(stop)</sub>  | stop supply voltage                       |                                                                                             | 8   | 8.5 | 9   | V    |
| V <sub>DD(hys)</sub>   | hysteresis of supply voltage              | start-to-stop                                                                               | 1   | 1.5 | 2   | V    |
| Pin CLK inpu           | ut                                        |                                                                                             |     |     |     |      |
| V <sub>IH</sub>        | HIGH-level input voltage                  |                                                                                             | 2.7 | -   | -   | V    |
| V <sub>IL</sub>        | LOW-level input voltage                   |                                                                                             | -   | -   | 0.8 | V    |
| I <sub>I(CLK)</sub>    | input current on pin CLK                  |                                                                                             | -   | 0   | 1   | μΑ   |
| Pin SD input           |                                           |                                                                                             |     |     |     |      |
| V <sub>IH</sub>        | HIGH-level input voltage                  | to activate shutdown                                                                        | 1.6 | 2.2 | 2.8 | V    |
| V <sub>hys(SD)</sub>   | hysteresis voltage on pin $\overline{SD}$ |                                                                                             | -   | 400 | -   | mV   |
| t <sub>no</sub>        | non-overlap time                          | $R_{SD}$ = 100 k $\Omega$ ; typical minimum                                                 | -   | 140 | -   | ns   |
|                        |                                           | $R_{SD}$ = 3 M $\Omega$ ; typical maximum                                                   | -   | 2.4 | -   | μS   |
| Gate drivers           |                                           |                                                                                             |     |     |     |      |
| I <sub>O(source)</sub> | output source current                     | $V_{FS} = V_{VDD} = 12 \text{ V}; V_{SH} = 0 \text{ V};$<br>$V_{GH} = V_{GL} = 8 \text{ V}$ | -   | 200 | -   | mA   |
| I <sub>O(sink)</sub>   | output sink current                       | $V_{FS} = V_{VDD} = 12 \text{ V}; V_{SH} = 0 \text{ V};$<br>$V_{GH} = V_{GL} = 4 \text{ V}$ | -   | 400 | -   | mA   |
| V <sub>d(bs)</sub>     | bootstrap diode voltage                   | $I_{d(bs)} = 20 \text{ mA}$                                                                 | -   | 2.3 | -   | V    |
| V <sub>UVLO</sub>      | undervoltage lockout voltage              | reset                                                                                       | 3.6 | 4.2 | 4.8 | V    |
| I <sub>FS</sub>        | current on pin FS                         | $V_{FS} = V_{VDD} = 12 \text{ V}; V_{SH} = 0 \text{ V}$                                     | 27  | 32  | 37  | μA   |
| f <sub>max</sub>       | maximum frequency                         |                                                                                             | 800 | -   | -   | kHz  |

Half-bridge driver IC

# **11. Application information**



Half-bridge driver IC

### 12. Package outline



All information provided in this document is subject to legal disclaimers.

NWP2081T

# 13. Revision history

| Table 7. Revision hist | ory          |                    |               |            |
|------------------------|--------------|--------------------|---------------|------------|
| Document ID            | Release date | Data sheet status  | Change notice | Supersedes |
| NWP2081T v.1           | 20130903     | Product data sheet | -             | -          |

### 14. Legal information

#### 14.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NWP2081T

#### Half-bridge driver IC

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### **15. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

NWP2081T

# 16. Contents

| 1    | General description 1          |
|------|--------------------------------|
| 2    | Features and benefits 1        |
| 3    | Applications 1                 |
| 4    | Ordering information 1         |
| 5    | Block diagram 2                |
| 6    | Pinning information 2          |
| 6.1  | Pinning 2                      |
| 6.2  | Pin description 2              |
| 7    | Functional description 3       |
| 7.1  | Start-up state 3               |
| 7.2  | NWP2081T oscillation state 3   |
| 7.3  | NWP2081T non-overlap time      |
| 7.4  | NWP2081T shutdown protection 4 |
| 8    | Limiting values 5              |
| 9    | Thermal characteristics 5      |
| 10   | Characteristics 6              |
| 11   | Application information 7      |
| 12   | Package outline 8              |
| 13   | Revision history 9             |
| 14   | Legal information 10           |
| 14.1 | Data sheet status 10           |
| 14.2 | Definitions 10                 |
| 14.3 | Disclaimers                    |
| 14.4 | Trademarks 11                  |
| 15   | Contact information 11         |
| 16   | Contents 12                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2013.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 3 September 2013 Document identifier: NWP2081T