# **Power MOSFET** 20 V, 4.5 A, Dual N–Channel, ChipFET<sup>™</sup>

## Features

- Low R<sub>DS(on)</sub> and Fast Switching Speed
- Leadless ChipFET Package has 40% Smaller Footprint than TSOP–6. Ideal Device for Applications Where Board Space is at a Premium.
- ChipFET Package Exhibits Excellent Thermal Capabilities. Ideal for Applications Where Heat Transfer is Required.
- Pb-Free Packages are Available

## Applications

- DC–DC Buck or Boost Converters
- Low Side Switching
- Optimized for Battery and Low Side Switching Applications in Computing and Portable Equipment

## **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Parameter                                                         |                 |                      | Symbol                               | Value         | Unit      |  |
|-------------------------------------------------------------------|-----------------|----------------------|--------------------------------------|---------------|-----------|--|
| Drain-to-Source Voltage                                           |                 |                      | V <sub>DSS</sub>                     | 20            | V         |  |
| Gate-to-Source Voltage                                            |                 |                      | V <sub>GS</sub>                      | ±8.0          | V         |  |
| Continuous Drain                                                  | Steady          | T <sub>A</sub> =25°C | I <sub>D</sub>                       | 3.3           | А         |  |
| Current (Note 1)                                                  | State           | T <sub>A</sub> =85°C |                                      | 2.4           | eet4U.com |  |
|                                                                   | t ≤ 5 s         | T <sub>A</sub> =25°C |                                      | 4.5           |           |  |
| Power Dissipation (Note 1)                                        | Steady<br>State | T <sub>A</sub> =25°C | PD                                   | 1.13          | W         |  |
| Continuous Drain                                                  |                 | T <sub>A</sub> =25°C | ۱ <sub>D</sub>                       | 2.5           | А         |  |
| Current (Note 2)                                                  | State           | T <sub>A</sub> =85°C |                                      | 1.8           |           |  |
| Power Dissipation (Note 2)                                        |                 | T <sub>A</sub> =25°C | P <sub>D</sub>                       | 0.64          | W         |  |
| Pulsed Drain Current t <sub>p</sub> =10 µs                        |                 |                      | I <sub>DM</sub>                      | 10            | А         |  |
| Operating Junction and Storage Temperature                        |                 |                      | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150 | °C        |  |
| Source Current (Body Diode)                                       |                 |                      | ۱ <sub>S</sub>                       | 2.6           | А         |  |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                 |                      | ΤL                                   | 260           | °C        |  |
|                                                                   |                 |                      |                                      |               |           |  |

## THERMAL RESISTANCE RATINGS

| Parameter                                   | Symbol          | Max | Unit |
|---------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient - Steady State (Note 1) | $R_{\thetaJA}$  | 110 | °C/W |
| Junction–to–Ambient – t $\leq$ 5 s (Note 1) | $R_{\theta JA}$ | 60  |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 195 |      |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

- 1. Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces).
- Surface Mounted on FR4 Board using the minimum recommended pad size (Cu area = 0.214 in sq).
- 3. ESD Rating Information: Human Body Model (HBM) Class 0.



## **ON Semiconductor®**

## http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 20 V                 | 40 mΩ @ 4.5 V           | 4.5 A              |  |
|                      | 55 mΩ @ 2.5 V           | 4.077              |  |









## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Parameter                         | Parameter Symbol Test Conditions |                                                                                        | Min | Тур  | Max  | Units |
|-----------------------------------|----------------------------------|----------------------------------------------------------------------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS               |                                  | •                                                                                      |     |      | •    |       |
| Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub>             | V <sub>GS</sub> = 0 V                                                                  | 20  |      |      | V     |
| Zero Gate Voltage Drain Current   | I <sub>DSS</sub>                 | $V_{GS} = 0 V, V_{DS} = 16 V$                                                          |     |      | 1.0  | μΑ    |
|                                   |                                  | $V_{GS} = 0 \text{ V}, V_{DS} = 16 \text{ V}, T_{J} = 125^{\circ}\text{C}$             |     |      | 10   |       |
| Gate-to-Source Leakage Current    | I <sub>GSS</sub>                 | $V_{DS} = 0 V, V_{GS} = \pm 8.0 V$                                                     |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 4)       |                                  | •                                                                                      |     |      | •    |       |
| Gate Threshold Voltage            | V <sub>GS(TH)</sub>              | $V_{GS} = V_{DS}$ , $I_D = 250 \ \mu A$                                                | 0.6 | 0.75 | 1.2  | V     |
| Drain-to-Source On-Resistance     | R <sub>DS(on)</sub>              | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 3.3 A                                               |     | 40   | 65   | mΩ    |
|                                   |                                  | $V_{GS} = 2.5 \text{ V}, \text{ I}_{D} = 2.3 \text{ A}$                                |     | 55   | 105  |       |
| Forward Transconductance          | 9FS                              | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 3.3 A                                         |     | 6.0  |      | S     |
| CHARGES AND CAPACITANCES          | •                                | ·                                                                                      |     | •    | •    |       |
| Input Capacitance                 | C <sub>iss</sub>                 |                                                                                        |     | 465  |      | pF    |
| Output Capacitance                | C <sub>oss</sub>                 | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 16 V                          |     | 65   |      |       |
| Reverse Transfer Capacitance      | C <sub>rss</sub>                 | VDS = 10 V                                                                             |     | 30   |      |       |
| Total Gate Charge                 | Q <sub>G(TOT)</sub>              |                                                                                        |     | 4.0  |      | nC    |
| Threshold Gate Charge             | Q <sub>G(TH)</sub>               | V <sub>GS</sub> = 2.5 V, V <sub>DS</sub> = 16 V,                                       |     | 0.4  |      |       |
| Gate-to-Source Charge             | Q <sub>GS</sub>                  | $I_{\rm D} = 3.3 \rm{A}$                                                               |     | 0.8  |      |       |
| Gate-to-Drain Charge              | Q <sub>GD</sub>                  | 1                                                                                      |     | 2.0  |      |       |
| Total Gate Charge                 | Q <sub>G(TOT)</sub>              |                                                                                        |     | 6.0  |      | nC    |
| Threshold Gate Charge             | Q <sub>G(TH)</sub>               | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 10 V,                                       |     | 0.5  |      |       |
| Gate-to-Source Charge             | Q <sub>GS</sub>                  | $I_{\rm D} = 3.3 \rm{A}$                                                               |     | 0.8  |      |       |
| Gate-to-Drain Charge              | Q <sub>GD</sub>                  |                                                                                        |     | 1.7  |      |       |
| SWITCHING CHARACTERISTICS (No     |                                  | •                                                                                      |     | 4    |      |       |
| Turn-On Delay Time                | t <sub>d(on)</sub>               |                                                                                        |     | 6.0  |      | ns    |
| Rise Time                         | t <sub>r</sub>                   | $V_{00} = 45 V V_{00} = 16 V$                                                          |     | 17   |      |       |
| Turn-Off Delay Time               | t <sub>d(off)</sub>              | $V_{GS} = 4.5 \text{ V}, V_{DS} = 16 \text{ V}, I_D = 3.3 \text{ A}, R_G = 2.5 \Omega$ |     | 17   |      |       |
| Fall Time                         | t <sub>f</sub>                   | 1                                                                                      |     | 5.1  |      |       |
| DRAIN-SOURCE DIODE CHARACTE       | RISTICS                          |                                                                                        |     |      |      |       |
| Forward Diode Voltage             | V <sub>SD</sub>                  | $V_{GS} = 0 V, I_{S} = 2.6 A$                                                          |     | 0.8  | 1.15 | V     |
| Reverse Recovery Time             | t <sub>RR</sub>                  |                                                                                        |     | 19.5 |      | ns    |
| Charge Time                       | t <sub>a</sub>                   | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.6 A,                                         |     | 6.0  | 1    |       |
| Discharge Time                    | t <sub>b</sub>                   | $dl_{S}/dt = 100 \text{ A/}\mu\text{s}$                                                |     | 13   | 1    |       |
| Reverse Recovery Charge           | Q <sub>RR</sub>                  | 1                                                                                      |     | 7.0  |      | nC    |

Fulse rest. Fulse Width 2 500 µs, Duty Cycle 2 276.
Switching characteristics are independent of operating junction temperatures.

o. Ownering characteristics are independent of operating junction tempt

### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NTHD5904NT1  | ChipFET              | 3000 / Tape & Reel    |
| NTHD5904NT1G | ChipFET<br>(Pb-Free) | 3000 / Tape & Reel    |
| NTHD5904NT3  | ChipFET              | 10,000 / Tape & Reel  |
| NTHD5904NT3G | ChipFET<br>(Pb-Free) | 10,000 / Tape & Reel  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### 11 11 V<sub>GS</sub> = 4 V T<sub>J</sub> = 25°C 5 \ $V_{DS} \geq 10 \ V$ 10 10 $V_{GS} = 3 V$ 1.8 V I<sub>D.</sub> DRAIN CURRENT (AMPS) I<sub>D,</sub> DRAIN CURRENT (AMPS) 9 9 2 4 V 8 8 7 7 6 6 1.6 V 5 5 4 4 3 3 125°C 1.4 V 2 2 25°C 1.2 V 1 [」= −55°C 0 0 0 0.5 1.5 2 0 0.5 2 2.5 3 1.5 1 1 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On–Region Characteristics Figure 2. Transfer Characteristics R<sub>DS(on)</sub>, DRAIN-TO-SOURCE RESISTANCE (Ω) 0.06 $I_{D} = 3.3 A$ $T_J = 25^{\circ}C$ T<sub>J</sub> = 25°C V<sub>GS</sub> = 2.5 V 0.05 0.04 V<sub>GS</sub> = 4.5 V 0.03 2 3 5 6 4 2 1 3 4 5 6 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) ID, DRAIN CURRENT (AMPS) Figure 3. On-Resistance vs. Gate-to-Source Figure 4. On–Resistance vs. Drain Current and **Gate Voltage** Voltage 10000 1.6 $I_{D} = 3.3 A$ $V_{GS} = 0 V$ V<sub>GS</sub> = 2.5 V $T_{\rm J} = 150^{\circ}C$ R<sub>DS(on)</sub>, DRAIN-TO-SOURCE RESISTANCE (NORMALIZED) 1.4 I<sub>DSS</sub>, LEAKAGE (nA) 001 001 1.2 1.0 $T_J = 100^{\circ}C$ 0.8 0.6 10 -25 0 25 50 75 100 125 5 10 15 20 -50 150 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (VOLTS)



Figure 5. On–Resistance Variation with Temperature





## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted)



C, CAPACITANCE (pF)

Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current

## PACKAGE DIMENSIONS

### **ChipFET**<sup>™</sup> CASE 1206A-03 ISSUE G



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE. 4. LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL AND VERTICAL SHALL NOT EXCEED 0.08 MM. 5. DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS. 6. NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE.

|     | MILLIMETERS |          |      | INCHES      |        |       |  |
|-----|-------------|----------|------|-------------|--------|-------|--|
| DIM | MIN         | NOM      | MAX  | MIN         | NOM    | MAX   |  |
| Α   | 1.00        | 1.05     | 1.10 | 0.039       | 0.041  | 0.043 |  |
| b   | 0.25        | 0.30     | 0.35 | 0.010       | 0.012  | 0.014 |  |
| С   | 0.10        | 0.15     | 0.20 | 0.004       | 0.006  | 0.008 |  |
| D   | 2.95        | 3.05     | 3.10 | 0.116       | 0.120  | 0.122 |  |
| E   | 1.55        | 1.65     | 1.70 | 0.061       | 0.065  | 0.067 |  |
| е   | 0.65 BSC    |          |      | 0.025 BSC   |        |       |  |
| e1  |             | 0.55 BSC |      | C 0.022 BSC |        |       |  |
| L   | 0.28        | 0.35     | 0.42 | 0.011       | 0.014  | 0.017 |  |
| HE  | 1.80        | 1.90     | 2.00 | 0.071       | 0.075  | 0.079 |  |
| θ   |             | 5° NOM   |      |             | 5° NOM |       |  |

### **SOLDERING FOOTPRINT\***

0.635



Basic



<u>2.032</u>

0.08

1.092

Style 2

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### ChipFET is a trademark of Vishay Siliconix

ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personse to scill was and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

NTHD5904N/D