# N-Channel Power MOSFET 60 V, 46 A, 16 m $\Omega$

#### **Features**

- Low Gate Charge
- Fast Switching
- High Current Capability
- 100% Avalanche Tested
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                           |                  |                        | Symbol                            | Value         | Unit |
|---------------------------------------------------------------------|------------------|------------------------|-----------------------------------|---------------|------|
| Drain-to-Source Voltage                                             |                  |                        | $V_{DSS}$                         | 60            | V    |
| Gate-to-Source Voltage                                              | e – Contir       | nuous                  | $V_{GS}$                          | ±20           | V    |
| Gate–to–Source Voltage<br>– Non–Repetitive (t <sub>p</sub> < 10 μs) |                  |                        | $V_{GS}$                          | ±30           | V    |
| Continuous Drain                                                    |                  | T <sub>C</sub> = 25°C  | I <sub>D</sub>                    | 46            | Α    |
| Current (R <sub>θJC</sub> )                                         | Steady           | T <sub>C</sub> = 100°C |                                   | 33            |      |
| Power Dissipation $(R_{\theta JC})$                                 | State            | T <sub>C</sub> = 25°C  | P <sub>D</sub>                    | 71            | W    |
| Pulsed Drain Current                                                | t <sub>p</sub> = | = 10 μs                | I <sub>DM</sub>                   | 203           | Α    |
| Operating Junction and Storage Temperature                          |                  |                        | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C   |
| Source Current (Body Diode)                                         |                  |                        | I <sub>S</sub>                    | 46            | Α    |
| Single Pulse Drain-to-Source (L =                                   |                  |                        | E <sub>AS</sub>                   | 36            | mJ   |
| Avalanche Energy 0.1 mH)                                            |                  |                        | I <sub>AS</sub>                   | 27            | Α    |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)   |                  |                        | $T_L$                             | 260           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{\theta JC}$ | 2.1   | °C/W |
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 49    |      |

<sup>1.</sup> Surface—mounted on FR4 board using a 650  $\mathrm{mm^2}$ , 2 oz. Cu pad.



#### ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 60 V                 | 16 mΩ @ 10 V            | 46 A               |  |
|                      | 19 mΩ @ 4.5 V           | 7011               |  |





DPAK
CASE 369AA
(Surface Mount)
STYLE 2



IPAK CASE 369D (Straight Lead) STYLE 2

## MARKING DIAGRAMS & PIN ASSIGNMENT





A = Assembly Location\*

Y = Year

WW = Work Week 5865NL = Device Code G = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 5 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                    | Symbol                                                                   | Test Condition                                                                             |                        | Min | Тур  | Max         | Unit  |
|--------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|-----|------|-------------|-------|
| OFF CHARACTERISTICS                                          |                                                                          |                                                                                            |                        |     | •    |             | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                                                     | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                              |                        | 60  |      |             | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub>                                     |                                                                                            |                        |     | 55   |             | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                                                         | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 60 V                                           | T <sub>J</sub> = 25°C  |     |      | 1.0         | μΑ    |
| Cata to Course Leakage Current                               | ╽                                                                        |                                                                                            | T <sub>J</sub> = 150°C |     |      | 100<br>±100 | nA    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                                                         | $V_{DS} = 0 \text{ V}, V_{GS}$                                                             | ; = ±20 V              |     |      | ±100        | ΠA    |
| ON CHARACTERISTICS (Note 2)                                  |                                                                          |                                                                                            |                        |     | 1    |             | 1     |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                                                      | $V_{GS} = V_{DS}, I_D =$                                                                   | = 250 μΑ               | 1.0 |      | 2.0         | V     |
| Negative Threshold Temperature Co-<br>efficient              | V <sub>GS(TH)</sub> /T <sub>J</sub>                                      |                                                                                            |                        |     | 5.6  |             | mV/°C |
| Drain-to-Source on Resistance                                | R <sub>DS(on)</sub>                                                      | $V_{GS} = 10 \text{ V}, I_{D}$                                                             |                        |     | 13   | 16          | mΩ    |
| Drain-to-Source on Resistance                                | R <sub>DS(on)</sub>                                                      | $V_{GS} = 4.5 \text{ V}, I_{C}$                                                            | <sub>O</sub> = 20 A    |     | 16   | 19          | mΩ    |
| Forward Transconductance                                     | gFS                                                                      | $V_{DS} = 15 \text{ V}, I_{D}$                                                             | <sub>0</sub> = 20 A    |     | 15   |             | S     |
| CHARGES, CAPACITANCES AND GA                                 | TE RESISTANCE                                                            | S                                                                                          |                        |     |      |             |       |
| Input Capacitance                                            | C <sub>iss</sub>                                                         |                                                                                            |                        |     | 1400 |             | pF    |
| Output Capacitance                                           | C <sub>oss</sub>                                                         | $V_{GS} = 0 \text{ V, f} = 7$<br>$V_{DS} = 25$                                             | 1.0 MHz,<br>5 V        |     | 137  |             | -     |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                                                         | . D3 = 2                                                                                   |                        |     | 95   |             |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                                                      |                                                                                            |                        |     | 29   |             | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                                                       | $V_{GS} = 10 \text{ V}, V_{DS} = 48 \text{ V},$                                            |                        |     | 1.1  |             |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                                                          | $I_{D} = 40$                                                                               | A                      |     | 4    |             |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                                                                 |                                                                                            |                        |     | 8    |             |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                                                      | $V_{GS} = 4.5 \text{ V}, V_{D}$ $I_{D} = 40 \text{ A}$                                     | os = 48 V,<br>A        |     | 15   |             | nC    |
| Gate Resistance                                              | $R_{G}$                                                                  |                                                                                            |                        |     | 1.3  |             | Ω     |
| SWITCHING CHARACTERISTICS (Not                               | te 3)                                                                    |                                                                                            |                        |     |      |             |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                                                       |                                                                                            |                        |     | 8.4  |             | ns    |
| Rise Time                                                    | t <sub>r</sub>                                                           | $V_{GS} = 10 \text{ V}, V_{D}$                                                             | <sub>D</sub> = 48 V,   |     | 12.4 |             |       |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                                                      | $V_{GS} = 10 \text{ V}, V_{DD} = 48 \text{ V},$ $I_{D} = 40 \text{ A}, R_{G} = 2.5 \Omega$ |                        |     | 26   |             |       |
| Fall Time                                                    | t <sub>f</sub>                                                           |                                                                                            |                        |     | 4.4  |             |       |
| DRAIN-SOURCE DIODE CHARACTE                                  | RISTICS                                                                  |                                                                                            |                        |     |      |             |       |
| Forward Diode Voltage                                        | ward Diode Voltage $V_{SD}$ $V_{GS} = 0 \text{ V},  T_{J} = 0 \text{ V}$ |                                                                                            | $T_J = 25^{\circ}C$    |     | 0.95 | 1.2         | V     |
|                                                              |                                                                          | $I_{S} = 40 \text{ A}$ $T_{J} = 125^{\circ}\text{C}$                                       | T <sub>J</sub> = 125°C |     | 0.85 |             |       |
| Reverse Recovery Time                                        | t <sub>RR</sub>                                                          |                                                                                            |                        |     | 20   |             | ns    |
| Charge Time                                                  | ta                                                                       | $V_{GS}$ = 0 V, dls/dt = 100 A/ $\mu$ s, $I_S$ = 40 A                                      |                        |     | 13   |             |       |
| Discharge Time                                               | tb                                                                       |                                                                                            |                        |     | 7    |             |       |
| Reverse Recovery Charge                                      | $Q_{RR}$                                                                 |                                                                                            |                        |     | 13   |             | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Pulse Test: Pulse Width  $\leq 300~\mu$ s, Duty Cycle  $\leq 2\%$ .

3. Switching characteristics are independent of operating junction temperatures.

#### TYPICAL CHARACTERISTICS



#### TYPICAL CHARACTERISTICS



Figure 7. Capacitance Variation

Figure 8. Gate-to-Source vs. Total Charge

30



Figure 9. Resistive Switching Time Variation vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area

#### **TYPICAL CHARACTERISTICS**



Figure 12. Thermal Response

#### **ORDERING INFORMATION**

| Order Number | Package                           | Shipping <sup>†</sup> |
|--------------|-----------------------------------|-----------------------|
| NTD5865NL-1G | IPAK (Straight Lead)<br>(Pb-Free) | 75 Units / Rail       |
| NTD5865NLT4G | DPAK<br>(Pb-Free)                 | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### **DPAK (SINGLE GUAGE)**

CASE 369AA **ISSUE B** 



#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: INCHES.

  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INCHES |           | MILLIMETERS |       |  |
|-----|--------|-----------|-------------|-------|--|
| DIM | MIN    | MAX       | MIN         | MAX   |  |
| Α   | 0.086  | 0.094     | 2.18        | 2.38  |  |
| A1  | 0.000  | 0.005     | 0.00        | 0.13  |  |
| b   | 0.025  | 0.035     | 0.63        | 0.89  |  |
| b2  | 0.030  | 0.045     | 0.76        | 1.14  |  |
| b3  | 0.180  | 0.215     | 4.57        | 5.46  |  |
| С   | 0.018  | 0.024     | 0.46        | 0.61  |  |
| c2  | 0.018  | 0.024     | 0.46        | 0.61  |  |
| D   | 0.235  | 0.245     | 5.97        | 6.22  |  |
| Е   | 0.250  | 0.265     | 6.35        | 6.73  |  |
| е   | 0.090  | BSC       | 2.29 BSC    |       |  |
| Н   | 0.370  | 0.410     | 9.40        | 10.41 |  |
| L   | 0.055  | 0.070     | 1.40        | 1.78  |  |
| L1  | 0.108  | REF       | 2.74 REF    |       |  |
| L2  | 0.020  | 0.020 BSC |             | BSC   |  |
| L3  | 0.035  | 0.050     | 0.89        | 1.27  |  |
| L4  |        | 0.040     |             | 1.01  |  |
| Z   | 0.155  |           | 3.93        |       |  |

STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE

- 4. DRAIN

#### PACKAGE DIMENSIONS

#### **IPAK** CASE 369D **ISSUE C**





#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.

|     | INCHES |       | MILLIMETERS |      |  |
|-----|--------|-------|-------------|------|--|
| DIM | MIN    | MAX   | MIN         | MAX  |  |
| Α   | 0.235  | 0.245 | 5.97        | 6.35 |  |
| В   | 0.250  | 0.265 | 6.35        | 6.73 |  |
| С   | 0.086  | 0.094 | 2.19        | 2.38 |  |
| D   | 0.027  | 0.035 | 0.69        | 0.88 |  |
| Е   | 0.018  | 0.023 | 0.46        | 0.58 |  |
| F   | 0.037  | 0.045 | 0.94        | 1.14 |  |
| G   | 0.090  | BSC   | 2.29 BSC    |      |  |
| Н   | 0.034  | 0.040 | 0.87        | 1.01 |  |
| ۲   | 0.018  | 0.023 | 0.46        | 0.58 |  |
| K   | 0.350  | 0.380 | 8.89        | 9.65 |  |
| R   | 0.180  | 0.215 | 4.45        | 5.45 |  |
| S   | 0.025  | 0.040 | 0.63        | 1.01 |  |
| ٧   | 0.035  | 0.050 | 0.89        | 1.27 |  |
| Z   | 0.155  |       | 3.93        |      |  |

STYLE 2:

PIN 1. GATE 2. DRAIN

- DRAIN
- SOURCE DRAIN

ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative