# **Power MOSFET**

# 25 V, 73 A, Single N-Channel, DPAK/IPAK

#### **Features**

- Trench Technology
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- These are Pb-Free Devices

## **Applications**

- VCORE Applications
- DC-DC Converters
- High/Low Side Switching

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise stated)

| Para                                                                                     | Symbol                                        | Value                 | Unit                 |      |    |
|------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|----------------------|------|----|
| Drain-to-Source Vol                                                                      | tage                                          |                       | $V_{DSS}$            | 25   | V  |
| Gate-to-Source Volt                                                                      | age                                           |                       | $V_{GS}$             | ±20  | V  |
| Continuous Drain<br>Current R <sub>0.1A</sub>                                            |                                               | $T_A = 25^{\circ}C$   | I <sub>D</sub>       | 14   | Α  |
| (Note 1)                                                                                 |                                               | $T_A = 85^{\circ}C$   |                      | 10.9 |    |
| Power Dissipation R <sub>θJA</sub> (Note 1)                                              |                                               | T <sub>A</sub> = 25°C | P <sub>D</sub>       | 2.0  | W  |
| Continuous Drain                                                                         |                                               | T <sub>A</sub> = 25°C | ID                   | 11.2 | Α  |
| Current R <sub>θJA</sub><br>(Note 2)                                                     | Steady<br>State                               | T <sub>A</sub> = 85°C | 1                    | 8.7  |    |
| Power Dissipation R <sub>θJA</sub> (Note 2)                                              | State                                         | T <sub>A</sub> = 25°C | P <sub>D</sub>       | 1.3  | W  |
| Continuous Drain<br>Current R <sub>BJC</sub>                                             |                                               | T <sub>C</sub> = 25°C | I <sub>D</sub>       | 73   | Α  |
| (Note 1)                                                                                 |                                               | T <sub>C</sub> = 85°C | 1                    | 56   |    |
| Power Dissipation R <sub>θJC</sub> (Note 1)                                              |                                               | T <sub>C</sub> = 25°C | P <sub>D</sub>       | 54.5 | W  |
| Pulsed Drain<br>Current                                                                  | t <sub>p</sub> =10μs                          | T <sub>A</sub> = 25°C | I <sub>DM</sub>      | 146  | Α  |
| Current Limited by P                                                                     | ackage                                        | $T_A = 25^{\circ}C$   | I <sub>DmaxPkg</sub> | 45   | Α  |
| Operating Junction a<br>Temperature                                                      | Operating Junction and Storage<br>Temperature |                       |                      |      | °C |
| Source Current (Bod                                                                      | y Diode)                                      |                       | I <sub>S</sub>       | 45   | Α  |
| Drain to Source dV/c                                                                     | dV/dt                                         | 6                     | V/ns                 |      |    |
| Single Pulse Drain–t<br>Energy ( $T_J = 25^{\circ}C$ , \ $I_L = 15 A_{pk}$ , $L = 1.0 n$ | EAS                                           | 112.5                 | mJ                   |      |    |
| Lead Temperature for (1/8" from case for 1                                               |                                               | Purposes              | TL                   | 260  | °C |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



## ON Semiconductor®

## http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 25 V                 | 6.2 mΩ @ 10 V           | 73 A               |
| 25 V                 | 9.3 mΩ @ 4.5 V          | 73.4               |







STYLE 2



**IPAK** CASE 369AD (Straight Lead) STYLE 2



CASE 369D (Straight Lead **DPAK) STYLE 2** 

## **MARKING DIAGRAMS** & PIN ASSIGNMENTS



= Assembly Location\* = Year

WW = Work Week 4858N = Device Code = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

## THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol              | Value | Unit |
|---------------------------------------------|---------------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{	heta JC}$      | 2.75  | °C/W |
| Junction-to-TAB (Drain)                     | $R_{\theta JC-TAB}$ | 3.5   |      |
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$     | 73.5  |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$     | 116   |      |

- 1. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.
- 2. Surface-mounted on FR4 board using the minimum recommended pad size.

## FI FCTRICAL CHARACTERISTICS (T<sub>1</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                                                           | Test Cond                                                                                   | lition                      | Min  | Тур  | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------|------|------|------|-------|
| OFF CHARACTERISTICS                                          | •                                                                |                                                                                             |                             | •    |      | •    | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                                             | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                               |                             | 25   |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub>                         |                                                                                             |                             |      | 22   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                                                 | $V_{GS} = 0 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$                                   |                             |      |      | 1.0  |       |
|                                                              |                                                                  | $V_{DS} = 20 \text{ V}$                                                                     | T <sub>J</sub> = 125°C      |      |      | 10   | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                                                 | $V_{DS} = 0 \text{ V}, V_{GS}$                                                              | <sub>S</sub> = ±20 V        |      |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                                                  |                                                                                             |                             |      |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                                              | $V_{GS} = V_{DS}, I_{D}$                                                                    | = 250 μΑ                    | 1.45 |      | 2.5  | V     |
| Negative Threshold Temperature<br>Coefficient                | V <sub>GS(TH)</sub> /T <sub>J</sub>                              |                                                                                             |                             |      | 5.3  |      | mV/°0 |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub> V <sub>GS</sub> = 10 V I <sub>D</sub> = 30 A |                                                                                             |                             | 5.2  | 6.2  |      |       |
|                                                              |                                                                  | V <sub>GS</sub> = 4.5 V                                                                     | I <sub>D</sub> = 30 A       |      | 7.3  | 9.3  | mΩ    |
| Forward Transconductance                                     | 9 <sub>FS</sub>                                                  | V <sub>DS</sub> = 1.5 V, I <sub>D</sub> = 15 A                                              |                             |      | 55   |      | S     |
| CHARGES AND CAPACITANCES                                     | -                                                                |                                                                                             |                             |      |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                                                 |                                                                                             |                             |      | 1563 |      |       |
| Output Capacitance                                           | C <sub>OSS</sub>                                                 | V <sub>GS</sub> = 0 V, f = 1.0 MHz, V <sub>DS</sub> = 12 V                                  |                             |      | 405  |      | pF    |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                                                 |                                                                                             |                             |      | 200  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                                              |                                                                                             |                             |      | 12.8 | 19.2 |       |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                                               | V 45VV                                                                                      | 45.77.1 00.4                |      | 1.3  |      |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                                                  | $V_{GS} = 4.5 \text{ V}, V_{DS} =$                                                          | 15 V, I <sub>D</sub> = 30 A |      | 4.7  |      | nC    |
| Gate-to-Drain Charge                                         | $Q_{GD}$                                                         |                                                                                             |                             |      | 5.2  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                                              | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 V, I <sub>D</sub> = 30 A                       |                             |      | 25.7 |      | nC    |
| SWITCHING CHARACTERISTICS (Note                              | 4)                                                               |                                                                                             |                             |      |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                                               |                                                                                             |                             |      | 12.6 |      |       |
| Rise Time                                                    | t <sub>r</sub>                                                   | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ $I_{D} = 15 \text{ A}, R_{G} = 3.0 \Omega$ |                             |      | 20.2 |      | 1     |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                                              |                                                                                             |                             |      | 16.4 |      | ns    |
| Fall Time                                                    | t <sub>f</sub>                                                   |                                                                                             |                             |      | 5.1  |      | 1     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: pulse width  $\leq 300 \,\mu\text{s}$ , duty cycle  $\leq 2\%$ .

- 4. Switching characteristics are independent of operating junction temperatures.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified) (continued)

| Parameter                    | Symbol              | Test Condition                                                                                            |                       | Min  | Тур    | Max | Unit |
|------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|------|--------|-----|------|
| SWITCHING CHARACTERISTICS (N | lote 4)             |                                                                                                           |                       |      |        | •   |      |
| Turn-On Delay Time           | t <sub>d(ON)</sub>  |                                                                                                           |                       |      | 7.7    |     |      |
| Rise Time                    | t <sub>r</sub>      | $V_{GS}$ = 11.5 V, $V_{DS}$ = 15 V, $I_{D}$ = 15 A, $R_{G}$ = 3.0 $\Omega$                                |                       |      | 17.3   |     | ns   |
| Turn-Off Delay Time          | t <sub>d(OFF)</sub> |                                                                                                           |                       |      | 23.8   |     |      |
| Fall Time                    | t <sub>f</sub>      |                                                                                                           |                       |      | 2.8    |     | 1    |
| DRAIN-SOURCE DIODE CHARACT   | ERISTICS            |                                                                                                           |                       |      |        | _   |      |
| Forward Diode Voltage        | $V_{SD}$            | $V_{GS} = 0 V$                                                                                            | T <sub>J</sub> = 25°C |      | 0.87   | 1.2 | .,   |
|                              |                     | $V_{GS} = 0 \text{ V},$ $I_{S} = 30 \text{ A}$ $I_{J} = 25^{\circ}\text{C}$ $I_{J} = 125^{\circ}\text{C}$ |                       | 0.73 |        | V   |      |
| Reverse Recovery Time        | t <sub>RR</sub>     | $V_{GS} = 0 \text{ V, dIS/dt} = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 30 \text{ A}$                        |                       |      | 11.6   |     |      |
| Charge Time                  | t <sub>a</sub>      |                                                                                                           |                       |      | 7.8    |     | ns   |
| Discharge Time               | t <sub>b</sub>      |                                                                                                           |                       |      | 3.7    |     |      |
| Reverse Recovery Charge      | $Q_{RR}$            |                                                                                                           |                       |      | 3.0    |     | nC   |
| PACKAGE PARASITIC VALUES     |                     |                                                                                                           |                       |      |        |     |      |
| Source Inductance            | L <sub>S</sub>      |                                                                                                           |                       |      | 2.49   |     | nΗ   |
| Drain Inductance, DPAK       | L <sub>D</sub>      |                                                                                                           |                       |      | 0.0164 |     |      |
| Drain Inductance, IPAK       | L <sub>D</sub>      | T <sub>A</sub> = 25°                                                                                      | С                     |      | 1.88   |     |      |
| Gate Inductance              | L <sub>G</sub>      |                                                                                                           |                       |      | 3.46   |     |      |
| Gate Resistance              | $R_{G}$             |                                                                                                           |                       |      | 0.7    |     | Ω    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: pulse width  $\leq 300~\mu s$ , duty cycle  $\leq 2\%$ .

4. Switching characteristics are independent of operating junction temperatures.

## **TYPICAL PERFORMANCE CURVES**



90  $V_{DS} \ge 10 \text{ V}$ 80 DRAIN CURRENT (AMPS) 70 60 50 40 30 T<sub>J</sub> = 125°C 20  $T_J = 25^{\circ}C$ ũ 10  $T_J = -55^{\circ}C$ 0 **L** 2 3 4 5

Figure 1. On–Region Characteristics

V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS)

Figure 2. Transfer Characteristics







Figure 3. On-Resistance vs. Gate-to-Source Voltage

Figure 4. On–Resistance vs. Drain Current and Gate Voltage





Figure 5. On–Resistance Variation with Temperature

V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 6. Drain-to-Source Leakage Current
vs. Drain Voltage

## **TYPICAL PERFORMANCE CURVES**



Figure 7. Capacitance Variation



Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

## **TYPICAL PERFORMANCE CURVES**



Figure 13. Thermal Response

#### **ORDERING INFORMATION**

| Device       | Package                                           | Shipping <sup>†</sup> |
|--------------|---------------------------------------------------|-----------------------|
| NTD4858NT4G  | DPAK<br>(Pb-Free)                                 | 2500 / Tape & Reel    |
| NTD4858N-1G  | IPAK<br>(Pb-Free)                                 | 75 Units / Rail       |
| NTD4858N-35G | IPAK Trimmed Lead<br>(3.5 ± 0.15 mm)<br>(Pb-Free) | 75 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

## **DPAK (SINGLE GUAGE)**

CASE 369AA ISSUE B



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: INCHES.

  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INCHES |           | MILLIN   | IETERS |
|-----|--------|-----------|----------|--------|
| DIM | MIN    | MAX       | MIN      | MAX    |
| Α   | 0.086  | 0.094     | 2.18     | 2.38   |
| A1  | 0.000  | 0.005     | 0.00     | 0.13   |
| b   | 0.025  | 0.035     | 0.63     | 0.89   |
| b2  | 0.030  | 0.045     | 0.76     | 1.14   |
| b3  | 0.180  | 0.215     | 4.57     | 5.46   |
| С   | 0.018  | 0.024     | 0.46     | 0.61   |
| c2  | 0.018  | 0.024     | 0.46     | 0.61   |
| D   | 0.235  | 0.245     | 5.97     | 6.22   |
| Е   | 0.250  | 0.265     | 6.35     | 6.73   |
| е   | 0.090  | 0.090 BSC |          | BSC    |
| Н   | 0.370  | 0.410     | 9.40     | 10.41  |
| L   | 0.055  | 0.070     | 1.40     | 1.78   |
| L1  | 0.108  | REF       | 2.74 REF |        |
| L2  | 0.020  | BSC       | 0.51     | BSC    |
| L3  | 0.035  | 0.050     | 0.89     | 1.27   |
| L4  |        | 0.040     |          | 1.01   |
| Z   | 0.155  |           | 3.93     |        |

STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN

## **SOLDERING FOOTPRINT\***



 $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 3:1

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **PACKAGE DIMENSIONS**

## 3.5 MM IPAK, STRAIGHT LEAD

CASE 369AD **ISSUE B** 



- NOTES:
  1.. DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.
  2.. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION b APPLIES TO PLATED TERMINAL
  AND IS MEASURED BETWEEN 0.15 AND
  0.30mm FROM TERMINAL TIP.
  4. DIMENSIONS D AND E DO NOT INCLUDE
  MOLD GATE OR MOLD FLASH.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 2.19        | 2.38 |  |  |
| A1  | 0.46        | 0.60 |  |  |
| A2  | 0.87        | 1.10 |  |  |
| b   | 0.69        | 0.89 |  |  |
| b1  | 0.77        | 1.10 |  |  |
| D   | 5.97        | 6.22 |  |  |
| D2  | 4.80        |      |  |  |
| E   | 6.35        | 6.73 |  |  |
| E2  | 4.57        | 5.45 |  |  |
| E3  | 4.45        | 5.46 |  |  |
| е   | 2.28        | BSC  |  |  |
| L   | 3.40        | 3.60 |  |  |
| L1  |             | 2.10 |  |  |
| L2  | 0.89        | 1.27 |  |  |

- STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE
  - 4. DRAIN

#### PACKAGE DIMENSIONS

## **IPAK** CASE 369D ISSUE C





#### NOTES

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH.

|     | INCHES |       | MILLIN   | IETERS |
|-----|--------|-------|----------|--------|
| DIM | MIN    | MAX   | MIN      | MAX    |
| Α   | 0.235  | 0.245 | 5.97     | 6.35   |
| В   | 0.250  | 0.265 | 6.35     | 6.73   |
| С   | 0.086  | 0.094 | 2.19     | 2.38   |
| D   | 0.027  | 0.035 | 0.69     | 0.88   |
| Е   | 0.018  | 0.023 | 0.46     | 0.58   |
| F   | 0.037  | 0.045 | 0.94     | 1.14   |
| G   | 0.090  | BSC   | 2.29 BSC |        |
| Н   | 0.034  | 0.040 | 0.87     | 1.01   |
| J   | 0.018  | 0.023 | 0.46     | 0.58   |
| K   | 0.350  | 0.380 | 8.89     | 9.65   |
| R   | 0.180  | 0.215 | 4.45     | 5.45   |
| S   | 0.025  | 0.040 | 0.63     | 1.01   |
| ٧   | 0.035  | 0.050 | 0.89     | 1.27   |
| Z   | 0.155  |       | 3.93     |        |

STYLE 2:

PIN 1. GATE DRAIN

- 3. SOURCE
- DRAIN

ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC sorbuct/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent—Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative