# NMC27C51 Very High Speed Version 131,072-Bit (16k x 8) UV Erasable CMOS PROM Pin Compatible with 128k Bipolar PROMs # **General Description** The NMC27C51 is a very high-speed 128k, UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The NMC27C51 is designed to operate with a single $\pm$ 5V power supply with $\pm$ 10% tolerance. The NMC27C51 is packaged in a 28-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability. A two transistor memory cell is used for speed enhancement. ### **Features** - Clocked sense amps and a two transistor memory cell for fast access time down to 45 ns - Performance compatible with current high-speed microprocessors - Low CMOS power consumption - Active power: 275 mW max - Single 5V power supply - Fast and reliable programming (100 µs for most bytes) - Static operation clocks required - TTL, CMOS compatible inputs/outputs - TRI-STATE® output - Pin compatible with 128k Bipolar PROMs - Manufacturer's identification code for automatic programming control - High current CMOS level output driver # **Block Diagram** ### Pin Names | A0-A13 | Addresses | |----------------------------------|---------------| | OE <sub>1</sub> -OE <sub>4</sub> | Output Enable | | VFY | Verify | | PGM | Program | | 00-07 | Outputs | # **Connection Diagram** NMC27C51Q Dual-In-Line Package | 27C53 | 27C49 | |-------|-------| | A9 | | | A8 | | | A7 | A7 | | A6 | A6 | | A5 | A5 | | A4 | A4 | | A3 | A3 | | A2 | A2 | | A1 | A1 | | A0 | A0 | | 00 | 00 | | 01 | O1 | | O2 | O2 | | GND | GND | | A9 — A8 — A7 — A5 — A4 — A3 — A2 — A1 — A0 — | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20 | -0 <sub>7</sub> | |-----------------------------------------------|-------------------------------------------|----------------------------------------------------|-------------------------------------------------------| | A1- | 9 | 20 | — ŌE₄/PGI | | o <sub>0</sub> — | 11 | 18 | -o <sub>6</sub> | | 0 <sub>1</sub> —<br>0 <sub>2</sub> —<br>GND — | 12<br>13<br>14 | 17<br>16<br>15 | -0 <sub>5</sub><br>-0 <sub>4</sub><br>-0 <sub>3</sub> | | J.,.5 | | | ] *3 | | 27C49 | 27C53 | |--------------------|---------------------| | | Vcc | | | A10 | | Vcc | A11 | | A8 | A12 | | A9 | A13 | | A10 | A14 | | OE/V <sub>PP</sub> | OE1/V <sub>PP</sub> | | A11 | OE2/PGM | | A12/PGM | OE3/VFY | | 07 | 07 | | O6 | 06 | | O5 | O5 | | O4 | 04 | | О3 | 03 | TL/D/9184-2 Note: National's socket compatible EPROM with configurations are shown in the blocks adjacent to the NMC27C51Q pins. Order Number NMC27C51Q See NS Package Number J28AQ Commercial Temp Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$ | <u> </u> | | | | | | | | |------------------------|----------------------------|--|--|--|--|--|--| | Parameter/Order Number | Access Time (ns) | | | | | | | | NMC27C51Q45 | 45 | | | | | | | | NMC27C51Q55 | 55 | | | | | | | | NMC27C51Q70 | 70 | | | | | | | | | NMC27C51Q45<br>NMC27C51Q55 | | | | | | | Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Temperature Under Bias $-10^{\circ}$ C to $+80^{\circ}$ C Storage Temperature -65°C to +150°C All Input Voltages except A13 with Respect to Ground (Note 10) +6.5V to -0.6V All Output Voltages with Respect to Ground (Note 10) V<sub>CC</sub> + 1.0V to GND - 0.6V V<sub>CC</sub> Supply Voltage with Respect to Ground +7.0V to -0.6V $\overline{\text{OE}}_1/\text{V}_{PP}$ and A13 Supply Voltage with Respect to Ground **During Programming** + 14.0 V to - 0.6 V **Power Dissipation** 1.0W Lead Temperature (Soldering, 10 sec.) ESD Rating (Mil Spec 883C, Method 3015.2) 300°C 2000V **Operating Conditions** (Note 7) Temperature Range 0°C to +70°C V<sub>CC</sub> Power Supply $+5V \pm 10\%$ ## **READ OPERATION** # **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Typ (Note 2) | Max | Units | |------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|---------------------|-------| | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 1.0 | μΑ | | lo | Output Leakage Current | $V_{OUT} = V_{CC}$ or GND; $\overline{OE}_1$ , $\overline{OE}_2$ , $\overline{OE}_4 = V_{IH}$ or $OE_3 = V_{IL}$ | | | 1.0 | μΑ | | IPP1 | V <sub>PP</sub> Load Current | $V_{PP} = V_{CC}$ | | | 10 | μΑ | | I <sub>CC1</sub><br>(Note 7) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | f = 20 MHz, All<br>Inputs = $V_{IH}$ or $V_{IL}$ , I/O = 0 mA | | 30 | 70 | mA | | I <sub>CC2</sub><br>(Note 7) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | f = 20 MHz, All<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA | | 25 | 50 | mA | | VIL | Input Low Voltage | (Note 10) | -0.2 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.40 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -2.5 mA (Note 8) | 3.5 | | | V | | V <sub>OL2</sub> | Output Low Voltage | $I_{OL} = 10 \mu\text{A}$ | | | 0.1 | V | | V <sub>OH2</sub> | Output High Voltage | $I_{OH} = -10 \mu\text{A} (\text{Note 8})$ | V <sub>CC</sub> - 0.1 | | | V | # **AC Electrical Characteristics** | | | | İ | | NMC: | 27C51 | | | | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|------|-------|-----|-----|-------| | Symbol | Parameter | Conditions | a | 45 | Q | 55 | Q | 70 | Units | | •,=•. | | | Min | Max | Min | Max | Min | Max | | | tACC | Address to Output Delay | $\overline{OE}_1$ , $\overline{OE}_2$ , $\overline{OE}_4 = V_{IL}$ ,<br>$OE_3 = V_{IH}$ | | 45 | | 55 | | 70 | ns | | t <sub>OE</sub> | OE to Output Delay | | | 25 | | 25 | | 30 | ns | | t <sub>DF</sub> (Note 3) | OE Disable to Output Float | | 0 | 25 | 0 | 25 | 0 | 30 | ns | | tон | Output Hold from Addresses,<br>OE <sub>1</sub> , OE <sub>2</sub> , OE <sub>3</sub> or OE <sub>4</sub> ,<br>Whichever Occurred First | $\overline{OE}_1, \overline{OE}_2, \overline{OE}_4 = V_{IL}$ $OE_3 = V_{IH}$ | 0 | | 0 | | 0 | | ns | # Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 3) | Symbol | Parameter | Conditions | Тур | Max | Units | |------------------|--------------------|-----------------------|-----|-----|-------| | CIN | Input Capacitance | V <sub>IN</sub> = 0V | 6 | 12 | ρF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 12 | pF | ### **AC Test Conditions** Input Rise and Fall Times ≤5 ns Input Pulse Levels 0.0 to 3.0V Output Load (Note 9) $R = 97.6\Omega$ $C_L = 30.0 \, pF$ Timing Measurement Reference Level Inputs Outputs 0.8V and 2V 0.8V and 2V Output O $R = 97.6\Omega$ Vref = 2.01V C1 = 30 pF TL/D/9184-3 # AC Waveforms (Notes 7, 8 & 11) TL/D/9184-4 Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: Typical values are for $T_A = +25^{\circ}C$ and nominal supply voltages. Note 3: This parameter is only sampled and is not 100% tested. Note 4: $OE/\overline{OE}$ true may be delayed up to $t_{ACC}-t_{OE}$ after address change without impacting $t_{ACC}$ . Note 5: The t<sub>DF</sub> compare level is determined as follows: High to TRI-STATE, the measured $V_{OH1}$ (DC) - 0.10V. Low to TRI-STATE, the measured $V_{OL1}$ (DC) $\pm$ 0.10V. Note 6: TRI-STATE may be attained by any OE signal. Note 7: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 8: The outputs must be restricted to $V_{CC} + 1.0V$ to avoid latch-up and device damage. Note 9: CL: 30 pF includes fixture capacitance. Note 10: inputs and outputs can undershoot $-2.0\mathrm{V}$ for a maximum of 20 ns Note 11: For the output to be in low-Z all OE/ $\overline{OE}$ inputs must be in their logical true states, i.e., $\overline{OE1}$ , $\overline{OE2}$ , $\overline{OE4}$ must be at V<sub>IL</sub> and OE3 must be at V<sub>IH</sub>. If any or all of these inputs are not at their logical true level then the outputs will be in Hi-Z. 4 # Programming Characteristics (Notes 1, 2, 3 & 4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|------|-------|------|-------| | tas | Address Setup Time | | 1 | | | μs | | toes | OE₄ Setup Time | | 1 | | | μs | | t <sub>DS</sub> | Data Setup Time | | 1 | | | μs | | tvcs | V <sub>CC</sub> Setup Time | | 1 | | | μs | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | | 1 | | | μs | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 1 | | | μs | | t <sub>DF</sub> | Output Enable to Output Float Delay | | 0 | | 50 | ns | | t <sub>PW</sub> | Program Pulse Width | | 95 | 100 | 105 | μs | | Ірр | V <sub>PP</sub> Supply Current During<br>Programming Pulse | OE <sub>4</sub> = V <sub>IL</sub> | | | 60 | mA | | lcc | V <sub>CC</sub> Supply Current | | | | 60 | mA | | t <sub>VM1</sub> | OE <sub>2</sub> to Data Valid During<br>Verify Mode 1 (Verify Mode) | $\overline{OE}_1/V_{PP} = V_{PP},$<br>$\overline{OE}_4, OE_3 = V_{IH}$ | | | 0.1 | μs | | t <sub>VM2</sub> | OE <sub>4</sub> to Data Valid During<br>Verify Mode 2 (Verify Mode) | $\overline{OE}_1/V_{PP} = V_{PP},$<br>$\overline{OE}_2 = V_{IL} OE_3 = V_{IH}$ | | | 0.1 | μs | | TA | Temperature Ambient | | 20 | 25 | 30 | °C | | V <sub>CC</sub> | Power Supply Voltage | | 6.0 | 6.25 | 6.5 | V | | V <sub>PP</sub> | Programming Supply Voltage | | 12.5 | 12.75 | 13.0 | V | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4.0 | | ٧ | | t <sub>IN</sub> | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | ٧ | | t <sub>OUT</sub> | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The NMC27C51 must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>. Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 pF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings. The Min and Max Limit Parameters are Design parameters, not Tested or guaranteed. # **Functional Description** ### **DEVICE OPERATION** The six modes of operation of the NMC27C51 are listed in Table I. It should be noted that all inputs may be at TTL levels. The power supplies required are $V_{PP}$ and $V_{CC}$ . The $V_{CC}$ power supply must be at 6.25V during the four programming modes, and at 5V in the other two modes. The $\overline{OE}_1/V_{PP}$ pin must be at 12.75V in the programming and verify mode, and $V_{IL}$ in the read mode. ### **READ MODE** The NMC27C51 has four select functions, all of which must be logically active in order to obtain data at the outputs. Data is available at the falling edges of $\overline{OE}_1$ , $\overline{OE}_2$ and $\overline{OE}_4$ and the rising edge of $OE_3$ , assuming that the addresses have been stable for at least $t_{ACC^-tOE}$ . The sense amps are clocked for fast access time. $V_{CC}$ should therefore be maintained at operating voltage during read and verify. If $V_{CC}$ temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data. #### **OUTPUT OR-TYING** Because NMC27C51s are usually used in larger memory arrays, National has provided a 4-line control function that accommodates this use of multiple memory connections. The 4-line control function allows for complete assurance that output bus contention will not occur. All Output Enables are functionally equivalent. ### **PROGRAMMING** CAUTION: Exceeding 14V on pin 23 ( $\overline{OE}_1/V_{PP}$ ) will damage the NMC27C51. The NMC27C51 has a new memory cell which contributes greatly to its speed. The cell has two transistors which supply data to two data lines. When programmed, one or the other of the two transistors is programmed. When accessed the memory cell will discharge one of the two data lines, providing a differential voltage. This differential signal is then applied through pass devices to a true differential sense amplifier. Initially, all memory cells are totally unprogrammed. In an unprogrammed state both transistors source the same current through the data lines and thus no differential is produced. Because of this, any attempt to read data in the read mode from an unprogrammed device will result in arbitrary outputs. The NMC27C51 is in the program mode when $\overline{OE}_1/V_{PP}$ is raised to 12.75V. In this mode, the $\overline{OE}_4/PGM$ pin functions as the PGM pin which controls the programming pulse width (t<sub>pw</sub>) and the $\overline{OE}_2/VFY$ pin functions as the VFY pin which is to be held at $V_{IL}$ during program verify. To verify that a device is totally blank, the verify mode must be entered. In the verify mode each transistor of the memory cell is checked against a reference cell. By toggling $\overline{OE}_4$ both transistors in the cell are checked. For a totally unprogrammed device in the verify mode all outputs will be at a "1" state for $\overline{OE}_4 = V_{IL}$ and at a "0" state for $\overline{OE}_4 = V_{IL}$ . It is required that at least a 0.1 $\mu F$ capacitor be placed across $\overline{OE}_1/V_{PP}$ , $V_{CC}$ to ground to suppress spurious voltage transients which may damage the device. The data to be programmed are applied 8 bits in parallel to the data output pins. The levels required for the address, clock, and data inputs are TTL. When the addresses, clocks, and data are stable, an active low, TTL program pulse is applied to the $\overline{OE}_4$ input. A program pulse must be applied to each address location that is to be programmed. A memory cell has been completely programmed when data from both verify modes matches the input data. The NMC27C51 is programmed with the fast programming algorithm shown in *Figure 1*. Each address is programmed with a series of 100 $\mu s$ pulses up to a maximum of 25 pulses until the device verifies good. Most memory cells will program with a single 100 $\mu s$ pulse. The NMC27C51 must not be programmed with a DC signal applied to the $\overline{OE}_4$ input. Programming multiple NMC27C51s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C51s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{OE}_4$ input (with $\overline{OE}_2$ high) programs the paralleled NMC27C51s. ### **PROGRAM INHIBIT** Programming multiple NMC27C51s in parallel with different data is also easily accomplished. Except for $\overline{OE}_4$ all like inputs (including $\overline{OE}_1/V_{PP}$ , $\overline{OE}_2$ and $OE_3$ of the paralleled NMC27C51s may be in common. A TTL low level applied to an NMC27C51s $\overline{OE}_4$ input (with the other control pins at the appropriate levels) will program that NMC27C51 while keeping the same pin high on the others inhibits programming. **TABLE I. Mode Selection** | Pins<br>Mode | OE <sub>1</sub> /V <sub>PP</sub> (23) | OE <sub>2</sub> /VFY<br>(22) | OE <sub>3</sub> (21) | OE <sub>4</sub> /PGM<br>(20) | V <sub>CC</sub> (28) | Outputs<br>(11-13, 15-19) | |----------------------------|---------------------------------------|------------------------------|----------------------|------------------------------|----------------------|----------------------------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 5V | D <sub>OUT</sub> | | Program | 12.75V | V <sub>IH</sub> | X | V <sub>IL</sub> | 6.25V | D <sub>IN</sub> | | Program Verify<br>(Mode 1) | 12.75V | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 6.25V | D <sub>OUT</sub><br>V <sub>OH</sub> if Blank | | Program Verify<br>(Mode 2) | 12.75V | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 6.25V | D <sub>OUT</sub><br>V <sub>OL</sub> if Blank | | Program Inhibit | 12.75V | V <sub>IH</sub> | Х | VIH | 6.25V | Hi-Z | | Deselect | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 5V | Hi-Z | #### **PROGRAM VERIFY** A verify should be performed on the programmed bits to determine whether they were correctly programmed. Verifying in the read mode may not ensure that the bits have been programmed with adequate margins. To guarantee adequate margins the device should be verified in the verify mode. In this mode each transistor of the memory cell is checked against a reference cell. Verify mode is entered with $\overline{OE1}/V_{PP}$ at 12.75V, $\overline{OE2}$ at $V_{IL}$ and $\overline{OE4}$ is at $V_{IH}$ and the data read for verify mode 1, and $\overline{OE4}$ is at $V_{IL}$ for verify mode 2. The data read in both modes must be the same as the expected data for a completely programmed cell. # **Manufacturer's Identification Code** The NMC27C51 has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C51 is "8343", where "83" designates that it is made by National Semiconductor, and "43" designates it as a 128k part. The code is accessed by applying 12V $\pm 0.5$ V to address pin A13. Addresses A1-A12, $\overline{OE1}$ , $\overline{OE2}$ , and $\overline{OE3}$ and $\overline{OE4}$ are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C $\pm 5$ °C. The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code. # **Erasure Characteristics** The erasure characteristics of the NMC27C51 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the NMC27C51's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the NMC27C51 is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity X exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The NMC27C51 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C51 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. # **System Consideration** The power switching characteristics of EPROMs require careful decoupling of devices. The supply current, I<sub>CC</sub>, has two segments that are of interest to the system designerthe active current level and the transient current peaks that are produced by voltage transitions on the input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between $V_{\mbox{\footnotesize CC}}$ and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 $\mu$ F bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. TABLE II. Manufacturer's Identification Code | Pins | A0<br>(10) | O7<br>(19) | O6<br>(18) | O5<br>(17) | O4<br>(16) | O3<br>(15) | O2<br>(13) | O1<br>(12) | O0<br>(11) | Hex<br>Data | |-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------| | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 | | Device Code | V <sub>IH</sub> | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 43 | TABLE III, Minimum NMC27C51 Erasure Time | Light Intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 |