### NM25C041 # 4K-Bit Serial Interface CMOS EEPROM (Serial Peripheral Interface (SPI™) Synchronous Bus) ### **General Description** The NM25C041 is a 4096-bit MODE 1 SPI (Serial Peripheral Interface) CMOS EEPROM which is designed for high-reliability non-volatile data storage applications. The SPI interface features a byte-wide format (all data is transferred in 8-bit words) to interface with the Motorola 68HC11 microprocessor, or equivalent, at a 2.1MHz clock transfer rate. (This interface is considered the fastest serial communication method.) This 4-wire SPI interface allows the end user full EEPROM functionality while keeping pin count and space requirements low for maximum PC board space utilization. The SPI interface requires four I/O pins on each EEPROM device: Chip Select (CS), Clock (SCK), Serial Data In (SI), and Serial Data Out (SO), as well as 2 other control pins: Write Protect (WP) and HOLD (HOLD). The Write Protect pin can be used to disable the Write operation and the HOLD pin is used to interrupt the SI datastream and place the device in a Hold state during microprocessor instruction generation. Please refer to the following diagrams and description for more details. All programming cycles are completely self-timed and do not require an ERASE, or similar setup, before programming any cells. Programming can be performed in 3 modes, address (byte) write, page (4 addresses/bytes) write or partial page write. Furthermore, the EEPROM is provided with 4 levels of write protection wherein the data, once programmed, cannot be altered. This is controlled by the Status Register and is described in greater detail within this datasheet. In order to prevent spurious programming, the EEPROM has both a Write Enable command, which is immediately disabled after each programming operation, and a Write Protect (WP) pin, which must be pulled HIGH to program. #### **Features** - 2.1 MHz clock rate @ 2.7V to 5.5V - 4096 bits organized as 512 x 8 - Multiple chips on the same 3 wire bus with separate chip select lines - Self-timed programming cycle - Simultaneous programming of 1 to 4 bytes at a time - Status register can be polled during programming to monitor RDY/BUSY - Both the Write Protect (WP) pin and 'auto-write disable after programming' provides hardware and software write protection - Block write protect feature to protect against accidental writes - Endurance: 1,000,000 data changes - Data retention greater than 40 years - Packages available: 8-pin DIP and 8-pin SO #### **Block Diagram** DS800002-1 #### **Connection Diagram** ## Pin Names | CS | Chip Select Input | | |-----------------|----------------------|--| | SO | Serial Data Output | | | WP | Write Protect | | | V <sub>SS</sub> | Ground | | | SI | Serial Data Input | | | SCK | Serial Clock Input | | | HOLD | Suspends Serial Data | | | V <sub>cc</sub> | Power Supply | | ### **Ordering Information** #### **Absolute Maximum Ratings** (Note 1) -65°C to +150°C Ambie +300°C All Input or Output Voltages with Respect to Ground Ambient Storage Temperature +6.5V to -0.3V Lead Temperature (Soldering, 10 sec.) ESD Rating 2000V ### **Operating Conditions** Ambient Operating Temperature NM25C041 NM25C041E NM25C041V Power Supply (V<sub>CC</sub>) NM25C041 4.5V to 5.5V 0°C to +70°C -40°C to +85°C -40°C to +125°C ### DC and AC Electrical Characteristics $4.5 \text{V} \le \text{V}_{CC} \le 5.5 \text{V}$ | Symbol | Parameter | Conditions | Min | Max | Units | |-------------------|-----------------------|-----------------------------|-----------------------|-----------------------|-------| | I <sub>cc</sub> | Operating Current | CS = V <sub>IL</sub> | | 3 | mA | | I <sub>CCSB</sub> | Standby Current | CS = V <sub>CC</sub> | | 50 | μА | | I <sub>IL</sub> | Input Leakage | $V_{IN} = 0$ to $V_{CC}$ | -1 | 1 | μА | | I <sub>OL</sub> | Output Leakage | $V_{OUT}$ = GND to $V_{CC}$ | -1 | 1 | μА | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | V <sub>CC</sub> * 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 * V <sub>CC</sub> | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -0.8 mA | V <sub>CC</sub> - 0.8 | | V | | f <sub>OP</sub> | SCK Frequency | | | 2.1 | MHz | | t <sub>RI</sub> | Input Rise Time | | | 2.0 | μs | | t <sub>FI</sub> | Input Fall Time | | | 2.0 | μs | | t <sub>CLH</sub> | Clock High Time | (Note 2) | 190 | | ns | | t <sub>CLL</sub> | Clock Low Time | (Note 2) | 190 | | ns | | t <sub>CSH</sub> | Min CS High Time | (Note 3) | 240 | | ns | | t <sub>CSS</sub> | CS Setup Time | | 240 | | ns | | t <sub>DIS</sub> | Data Setup Time | | 100 | | ns | | t <sub>HDS</sub> | HOLD Setup Time | | 90 | | ns | | t <sub>CSN</sub> | CS Hold Time | | 240 | | ns | | t <sub>DIN</sub> | Data Hold Time | | 100 | | ns | | t <sub>HDN</sub> | HOLD Hold Time | | 90 | | ns | | t <sub>PD</sub> | Output Delay | C <sub>L</sub> = 200 pF | | 240 | ns | | t <sub>DH</sub> | Output Hold Time | | 0 | | ns | | t <sub>LZ</sub> | HOLD to Output Low Z | | | 100 | ns | | t <sub>DF</sub> | Output Disable Time | C <sub>L</sub> = 200 pF | | 240 | ns | | t <sub>HZ</sub> | HOLD to Output High Z | | | 100 | ns | | t <sub>WP</sub> | Write Cycle Time | 1–4 Bytes | | 10 | ms | ### Capacitance (Note 4) $T_A = 25$ °C, f = 2.1/1 MHz | Symbol | Test | Тур | Max | Units | |------------------|--------------------|-----|-----|-------| | C <sub>OUT</sub> | Output Capacitance | 3 | 8 | pF | | C <sub>IN</sub> | Input Capacitance | 2 | 6 | pF | #### **AC Test Conditions** Output Load $C_L$ = 200 pF Input Pulse Levels $0.1 * V_{CC} - 0.9 * V_{CC}$ Timing Measurement Reference Level $0.3 * V_{CC} - 0.7 * V_{CC}$ **Note 1:** Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The $f_{OP}$ frequency specification specifies a minimum clock period of $1/f_{OP}$ . Therefore, for every $f_{OP}$ clock cycle, $t_{CLH} + t_{CLL}$ must be equal to or greater than $1/f_{OP}$ . For example, if the 2.1MHz period = 476ns and $t_{CLH} = 190$ ns, $t_{CLL}$ must be 286ns. Note 3: $\overline{\text{CS}}$ must be brought high for a minimum of $t_{\text{CSH}}$ between consecutive instruction cycles. Note 4: This parameter is periodically sampled and not 100% tested. ### **Low Voltage 2.7V ≤ V<sub>CC</sub> ≤ 4.5V Specifications** #### **Absolute Maximum Ratings** (Note 5) ### **Operating Conditions** Ambient Storage Temperature -65°C to +150°C All Input or Output Voltage with Respect to Ground +6.5V to -0.3V **Ambient Operating Temperature** NM25C041L/LZ NM25C041LE/LZE 0°C to +70°C -40°C to +85°C NM25C041LV -40°C to +125°C Lead Temp. (Soldering, 10 sec.) +300°C Power Supply (V<sub>CC</sub>) 2.7V - 4.5V **ESD** Rating 2000V ### DC and AC Electrical Characteristics $2.7V \le V_{CC} \le 4.5V$ | | | | I | 11L/LE<br> LZ/LZE | 25C0 | )41LV | | |-------------------|----------------------------|----------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------| | Symbol | Parameter | Conditions | Min. | Max. | Min | Max | Units | | I <sub>cc</sub> | Operating Current | CS = V <sub>IL</sub> | | 3 | | 3 | mA | | I <sub>CCSB</sub> | Standby Current<br>L<br>LZ | $\overline{\text{CS}} = V_{\text{CC}}$ | | 10<br>1 | μА | 10<br>N/A | | | I <sub>IL</sub> | Input Leakage | $V_{IN} = 0$ to $V_{CC}$ | -1 | 1 | -1 | 1 | μΑ | | I <sub>OL</sub> | Output Leakage | $V_{OUT} = GND \text{ to } V_{CC}$ | -1 | 1 | -1 | 1 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | V <sub>CC</sub> * 0.3 | -0.3 | V <sub>CC</sub> * 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7 * V <sub>CC</sub> | $V_{CC} + 0.3$ | 0.7 * V <sub>CC</sub> | $V_{CC} + 0.3$ | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 0.8 \text{ mA}$ | | 0.4 | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -0.8 \text{ mA}$ | V <sub>CC</sub> - 0.8 | | V <sub>CC</sub> - 0.8 | | V | | f <sub>OP</sub> | SCK Frequency | | | 1.0 | | 1.0 | MHz | | t <sub>RI</sub> | Input Rise Time | | | 2.0 | | 2.0 | μs | | t <sub>FI</sub> | Input Fall Time | | | 2.0 | | 2.0 | μs | | t <sub>CLH</sub> | Clock High Time | (Note 6) | 410 | | 410 | | ns | | t <sub>CLL</sub> | Clock Low Time | (Note 6) | 410 | | 410 | | ns | | t <sub>CSH</sub> | Min. CS High Time | (Note 7) | 500 | | 500 | | ns | | t <sub>CSS</sub> | CS Setup Time | | 500 | | 500 | | ns | | t <sub>DIS</sub> | Data Setup Time | | 100 | | 100 | | ns | | t <sub>HDS</sub> | HOLD Setup Time | | 240 | | 240 | | ns | | t <sub>CSN</sub> | CS Hold Time | | 500 | | 500 | | ns | | t <sub>DIN</sub> | Data Hold Time | | 100 | | 100 | | ns | | t <sub>HDN</sub> | HOLD Hold Time | | 240 | | 240 | | ns | | t <sub>PD</sub> | Output Delay | | | 500 | | 500 | ns | | t <sub>DH</sub> | Output Hold Time | | 0 | | 0 | | ns | | t <sub>LZ</sub> | HOLD Output Low Z | | | 240 | | 240 | ns | | t <sub>DF</sub> | Output Disable Time | | | 500 | | 500 | ns | | t <sub>HZ</sub> | HOLD to Output Hi Z | | | 240 | | 240 | ns | | t <sub>WP</sub> | Write Cycle Time | 1-4 Bytes | | 15 | | 15 | ms | ### **Capacitance** $T_A = 25^{\circ}C$ , f = 2.1/1 MHz (Note 8) | Symbol | Test | Тур | Max | Units | |------------------|--------------------|-----|-----|-------| | C <sub>OUT</sub> | Output Capacitance | 3 | 8 | pF | | $C_{IN}$ | Input Capacitance | 2 | 6 | pF | #### **AC Test Conditions** **Output Load** $C_L = 200 pF$ Input Pulse Levels 0.1 \* V<sub>CC</sub> - 0.9 \* V<sub>CC</sub> Timing Measurement Reference Level $0.3 * V_{CC} - 0.7 * V_{CC}$ Note 5: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 6 : The $f_{OP}$ frequency specification specifies a minimum clock period of $1/f_{OP}$ . Therefore, for every $f_{OP}$ clock cycle, $t_{CLH} + t_{CLL}$ must be equal to or greater than $1/f_{OP}$ . For example, if the 2.1MHz period = 476ns and $t_{CLH}$ = 190ns, $t_{CLL}$ must be 286ns. Note 7: $\overline{\text{CS}}$ must be brought high for a minimum of $t_{\text{CSH}}$ between consecutive instruction cycles. Note 8: This parameter is periodically sampled and not 100% tested. ### **AC Test Conditions** (Continued) ### **FIGURE 1. Synchronous Data Timing** DS800002-4 ### **FIGURE 2. HOLD Timing** DS800002-6 #### **Functional Description** **TABLE 1. Op Codes Table** | Instruction<br>Name | Instruction<br>Opcode | Operation | |---------------------|-----------------------|--------------------------------| | WREN | 0000 0110 | Set Write Enable Latch | | WRDI | 0000 0100 | Reset Write Enable Latch | | RDSR | 0000 0101 | Read Status Register | | WRSR | 0000 0001 | Write Status Register | | READ | 0000 A011 | Read Data from Memory<br>Array | | WRITE | 0000 A010 | Write Data to Memory<br>Array | **Note:** As the NM25C040 requires 9 address bits $(4,096 + 8 = 512 \text{ bytes} = 2^9)$ , the 9th bit (for R/W instructions) is inputted in the Instruction Set Byte in bit I<sub>3</sub>. **This** convention only applies to **4K SPI protocol**. The NM25C041 SPI device uses a $\overline{CS}$ functionality, so the device is selected when $\overline{CS}$ is LOW ( $\overline{CS}$ is to be held HIGH during 'standby' periods and between instruction sets). As stated above, the SPI protocol defines this as a MODE 1 part, with a CLOCK PHASE 1 and CLOCK POLARITY 0. This means that the part is active with $\overline{CS}$ = 0 ( $V_{\rm IL}$ ), all INPUT data is latched into the device on the RISING edge of SCK and all OUTPUT data is clocked out on the FALLING edge of SCK. #### FIGURE 3. SPI Protocol The HOLD pin operation is used when the device is selected (CS LOW) and the application requires that the SI datastream be stopped and then restarted. The HOLD pin allows a fully 'static' operation, wherin the device may be put on HOLD by bringing the HOLD pin LOW ( $V_{\rm IL}$ ). During the HOLD state, SCK must be HIGH and CS must remain LOW (device selected). In order to resume EEPROM serial communication, HOLD must be again brought HIGH and the SCK/SI signals resumed. During the HOLD state, SO is tri-stated (high impedance). As an additional protection against data corruption, the device is designed so that, if an invalid opcode is received, the device will not shift any further <u>data</u> into the SI latches and SO will remain tristated. In this case, CS must again be brought HIGH to re-initialize the device and a new opcode re-entered. See Figure 4. #### FIGURE 4. Invalid Op-Code **READ STATUS REGISTER (RDSR):** The Read Status Register (RDSR) instruction provides access to the status register which is used to interrogate the READY/BUSY and WRITE ENABLE status of the chip. Two non-volatile status register bits are used to select one of four levels of BLOCK WRITE PROTECTION. The status register format is shown in Table 2. **READ SEQUENCE:** Reading the memory via the SPI link requires the following sequence. The $\overline{CS}$ line is pulled low to select the device. The READ op-code (which includes A8) is transmitted on the SI line followed by the byte address (A7–A0) to be read. After this is done, data on the SI line becomes don't care. The data (D7–D0) at the address specified is then shifted out on the SO line. If only one byte is to be read, the $\overline{CS}$ line can be pulled back to the high level. It is possible to continue the READ sequence as the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached (1FF), the address counter rolls over to lowest address (000) allowing the entire memory to be read in one continuous READ cycle. See Figure 5. #### FIGURE 5. Read Sequence #### Functional Description (Continued) **TABLE 2. Status Register Format** | Bit | Bit | Bit | Bit | | Bit | Bit | Bit | |-----|-----|-----|-----|-----|-----|-----|-----| | 7 | 6 | 5 | 4 | | 2 | 1 | 0 | | Х | Х | Х | Х | BP1 | BP0 | WEN | RDY | X = Don't Care Status register Bit 0=0 ( $\overline{RDY}$ ) indicates that the device is READY; Bit 0=1 indicates that a program cycle is in progress. Bit 1=0 (WEN) indicates that the device is not WRITE ENABLED; Bit 1=1 indicates that the device is WRITE ENABLED. Non-volatile status register Bits 2 and 3 (BP0 and BP1) indicate the level of BLOCK WRITE PROTECTION selected. The block write protection levels and corresponding status register control bits are shown in Table 3. Note that if a RDSR instruction is executed during a programming cycle only the $\overline{RDY}$ bit is valid. All other bits are 1s. See Figure 6. **TABLE 3. Block Write Protection Levels** | Level | Status Re | Array<br>Address | | |-------|-----------|------------------|-----------| | | BP1 | BP0 | Protected | | 0 | 0 | 0 | None | | 1 | 0 | 1 | 180–1FF | | 2 | 1 | 0 | 100–1FF | | 3 | 1 | 1 | 000–1FF | #### FIGURE 6. Read Status DS800002- WRITE ENABLE (WREN): When $V_{CC}$ is applied to the chip, it "powers up" in the write disable state. Therefore, all modes must be preceded by a WRITE ENABLE (WREN) instruction. Additionally the $\overline{WP}$ pin must be held high during a WRITE ENABLE instruction. At the completion of a WRITE or WRSR cycle the device is automatically turned to the write disable state. Note that a WRITE DISABLE (WRDI) instruction or forcing the $\overline{WP}$ pin low will also return the device to the write disable state. See Figure 7. #### FIGURE 7. Write Enable **WRITE DISABLE (WRDI):** To protect against accidental data disturbance the WRITE DISABLE (WRDI) instruction disables all programming modes. The $\underline{WRITE}$ DISABLE instruction is independent of the status of the $\overline{WP}$ pin. See Figure 8. #### FIGURE 8. Write Disable WRITE SEQUENCE: To program the device the WRITE PROTECT (WP) pin must be held high and two separate instructions must be executed. The chip must first be write enabled via the WRITE ENABLE instruction and then a WRITE instruction must be executed. Moreover, the address of the memory location(s) to be programmed must be outside the protected address field selected by the Block Write Protection Level. See Table 3. A WRITE command requires the following sequence. The $\overline{\text{CS}}$ line is pulled low to select the device, then the WRITE op-code (which includes A8) is transmitted on the SI line followed by the byte address (A7–A0) and the corresponding pro-data (D7–D0) to be programmed. Programming will start after the $\overline{\text{CS}}$ pin is forced back to a high level. Note that the LOW to HIGH transition of the $\overline{\text{CS}}$ pin must occur during the SCK low time immediately after clocking in the D0 data bit. The READY/BUSY status of the device can be determined by executing a READ STATUS REGISTER (RDSR) instruction. Bit 0 = 1 indicates that the WRITE cycle is still in progress and Bit 0 = 0 indicates that the WRITE cycle has ended. During the WRITE programming cycle (Bit 0 = 1) only the READ STATUS REGISTER instruction is enabled. #### **FIGURE 9. Start WRITE Condition** #### Functional Description (Continued) The NM25C041 is capable of a four byte PAGE WRITE operation. After receipt of each byte of data the two low order address bits are internally incremented by one. The seven high order bits of the address will remain constant. If the master should transmit more than four bytes of data, the address counter will "roll over", and the previously loaded data will be reloaded. See Figure 10. #### FIGURE 10. 4 Page Byte Write At the completion of a WRITE cycle the device is automatically returned to the write disable state. If the $\overline{WP}$ pin is forced low or the device is not WRITE enabled, the device will ignore the WRITE instruction and return to the standby state when $\overline{CS}$ is forced high. A new $\overline{CS}$ falling edge is required to re-initialize the serial communication. WRITE STATUS REGISTER (WRSR): The WRITE STATUS REGISTER (WRSR) instruction is used to program the non-volatile status register Bits 2 and 3 (BP0 and BP1). As in the WRITE mode the WRITE PROTECT (WP) pin must be held high and two separate instructions must be executed. The chip must first be write enabled via the WRITE ENABLE instruction and then a WRSR instruction must be executed. The WRSR command requires the following sequence. The $\overline{CS}$ line is pulled low to select the device and then the WRSR op-code is transmitted on the SI line followed by the data to be programmed (see Figure 11). #### FIGURE 11. Write Status Register Note that the first four bits are don't care bits followed by BP1 and BP0 then two additional don't care bits. Programming will start after the $\overline{CS}$ pin is forced back to a high level. $\underline{As}$ in the WRITE instruction the LOW to HIGH transition of the $\overline{CS}$ pin must occur during the SCK low time immediately after clocking in the last don't care bit. See Figure 12. #### FIGURE 12. Start WRSR Condition The READY/BUSY status of the device can be determined by executing a READ STATUS REGISTER (RDSR) instruction. Bit 0 = 1 indicates that the WRSR cycle is still in progress and Bit 0 = 0 indicates that the WRSR cycle has ended. At the completion of a WRSR cycle the device is automatically returned to the write disable state. 8 ### Physical Dimensions inches (millimeters) unless otherwise noted Molded Small Out-Line Package (M8) Order Number NM25C041M8 Package Number M08A ### Physical Dimensions inches (millimeters) unless otherwise noted Molded Dual-In-Line Package (N) Order Number NM25C041N Package Number N08E #### **Life Support Policy** Fairchild's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Fairchild Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. | Fairchild Semiconductor | |--------------------------| | Americas | | Customer Response Center | | Tel. 1-888-522-5372 | Fairchild Semicontuctor Europe Fax: +44 (0) 1793-856858 Deutsch Tel: +49 (0) 8141-6102-0 English Tel: +44 (0) 1793-856856 Français Tel: +33 (0) 1-6830-3696 Italiano Tel: +39 (0) 2-249111-1 Fairchild Semiconductor Hong Kong 8/F, Room 808, Empire Centre 68 Mody Road, Tsimshatsui East Kowloon, Hong Kong 68 Mody Road, Tsimshatsui E Kowloon. Hong Kong Tel; +852-2722-8338 Fax: +852-2722-8383 Fairchild Semiconductor Japan Ltd. 4F, Natsume Bldg. 2-18-6, Yushima, Bunkyo-ku Tokyo, 113-0034 Japan Tel: 81-3-3818-8840 Fax: 81-3-3818-8841 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications