# 10-CHARACTER 3-LINE DOT MATRIX LCD CONTROLLER DRIVER with KEYSCAN FUNCTION

## ■ GENERAL DESCRIPTION

The **NJU6627** is a Dot Matrix LCD controller driver for 10-character 3-line with icon display in single chip.

It contains voltage converter and regulator bleeder resistance, Keyscan circuit, CR oscillator, microprocessor interface circuit, instruction decoder controller, character generator ROM/RAM, high voltage operation common and segment drivers, and others.

The character generator ROM consisting of 7,840bits stores 224 kinds of character font, Each 1,120 bits CG RAM and Icon display RAM can store 32 kind of special character displayed on the dot matrix display area or 100 kinds of Icon display area.

The 23-common(21 for character, 2 for Icon) and 50-segment drivers operate 10-character 3-line with 100 Icon LCD display.

The 16<sup>th</sup> display contrast control function is incorporated. Therefore, only simple power supply circuit on chip operates the contrast adjustment easily.

The complete CR oscillator requires external capacitor and resistor.

The serial interface which operates by 1MHz, communicates with external MCU.

## ■ FEATURES

- 10-character 3-line Dot Matrix LCD Controller Driver
- Maximum 100 Icon Display
- Serial Direct Interface with Microprocessor
- Display Data RAM
- Character Generator ROM 7.840bits
- Character Generator RAM 1,120bits
- Icon Display RAM
- Maximum 100-Icons
- High voltage LCD Driver 23-common / 50-segment
- Duty and Bias Ratio
  1/23, 1/16 duty, 1/5 bias
- Useful Instruction set Clear Display, Address Home, Display ON/OFF, Display blink, Address shift, Character Shift, Keyscan ON/OFF cont. e.t.c.

30 x 8 bits

- 24-Key input(4x6 Keyscan)
- Power on Initialization / Hardware Reset
- Bleeder resistance on chip
- Software contrast control(16-step)
- Voltage Booster Circuits (2-time)
- Oscillation Circuit on-chip (External CR)
- Operating Voltage 4.5 to 5.5V
- Package Outline Bare Chip
- C-MOS Technology

PACKAGE OUTLINE



NJU6627C

:Maximum 10-character 3-line Display

:224 Characters for 5 x 7 Dots

:32 Patterns (5 x 7 Dots)

PAD LOCATION



| Chip Center    | : X=0μm, Y=0μm           |
|----------------|--------------------------|
| Chip Size      | : X= 4.50 mm, Y= 4.61 mm |
| Chip Thickness | : 400μm ± 25 μm          |
| PAD Size       | : 90.0 μm x 90.0 μm      |
| PAD Pitch      | : 134µm (Min.)           |
| Sub Striate    | :P                       |

# NJU6627

# PAD COODINATES

|         |          |         | Chip Siz |         | I mm(Chip Ce |         | Y=0μm)         |
|---------|----------|---------|----------|---------|--------------|---------|----------------|
| PAD No. | PAD NAME | X= μm   | Y= μm    | PAD No. | PAD NAME     | X= μm   | Y= μm          |
| 1       | V4       | -2007.3 | -2038.5  | 51      | SEG16        | 1930.0  | 2143.0         |
| 2       | V3       | -1862.5 | -2038.5  | 52      | SEG17        | 1785.0  | 2143.0         |
| 3       | V2       | -1717.7 | -2038.5  | 53      | SEG18        | 1640.0  | 2143.0         |
| 4       | V1       | -1572.9 | -2038.5  | 54      | SEG19        | 1495.0  | 2143.0         |
| 5       | VLCD     | -1428.1 | -2038.5  | 55      | SEG20        | 1350.0  | 2143.0         |
| 6       | VOUT     | -1158.4 | -2038.5  | 56      | SEG21        | 1205.0  | 2143.0         |
| 7       | C1+      | -1018.4 | -2038.5  | 57      | SEG22        | 1060.0  | 2143.0         |
| 8       | C1-      | -878.4  | -2038.5  | 58      | SEG23        | 915.0   | 2143.0         |
| 9       | VCI      | -738.4  | -2038.5  | 59      | SEG24        | 770.0   | 2143.0         |
| 10      | VDD      | -497.6  | -2038.5  | 60      | SEG25        | 625.0   | 2143.0         |
| 11      | OSC1     | -345.8  | -2038.5  | 61      | SEG26        | 480.0   | 2143.0         |
| 12      | REQ      | -204.0  | -2038.5  | 62      | SEG27        | 335.0   | 2143.0         |
| 13      | DATA     | -17.2   | -2038.5  | 63      | SEG28        | 190.0   | 2143.0         |
| 14      | SCL      | 142.6   | -2038.5  | 64      | SEG29        | -335.0  | 2143.0         |
| 15      | CSb      | 286.6   | -2038.5  | 65      | SEG30        | -480.0  | 2143.0         |
| 16      | RESETb   | 430.6   | -2038.5  | 66      | SEG31        | -625.0  | 2143.0         |
| 17      | VSS      | 596.8   | -2038.5  | 67      | SEG32        | -770.0  | 2143.0         |
| 18      | K1       | 817.4   | -2038.5  | 68      | SEG33        | -915.0  | 2143.0         |
| 19      | K2       | 951.4   | -2038.5  | 69      | SEG34        | -1060.0 | 2143.0         |
| 20      | K3       | 1098.6  | -2038.5  | 70      | SEG35        | -1205.0 | 2143.0         |
| 21      | K4       | 1232.6  | -2038.5  | 70      | SEG36        | -1350.0 | 2143.0         |
| 22      | K4<br>K5 | 1379.8  | -2038.5  | 71      | SEG37        | -1495.0 | 2143.0         |
|         |          |         |          |         |              |         |                |
| 23      | K6       | 1513.8  | -2038.5  | 73      | SEG38        | -1640.0 | 2143.0         |
| 24      | S1       | 1743.2  | -2038.5  | 74      | SEG39        | -1785.0 | 2143.0         |
| 25      | S2       | 1923.2  | -2038.5  | 75      | SEG40        | -1930.0 | 2143.0         |
| 26      | S3       | 1978.6  | -1656.2  | 76      | SEG41        | -2088.0 | 1999.0         |
| 27      | S4       | 1978.6  | -1476.2  | 77      | SEG42        | -2088.0 | 1854.0         |
| 28      | COMMK1   | 2088.0  | -1205.0  | 78      | SEG43        | -2088.0 | 1709.0         |
| 29      | COM8     | 2088.0  | -1060.0  | 79      | SEG44        | -2088.0 | 1564.0         |
| 30      | COM9     | 2088.0  | -915.0   | 80      | SEG45        | -2088.0 | 1419.0         |
| 31      | COM10    | 2088.0  | -770.0   | 81      | SEG46        | -2088.0 | 1274.0         |
| 32      | COM11    | 2088.0  | -625.0   | 82      | SEG47        | -2088.0 | 1129.0         |
| 33      | COM12    | 2088.0  | -480.0   | 83      | SEG48        | -2088.0 | 984.0          |
| 34      | COM13    | 2088.0  | -335.0   | 84      | SEG49        | -2088.0 | 839.0          |
| 35      | COM14    | 2088.0  | -191.0   | 85      | SEG50        | -2088.0 | 694.0<br>540.0 |
| 36      | SEG1     | 2088.0  | -45.0    | 86      | COMMK2       | -2088.0 | 549.0          |
| 37      | SEG2     | 2088.0  | 100.0    | 87      | COM21        | -2088.0 | 404.0          |
| 38      | SEG3     | 2088.0  | 245.0    | 88      | COM20        | -2088.0 | 259.0          |
| 39      | SEG4     | 2088.0  | 390.0    | 89      | COM19        | -2088.0 | 114.0          |
| 40      | SEG5     | 2088.0  | 535.0    | 90      | COM18        | -2088.0 | -31.0          |
| 41      | SEG6     | 2088.0  | 680.0    | 91      | COM17        | -2088.0 | -176.0         |
| 42      | SEG7     | 2088.0  | 825.0    | 92      | COM16        | -2088.0 | -321.0         |
| 43      | SEG8     | 2088.0  | 970.0    | 93      | COM15        | -2088.0 | -466.0         |
| 44      | SEG9     | 2088.0  | 1115.0   | 94      | COM7         | -2088.0 | -611.0         |
| 45      | SEG10    | 2088.0  | 1260.0   | 95      | COM6         | -2088.0 | -756.0         |
| 46      | SEG11    | 2088.0  | 1405.0   | 96      | COM5         | -2088.0 | -901.0         |
| 47      | SEG12    | 2088.0  | 1550.0   | 97      | COM4         | -2088.0 | -1046.0        |
| 48      | SEG13    | 2088.0  | 1695.0   | 98      | COM3         | -2088.0 | -1191.0        |
| 49      | SEG14    | 2088.0  | 1840.0   | 99      | COM2         | -2088.0 | -1336.0        |
| 50      | SEG15    | 2088.0  | 1985.0   | 100     | COM1         | -2088.0 | -1481.0        |

New Japan Radio Co., Ltd. -

# NJU6627

# BLOCK DIAGRAM



## ■ TERMINAL DESCRIPTION

| No.                      | SYMBOL                                                                 | I/O | FUNCTION                                                                                                                           |
|--------------------------|------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|
| 10<br>17                 | V <sub>DD</sub><br>V <sub>SS</sub>                                     | -   | Power Source :V <sub>DD</sub> =+5V, GND :V <sub>SS</sub> =0V                                                                       |
| 9                        | VCI                                                                    | I   | Input terminal for voltage doubler                                                                                                 |
| 6                        | VOUT                                                                   | 0   | Voltage doubler output terminal.                                                                                                   |
| 5<br>4<br>3<br>2         | V <sub>LCD</sub><br>V <sub>1</sub><br>V <sub>2</sub><br>V <sub>3</sub> | I   | LCD driving voltage stabilization capacitor terminals.<br>Connect the capacitor between VSS.<br>typ. : 0.1uF                       |
| 1                        | V4                                                                     |     |                                                                                                                                    |
| 7<br>8                   | C1+<br>C1-                                                             |     | Boosted capacitor connecting terminals used for voltage booster.                                                                   |
| 11                       | OSC <sub>1</sub>                                                       | I   | Resistor connection terminal for oscillation<br>/ External clock input terminal                                                    |
| 15                       | CSb                                                                    | I   | Chip select signal input of serial I/F.                                                                                            |
| 14                       | SCL                                                                    | I   | Shift clock input of serial I/F.                                                                                                   |
| 13                       | DATA                                                                   | I/O | Serial data input of serial I/F.                                                                                                   |
| 16                       | RESETb                                                                 | Ι   | Reset terminal When the "L" level is input over than 900us to this terminal, the system will be reset ( at $f_{\rm OSC}$ 200KHz ). |
| 12                       | REQ                                                                    | 0   | Key request signal output terminal.                                                                                                |
| 18-23                    | K <sub>1</sub> -K <sub>6</sub>                                         | I   | Key scanning input terminals.                                                                                                      |
| 24-27                    | S <sub>1</sub> -S <sub>4</sub>                                         | 0   | Key scanning output terminals.                                                                                                     |
| 36-85                    | $SEG_1$ - $SEG_{50}$                                                   | 0   | LCD segment driving signal output terminals.                                                                                       |
| 94-100<br>29-35<br>87-93 | COM <sub>1</sub> -COM <sub>21</sub>                                    | 0   | LCD common driving signal output terminals.                                                                                        |
| 96                       | COMMK1<br>COMMK2                                                       | 0   | LCD Icon common driving signal output terminals.                                                                                   |

# FUNCTIOAL DESCRIPTION

(1-1) Register

The **NJU6627** incorporates two 8-bit registers, an Instruction Register (IR) and a Data Register (DR). The Register (IR) stores instruction codes such as "Clear Display" and "Cursor Shift" or address data for Display Data RAM (DDRAM), Character Generator ROM (CGRAM) and Icon Display RAM (MKRAM). The Register (DR) is a temporary register, the data in the Register (DR) is written into the DDRAM, CGRAM or MK RAM.

The data in the Register (DR) written by the MPU is transferred automatically to the DDRAM, CGRAM or MKRAM by internal operation.

These two registers are selected by the selection signal RS as shown below.

#### (1-2) Address Counter (AC)

The address counter (AC) addresses the DDRAM, CGRAM or MKRAM.

When the address setting instruction is written into the Register (IR), the address information is transferred from Register (IR) to the Counter (AC). The selection of either the DDRAM, CGRAM or MKRAM is also determined by this instruction.

After writing (or reading) the display data to (or from) the DDRAM, CGRAM or MKRAM, the Counter (AC) increments (or decrements) automatically.

#### (1-3) Display Data RAM(DD RAM)

The Display Data RAM (DD RAM) consist of 30 x 8 bits stores up to 30-character display data represented in 8-bit code.

The DDRAM address data set in the address counter (AC) is represented in Hexadecimal.



The relation between DDRAM address and display position on the LCD is shown below.

| 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | ←Display Position     |
|----|----|----|----|----|----|----|----|----|----|-----------------------|
| 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | ←DD RAM address(Hex.) |
| 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 |                       |
| 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 |                       |

When the display shift is performed, the DDRAM address changes as follows:

(Left Shift Display)

| (      |    | -  |    |    |    |    |    |    |    |    |
|--------|----|----|----|----|----|----|----|----|----|----|
| → (00) | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 00 |
| (10) ← | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 10 |
| (20) ← | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 20 |

(Right Shift Display)

| <br> |    |    | ,, |    |    |    |    |    |    | -     |
|------|----|----|----|----|----|----|----|----|----|-------|
| 09   | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | →(09) |
| 19   | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | →(19) |
| 29   | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | →(29) |

(1-4) Character Generator ROM (CG ROM)

The Character Generator ROM (CG ROM) generates 5 x 7 dots character pattern represented in 8-bit character code.

The storage capacity is up to 224 kinds of 5 x 7 dots character pattern (available address is  $(20)_H$  through (FF)<sub>H</sub>).

The correspondence between character code and standard character pattern of **NJU6627** is shown in Table 1. User-defined character patterns (Custom Font) are also available by mask option.

| $\square$ |   | UPPER 4bit(HEX)   |      |   |   |   |           |      |       |       |   |     |          |        |              |          |             |
|-----------|---|-------------------|------|---|---|---|-----------|------|-------|-------|---|-----|----------|--------|--------------|----------|-------------|
|           |   | 0                 | 1    | 2 | 3 | 4 | 5         | 6    | 7     | 8     | 9 | Â   | В        | С      | D            | Ε        | F           |
|           | 0 | CG<br>RAM<br>(01) | (17) | _ |   |   |           | ••   | <br>  |       |   |     |          |        | ••••<br>•••• |          |             |
|           | 1 | (02)              | (18) |   |   |   |           | •••• | •     |       |   |     |          |        |              |          |             |
|           | 2 | (03)              | (19) |   |   |   |           |      |       |       |   |     | •        |        |              |          |             |
|           | 3 | (04)              | (20) |   |   |   | =<br><br> |      | ••••  |       |   |     |          |        |              |          |             |
|           | 4 | (05)              | (21) |   |   |   |           |      |       |       |   | ••• |          |        |              | <b>.</b> |             |
|           | 5 | (06)              | (22) |   |   |   |           |      |       |       |   |     |          |        |              |          |             |
| IEX )     | 6 | (07)              | (23) |   |   |   |           |      |       |       |   |     |          |        |              |          |             |
| 4bit(HEX  | 7 | (08)              | (24) |   |   |   |           | •    |       | :<br> |   |     |          |        |              | •        |             |
| OWER 4    | 8 | (09)              | (25) |   |   |   |           |      | 24    |       |   |     |          |        |              |          |             |
| Ľ         | 9 | (10)              | (26) |   |   |   |           |      |       |       |   |     |          | •••••• |              | 1        |             |
|           | Ĥ | (11)              | (27) | - |   |   |           |      |       |       |   |     |          |        | •••          |          | ••••<br>••• |
|           | В | (12)              | (28) |   |   |   |           |      | ••••  |       |   |     |          |        |              |          |             |
|           | С | (13)              | (29) |   |   |   |           |      |       |       |   |     | ••••<br> |        |              | :::.     |             |
|           | D | (14)              | (30) |   |   |   |           |      | ••••• |       |   |     |          | •*•    |              |          |             |
|           | E | (15)              | (31) |   |   |   |           |      |       |       |   |     |          |        | •••          |          |             |
|           | F | (16)              | (32) |   |   |   |           |      | ÷     |       |   |     | •        |        |              |          |             |

Table 1. CG ROM Character Pattern (ROM version -02)

| Ν        |              | UPPER 4bit(HEX)   |      |       |      |   |          |      |         |   |    |         |             |     |              |                                         |                    |
|----------|--------------|-------------------|------|-------|------|---|----------|------|---------|---|----|---------|-------------|-----|--------------|-----------------------------------------|--------------------|
| `        | $\mathbf{X}$ | 0                 | 1    | 2     | 3    | 4 | 5        | 6    | 7       | 8 | 9  | Â       | В           | С   | D            | F                                       | F                  |
|          | Ø            | CG<br>RAM<br>(01) | (17) |       |      |   |          |      | · · · · |   |    |         |             |     |              |                                         |                    |
|          | 1            | (02)              | (18) |       |      |   |          | •••• | •       |   |    |         |             |     |              |                                         | •*•*<br>•***       |
|          | 2            | (03)              | (19) |       |      |   |          |      |         |   |    |         | •<br>•<br>• |     |              |                                         | •.<br>••••<br>•••• |
|          | З            | (04)              | (20) |       |      |   |          |      |         |   | "" |         |             |     |              |                                         |                    |
|          | 4            | (05)              | (21) |       |      |   |          |      |         |   |    | •••     |             |     |              |                                         | •*•<br>••••        |
|          | 5            | (06)              | (22) |       |      |   |          |      |         |   |    | ==      | ••••        |     |              |                                         |                    |
| EX)      | 6            | (07)              | (23) |       |      |   |          |      | اب      |   |    |         |             |     |              |                                         |                    |
| 4bit(HEX | 7            | (08)              | (24) | -     |      |   |          |      |         |   |    | <br>_=- |             |     | ••••<br>•••• |                                         |                    |
| OUER 4   | 8            | (09)              | (25) |       |      |   |          |      | 34      |   |    |         |             |     |              |                                         | -                  |
| Ľ        | 9            | (10)              | (26) | ••••• |      |   | ••••<br> | •    | •       |   |    |         |             |     |              |                                         | ••<br>• •          |
|          | Ĥ            | (11)              | (27) |       | :::  | • |          |      |         |   | ·  |         |             |     |              |                                         | •*<br>•            |
|          | В            | (12)              | (28) |       |      |   |          |      |         |   |    |         |             |     |              |                                         | •*•<br>•           |
|          | С            | (13)              | (29) |       | •••• |   | ••••     |      |         |   |    |         | ••••        |     |              | ••••••••••••••••••••••••••••••••••••••• |                    |
|          | D            | (14)              | (30) |       |      |   |          |      |         |   |    |         |             | • • |              | •                                       |                    |
|          | E            | (15)              | (31) | =     |      |   | ••••     |      | •*•••   |   |    |         |             |     | •••          |                                         |                    |
|          | F            | (16)              | (32) |       | •    |   |          |      |         |   |    |         | •           | ••• |              |                                         |                    |

Table 2. CG ROM Character Pattern (ROM version -03)

(1-5) Character Generator RAM (CG RAM)

The character generator RAM (CG RAM) can store any kind of character pattern in 5 x 7 dots written by the user program to display user's original character pattern. The CG RAM can store 32 kind of character in 5 x 7 dots mode.

To display user's original character pattern stored in the CG RAM, the address data  $(00)_{H}$ -(1F)<sub>H</sub> should be written to the DD RAM as shown in Table 1.

Table 2. shows the correspondence among the character pattern, CG RAM address and Data

| Character Code<br>(DD RAM Data)             | CG RAM A | Address                                              | Character<br>Pattern                                                                                                                                                                                                     |                                   |
|---------------------------------------------|----------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
|                                             |          |                                                      | (CG RAM Data)                                                                                                                                                                                                            |                                   |
| 76543210                                    | 76543    | 210                                                  | 43210                                                                                                                                                                                                                    |                                   |
| $\leftarrow \rightarrow$ Upper bit Lower bi |          | $\rightarrow$ Lower bit                              | ← →<br>Upper Lower<br>bit bit                                                                                                                                                                                            |                                   |
| 00000000                                    | 00000    | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | <br>$\begin{array}{c} 1 & 1 & 1 & 1 \\ 1 & 0 & 0 & 0 & 1 \\ 1 & 0 & 0 & 0 & 1 \\ 1 & 1 & 1 & 1 & 0 \\ 1 & 1 & 1 & 1 & 0 \\ 1 & 0 & 1 & 0 & 0 \\ 1 & 0 & 0 & 1 & 0 \\ 1 & 0 & 0 & 0 & 1 \\ * & * & * & * & * \end{array}$ | Character Pattern<br>Example (1)  |
| 0000001                                     | 00001    | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 1 0 0 0 1<br>0 1 0 1 0<br>1 1 1 1 1<br>0 0 1 0 0<br>1 1 1 1                                                                                                                                                              | Character Pattern<br>Example (2)  |
|                                             |          | 000                                                  |                                                                                                                                                                                                                          |                                   |
|                                             |          | 001                                                  | •                                                                                                                                                                                                                        |                                   |
| •                                           | •        | •                                                    | •                                                                                                                                                                                                                        |                                   |
| •                                           | •        | •                                                    | •                                                                                                                                                                                                                        |                                   |
| •                                           | •        | •                                                    | •                                                                                                                                                                                                                        |                                   |
| •                                           | •        | •                                                    | •                                                                                                                                                                                                                        | l                                 |
| 00011111                                    | 11111    |                                                      |                                                                                                                                                                                                                          |                                   |
|                                             |          | 100<br>101<br>110                                    |                                                                                                                                                                                                                          | Character Pattern<br>Example (32) |
| * Don't Care                                |          | 111                                                  |                                                                                                                                                                                                                          |                                   |

Table 2. Correspondence of CG RAM address, DD RAM character code and CG RAM character pattern( 5 x 7 dots )

\* Don't Care

Note) 1. Character code bit 0 to 4 correspond to the CG RAM address bit 3 to 7 (5bits:32 patterns).

- 2. CG RAM address 0 to 2 designate character pattern line position. The 8th line is Don't care line. In case of input CG RAM data continuously, invalid address are Cursor position automatically.
- 3. Character pattern row position correspond to the CG RAM data bits 0 to 4 are shown above.
- 4. CG RAM character patterns are selected when character code of DD RAM bits 5 to 7 are all "0" and these are addressed by character code bits 0 and 1.
- 5. "1" for CG RAM data corresponds to display On and "0" to display Off.

## (1-6) Icon Display RAM (MK RAM)

The NJU6627 can display maximum 100 lcons.

The Icon Display can be controlled by writing the Data in MK RAM corresponds to the Icon. The relation between MK RAM address and Icon Display position is shown below:



| Table 3. | Correspondence among Icon Position, MK RAM Address and Data |  |
|----------|-------------------------------------------------------------|--|
|----------|-------------------------------------------------------------|--|

| MK RAM Addr                           | MK RAM Address<br>(40 <sub>H</sub> to 53 <sub>H</sub> ) |   |   | Bits for Icon Display Position |                |       |                |                |                |  |  |  |  |
|---------------------------------------|---------------------------------------------------------|---|---|--------------------------------|----------------|-------|----------------|----------------|----------------|--|--|--|--|
| (40 <sub>H</sub> to 53 <sub>H</sub> ) |                                                         |   |   | D <sub>5</sub>                 | D <sub>4</sub> | $D_3$ | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |  |  |  |  |
| 100 0000                              | 40 <sub>H</sub>                                         | 0 | 0 | 0                              | "1"            | "2"   | "3"            | "4"            | "5"            |  |  |  |  |
| 100 0001                              | 41 <sub>H</sub>                                         | 0 | 0 | 0                              | "6"            | "7"   | "8"            | "9"            | "10"           |  |  |  |  |
| 100 0010                              | 42 <sub>H</sub>                                         | 0 | 0 | 0                              | "11"           | "12"  | "13"           | "14"           | "15"           |  |  |  |  |
| 100 0011                              | 43 <sub>H</sub>                                         | 0 | 0 | 0                              | "16"           | "17"  | "18"           | "19"           | "20"           |  |  |  |  |
| :                                     | :                                                       |   |   |                                | :              |       |                |                |                |  |  |  |  |
| 100 0101                              | 53 <sub>Н</sub>                                         | 0 | 0 | 0                              | "96"           | "97"  | "98"           | "99"           | "100"          |  |  |  |  |

Note) After power on or hardware reset, the data of MK RAM can not be initialized. To display lcons, the data of MKRAM need to be written in before display on. The displayed icons can not be shifted by Display Shift instruction.

(1-7) Timing Generator

The timing generator generates a timing signals for the DD RAM, CG RAM and MK RAM and other internal circuits.

RAM read timing for the display and internal operation timing for MPU access are separately generated, so that they may not interfere with each other.

Therefore, when the data write to the DD RAM for example, there will be no undesirable influence, such as flickering, in areas other than the display area.

(1-8) LCD Driver

LCD Driver consists of 23-common driver and 50-segment driver.

The character pattern data are latched to the addressed Segment-register respectively. This latched data controls display driver to output LCD driving waveform.

#### (1-9) Keyscan circuit

The Keyscan circuit consists of a detector block of key pressing and a fetching block of key status. It scans 4x6 key matrix and fetches conditions of 24 keys. Furthermore, it operates correctly against the key roll over input.



#### (1-10) Timing of Key scan

Key scan cycle is 64 x T[s]. The data of key scan is a result of comparison with a couple of Key scan for correct judge whether Key On or Off. When the result of comparison is correct (accord), the NJU6627 recognizes Key On and outputs "L" level from SO terminal after 128 x T[s] from start of Key scan for a request to read key data out to external CPU. When the REQ terminals outputs "H" signal, the key scan does not operate until end of key data reading by CPU, and scanned key data is kept. When the result of comparison is incorrect (not accord), Key scan operates again if any key is On. Therefore, Key scan may operate incorrectly in case of shorter period of Key on than 128 x T[s]



• Request signal output

When the **NJU6627** detect the key-in to scan start by the key scan circuit, it outputs "H" signal as the request signal from the "REQ" terminal to notice the key pressing information to an application system. The request signal resets to "L" level after Keyscan data read.

• Contents of key register renewal

Contents of key register are no fixed in case of no key operation.

Contents of key register are not changed in busy of key data reading operation.

It stops when a couple of data by continuously twice key scan operations are accorded and fixed as a correct key status. The correct key status data is stored and newly key scan operation does not start until external CPU reads data out after key status is fixed.

When a key on the key matrix is pressed, the bit corresponding to terminals (S1 to S4, K1 to K6) connected the switch goes to "1" and another bits go to "0".

In case of Example 1, when the switch connecting to K2 and S3 is pressed, bit (D1) corresponding to S3 and K2 go to "1" but another bits go to "0".

Example 1. One key is pressed



| Kev | register |
|-----|----------|
| ,   |          |

|    | $D_5$ | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | $D_0$ |
|----|-------|-------|-------|-------|----------------|-------|
| S1 | K6    | K5    | K4    | K3    | K2             | K1    |
| S2 | K6    | K5    | K4    | K3    | K2             | K1    |
| S3 | K6    | K5    | K4    | K3    | K2             | K1    |
| S4 | K6    | K5    | K4    | K3    | K2             | K1    |

Keyscan data format

Scanned 6-bit data of key are read out through the srial I/F. After the register is chosen, data is read.

| D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$         | D <sub>7</sub> | $D_6$ | $D_5$   | $D_4$  | $D_3$ | $D_2$ | $D_1$ | D <sub>0</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|---------------|----------------|-------|---------|--------|-------|-------|-------|----------------|
| 1               | 0               | 1               | 0               | 0               | 1               | SX1            | SX0           | *              | *     | K6      | K5     | K4    | K3    | K2    | K1             |
| <i>←</i>        |                 |                 | Inp             | out –           |                 |                | $\rightarrow$ | <i>←</i>       |       |         | — Οι   | utput |       |       | $\rightarrow$  |
|                 |                 |                 |                 | SX1             |                 | SX0            |               | Keysc          | an ou | tput te | ermina | ıl    |       |       |                |
|                 |                 |                 |                 | 0               |                 | 0              |               |                | S     | 51      |        |       |       |       |                |
|                 |                 |                 |                 | 0               |                 | 1              |               |                | S     | 52      |        |       |       |       |                |
|                 |                 |                 |                 | 1               |                 | 0              |               |                | S     | 3       |        |       |       |       |                |
|                 |                 |                 |                 | 1               |                 | 1              |               |                | S     | 64      |        |       |       |       |                |
|                 |                 |                 |                 |                 |                 |                |               |                |       |         |        |       |       |       |                |

• Keyscan OFF mode

Keyscan operation is turned ON or OFF by the instruction.

After the scanning ends, the key scanning is turned off.

The request signal is output until reading out data even if the turn off command enters while scanning the key. The REQ signal outputs "L" if it reads out data.

Key scan operates shown as follows

- 1, Key scan signal output terminals S1 S4 output "L" signals when key scan does not operate, and output key scan signals after start of key scan operation. The conditions of key scan signal input terminals K1 K6 are "H" state with internal pull-up resistances, though "L" signal comes in to K1 K6 corresponding to the turned on keys.
- 2, The function of key scan starts twice operations when any key is turned on. It stops when a couple of data by continuously twice key scan operations are accorded and fixed as a correct key status. It operates more 2 times when the key status is not fixed and any keys are still turning on. It repeats again and again until key status is fixed. The correct key status data is stored and newly key scan operation does not start until external CPU reads data out after key status is fixed.
- 3, When the key status is fixed, REQ terminal outputs "H" signal as Key data read out request to CPU. CPU should read key data out at detection of this "L" signal.
- 4, The Key data read out request signal is released and REQ terminal outputs "L" signal after finish of CPU key data read out for newly key scan operation. REQ signal shall not be reading between "L".

Keyscan example



T = 1/fosc

Key data read flow example



Note)After key data read, please decision R EQ signal at the time of REQ decision ti me of the figure below.



Ex.) Cace of fosc=200KHz REQ decision time = 127 x 5us = 635us

Ver.2019-01-31

#### (1-11) Key More Input

non-pressed key data may change pressed key data in triple or more key lnput as shown in Fig. 1 and incorrect key data may be output to external CPU. For prevention of miss-recognition by incorrect key data, diodes should be inserted or control program of CPU should ignore the combination of key data miss-recognition. For example, 4 keys and more ON data should be ignored.



Fig. 1 Miss-recognized example by key more input

New Japan Radio Co., Ltd.

- (2) Power on Initialization by internal circuits
  - (2-1) Initialization By Internal Reset Circuits

The **NJU6627** is automatically initialized by internal power on initialization circuits when the power is turned on. In the internal power on initialization, following instructions are executed. During the Internal power on initialization, this status is kept 1.45ms (fosc=200kHz) after  $V_{DD}$  rises to 4.5V. Initialization flow is shown below:



- Note) If the condition of power supply rise time described in the Electrical Characteristics is not satisfied, the internal Power On Initialization Circuits will not operated and initialization will not performed. In this case the initialization by MPU software is required.
- (2-2) Initialization By Hardware

The **NJU6627** incorporates RESETb terminal to initialize the all system. When the "L" level input over 900us to the RESETb terminal, reset sequence is executed. In this time, busy signal output during 550us (fosc=200kHz) after RESETb terminal goes to "H". During this 550us period, any other instruction must not be input to the **NJU6627**.

• Timing Chart



# (3) Instructions

The **NJU6627** incorporates two registers, an Instruction Register (IR) and a Data Register (DR). These two registers store control information temporarily to allow interface between **NJU6627** and MPU or peripheral ICs operating different cycles.

|     | Instruction               |                 |                 |                 |                 |                 |                 |                | (     | Code           | )     |       |      |                |                           |                |                | Execute Time     |
|-----|---------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----------------|-------|-------|------|----------------|---------------------------|----------------|----------------|------------------|
|     | mandellom                 | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | D4   | D <sub>3</sub> | D <sub>2</sub>            | D <sub>1</sub> | D <sub>0</sub> | *1               |
| (a) | Maker Testing             | 1               | 0               | 0               | 1               | 1               | 1               | 1              | 1     |                |       |       | Tes  | st Dat         | a                         |                |                | -                |
| (b) | Clear Display             | 1               | 0               | 0               | 1               | 1               | 0               | 0              | 1     | *              | *     | *     | *    | *              | *                         | *              | *              | 550µs            |
| (c) | Return Home               | 1               | 0               | 0               | 1               | 0               | 0               | 0              | 1     | *              | *     | *     | *    | *              | *                         | *              | *              | 0µs              |
| (d) | Entry Mode Set            | 1               | 0               | 0               | 0               | 1               | 0               | 0              | 0     | *              | *     | *     | *    | *              | *                         | I/D            | S              | 0µs              |
| (e) | Display ON/OFF<br>Control | 1               | 0               | 0               | 0               | 1               | 0               | 0              | 1     | *              | *     | *     | *    | *              | D                         | М              | В              | 0µs              |
| (f) | Address Shift             | 1               | 0               | 0               | 1               | 0               | 0               | 1              | 0     | *              | *     | *     | *    | *              | *                         | *              | ARL            | 0µs              |
| (g) | Display Shift             | 1               | 0               | 0               | 0               | 1               | 0               | 1              | 0     | *              | *     | *     | *    | *              | *                         | *              | DRL            | 0µs              |
| (h) | Contrast Control          | 1               | 0               | 0               | 0               | 1               | 1               | 0              | 0     | *              | *     | *     | *    |                | E.V.R                     | Valu           | е              | 0µs              |
| (i) | Set Display<br>Mode       | 1               | 0               | 0               | 0               | 1               | 1               | 1              | 0     | *              | *     | *     | *    | V              | DU                        | к              | PD             | 0μs<br>(PD:35μs) |
| (j) | Set DD/MK<br>RAM Address  | 1               | 0               | 0               | 1               | 0               | 0               | 1              | 1     | *              | *     | *     |      |                | M (00)<br>(40 to          |                |                | 0µs              |
| (k) | Set CG RAM<br>Address     | 1               | 0               | 0               | 1               | 0               | 0               | 0              | 0     |                | -     | CG    | RAM  | 1 (00          | to FE                     | )н             |                | 0µs              |
|     | Write DD RAM<br>Data      | 1               | 0               | 0               | 1               | 1               | 0               | 0              | 0     |                |       | Writ  | e Da | ta (D          | D RAI                     | M)             |                | 35µs             |
| (I) | Write MK RAM<br>Data      | 1               | 0               | 0               | 1               | 1               | 0               | 0              | 0     | *              | *     | *     |      |                | /rite D<br>/IK R <i>I</i> |                |                | 35s              |
|     | Write CG RAM<br>Data      | 1               | 0               | 0               | 1               | 1               | 0               | 0              | 0     | *              | *     | *     |      |                | /rite D<br>CG RA          |                |                | 35µs             |
| (m) | Read Keyscan<br>Data      | 1               | 0               | 1               | 0               | 0               | 1               | S              | Х     | *              | *     |       |      | Key            | y Data                    | à              |                | 0us              |

\*1 f<sub>OSC</sub>=200KHz. If the oscillation frequency is changed, the execution time is also changed.

(3-1) Description of each instructions

(a) Maker Test

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | D <sub>3</sub> | $D_2$   | D <sub>1</sub> | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----------------|-------|-------|-------|----------------|---------|----------------|----------------|
| Code | 1               | 0               | 0               | 1               | 1               | 1               | 1              | 1     | *              | *     | *     | *     | *              | *       | *              | *              |
|      |                 |                 |                 |                 |                 |                 |                |       |                |       |       |       | *: D           | on't ca | are            |                |

This code is using for device testing mode (only for maker). Therefore, please avoid all "0" input or no meaning Enable signal input at data "0". (Especially please check the output condition of Enable signal when the power turns on.)

(b) Clear Display

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | D <sub>8</sub> | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | D <sub>3</sub> | $D_2$ | D1 | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|----------------|-------|-------|-------|----------------|-------|----|----------------|
| Code | 1               | 0               | 0               | 1               | 1               | 0               | 0              | 1              | *              | *     | *     | *     | *              | *     | *  | *              |

When this instruction is executed, the space code  $(20)_H$  is written into every DD RAM address, the DD RAM address  $(00)_H$  is set into the address counter and entry mode is set to increment. The S of entry mode does not change.

Note) The character pattern for character code  $(20)_{\rm H}$  must be blank code in the user-defined character

pattern (Custom font).

#### (c) Return Home

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$ | D7 | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | $D_0$ |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----|-------|-------|-------|-------|-------|----------------|-------|
| Code | 1               | 0               | 0               | 1               | 0               | 0               | 0              | 1     | *  | *     | *     | *     | *     | *     | *              | *     |

Return home instruction is executed, the DD RAM address  $(00)_H$  is set into the address counter. Display is returned its original position if shifted. The DD RAM contents do not change.

#### (d) Entry Mode Set



Entry mode set instruction which sets the address moving direction and display shift On/Off, is executed when the codes of (I/D) and (S) are written into  $DB_1(I/D)$  and  $DB_0(S)$ , as shown below. (I/D) sets the address increment or decrement, and the (S) sets the whole display shift in the DD RAM writing.

| I/D    | Function                                                                                                                                                                                                                 |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Address increment : The address of the DD RAM or MK RAM or CG RAM increment(+1) when the write.                                                                                                                          |
| 0      | Address decrement : The address of the DD RAM or MK RAM or CG RAM decrement(-1) when the write.                                                                                                                          |
|        |                                                                                                                                                                                                                          |
|        |                                                                                                                                                                                                                          |
| S      | Function                                                                                                                                                                                                                 |
| S<br>1 | F u n c t i o n<br>Whole display shift.<br>The shift direction is determined by I/D. : Shift to the left at I/D=1 and shift<br>to the right at the I/D=0.<br>The display does not shift when writing into CG RAM, MK RAM |

## (e) Display ON/OFF Control

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----------------|-------|-------|-------|-------|-------|-------|-------|
| Code | 1               | 0               | 0               | 0               | 1               | 0               | 0              | 1     | *              | *     | *     | *     | *     | D     | М     | В     |

Display On/Off control instruction which controls the whole display On/Off and the addressed position character blink, is executed when the codes of (D) and (B) are written into  $DB_2(D)$  and  $DB_0(B)$ , as shown below.

| D | Function                                                                                                                                    |
|---|---------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Display On.                                                                                                                                 |
| 0 | Display Off. In the mode, the display data remains in the DD RAM so that it is retrieved immediately on the display when the D change to 1. |
|   |                                                                                                                                             |
| М | Function                                                                                                                                    |

| IVI | Function                                                                                                                                                |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Icon display ON.                                                                                                                                        |
| 0   | Icon display OFF.                                                                                                                                       |
|     |                                                                                                                                                         |
| В   | Function                                                                                                                                                |
| 1   | The addressed position character is blinking. Blinking rate is 500ms at $f_{OSC}$ =145kHz.<br>The cursor and the blink can be displayed simultaneously. |
| 0   | The character does not blink.                                                                                                                           |





Character Font 5 x 7 dots (1) Cursor display example

Alternating display (2) Blink display example

When the number of dot-shift is not set "0" in (j) Dot shift instruction, the blink operation will be appeared at the irregular position.

#### (f) Address Shift



The Address shift instruction shifts the Address to the right or left without writing or reading display data.

| ARL | Function                                                           |
|-----|--------------------------------------------------------------------|
| 0   | Shift the address position to the left ((AC) is decremented by 1)  |
| 1   | Shift the address position to the right ((AC) is incremented by 1) |

## (g) Display Shift

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | D <sub>8</sub> | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | D <sub>3</sub> | $D_2$ | D1 | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|----------------|-------|-------|-------|----------------|-------|----|----------------|
| Code | 1               | 0               | 0               | 0               | 1               | 0               | 1              | 0              | *              | *     | *     | *     | *              | *     | *  | DRL            |

The Display shift instruction shifts the Display to the right or left without writing or reading display data. The contents of address counter (AC) does not change by operation of the display shift only.

| DRL | Function                                                         |
|-----|------------------------------------------------------------------|
| 0   | Shifts the whole display to the left and the cursor follows it.  |
| 1   | Shifts the whole display to the right and the cursor follows it. |

#### (h) Contrast Contol

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | $D_9$ | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|-------|----------------|-------|-------|-------|-------|-------|-------|----------------|
| Code | 1               | 0               | 0               | 0               | 1               | 1               | 0     | 0     | *              | *     | *     | *     | C3    | C2    | C1    | C0             |

Contrast Control instruction which adjusts the contrast of the LCD is executed when the code "1" is written into  $D_6$  and the codes of C3 to C0 are written into  $D_3$  to  $D_0$  as shown below.

The contrast of LCD can be adjusted one of 16 voltage-stages by setting this 4-bit register.

See (4-1) "how to adjust the Contrast of LCD".

Set the binary code "1,1,1,1" when contrast adjustment is unused.

| C3 | C2 | C1 | C0 | VLCD voltage (Spec) | Ex.) VLCD voltage by<br>VOUT=8.4V |
|----|----|----|----|---------------------|-----------------------------------|
| 0  | 0  | 0  | 0  | VOUT x 80/95        | 7.074                             |
| 0  | 0  | 0  | 1  | VOUT x 80/94        | 7.149                             |
| 0  | 0  | 1  | 0  | VOUT x 80/93        | 7.226                             |
| 0  | 0  | 1  | 1  | VOUT x 80/92        | 7.304                             |
| 0  | 1  | 0  | 0  | VOUT x 80/91        | 7.385                             |
| 0  | 1  | 0  | 1  | VOUT x 80/90        | 7.467                             |
| 0  | 1  | 1  | 0  | VOUT x 80/89        | 7.551                             |
| 0  | 1  | 1  | 1  | VOUT x 80/88        | 7.636                             |
| 1  | 0  | 0  | 0  | VOUT x 80/87        | 7.724                             |
| 1  | 0  | 0  | 1  | VOUT x 80/86        | 7.814                             |
| 1  | 0  | 1  | 0  | VOUT x 80/85        | 7.906                             |
| 1  | 0  | 1  | 1  | VOUT x 80/84        | 8.000                             |
| 1  | 1  | 0  | 0  | VOUT x 80/83        | 8.096                             |
| 1  | 1  | 0  | 1  | VOUT x 80/82        | 8.195                             |
| 1  | 1  | 1  | 0  | VOUT x 80/81        | 8.296                             |
| 1  | 1  | 1  | 1  | VOUT x 80/80        | 8.400                             |

# (i) Set Display Mode

D<sub>13</sub> D<sub>12</sub> D<sub>11</sub> D<sub>10</sub> D<sub>1</sub> D15  $D_{14}$ D<sub>9</sub>  $D_8$ D  $D_6$ D۶ D4 D<sub>3</sub> D<sub>2</sub>  $D_0$ Code DU PD 0 0 0 1 1 0 V Κ 1 1

The Set Display Mode instruction control the function of Keyscan and power down mode.

|    | E                                                                                                           |
|----|-------------------------------------------------------------------------------------------------------------|
| V  | Function                                                                                                    |
| 1  | Voltage Booster Circuits ON.                                                                                |
|    | Voltage Booster Circuits OFF.                                                                               |
| 0  | When the internal voltage booster is not used, supply each level of LCD driving voltage from VOUT terminal. |
|    |                                                                                                             |
| DU | Function                                                                                                    |
| 1  | 1/23Duty (3-line + Icon)                                                                                    |
| 0  | 1/16Duty (2-line + lcon)                                                                                    |
|    |                                                                                                             |
| K  | Function                                                                                                    |
| 1  | Keyscan ON                                                                                                  |
| 0  | Keyscan OFF                                                                                                 |
| 0  | All of segment terminal ( $S_1$ to $S_4$ ) output the voltage of $V_{SS}$ .                                 |
|    |                                                                                                             |
| PD | Function                                                                                                    |
| 1  | Power down mode.                                                                                            |
| Т  | All common and segment terminal set the voltage level of V <sub>ss</sub> .                                  |
| 0  | Release the power down mode.                                                                                |

In busy of Power down mode, do not input any instructions except for release the power down mode. The power down mode should be set before power off because any irregular display appearance at power off is prevented.

• The Keyscan operation when switching to the power down mode during Keyscan

When switching to the power down mode during key scan operation, it stops Keyscan operation in the period and after power down mode restart the Keyscan.

After power down mode cancellation, the REQ signal maintains "H" when detects key-in signal before switches to power down mode and REQ signal rises to "H".

However, the key scan operation becomes invalid data even if it reads key-in data because it stopped.

(j) Set DD/MK RAM Address

| _    | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub> | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |  |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-------|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Code | 1               | 0               | 0               | 1               | 0               | 0               | 1              | 1     | *              | AD6   | AD5   | AD4   | AD3   | AD2   | AD1   | AD0   |  |

The address data ( $D_4$  to  $D_0$ ) is written into the address counter (AC) by this instruction. After this instruction execution, the data writing is performed into the addressed DD/MK RAM. The RAM includes DD RAM and MK RAM, and these RAMs are shared by address as shown below.

|                | RAM A             | ۱ddr | ess               |
|----------------|-------------------|------|-------------------|
| DD RAM 1-line: | (00) <sub>H</sub> | to   | (09) <sub>H</sub> |
| DD RAM 2-line: | (10) <sub>H</sub> | to   | (19) <sub>Н</sub> |
| DD RAM 3-line: | (20) <sub>H</sub> | to   | (29) <sub>H</sub> |
| MK RAM :       | (40) <sub>H</sub> | to   | (53) <sub>H</sub> |

(k) Set CG RAM Address

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | $D_9$ | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|-------|----------------|-------|-------|-------|-------|-------|-------|----------------|
| Code | 1               | 0               | 0               | 1               | 0               | 0               | 0     | 0     | AC7            | AC6   | AC5   | AD4   | AD3   | AD2   | AD1   | AD0            |

The CG RAM address set instruction is executed when the "H" level input to the AC terminal and the address is written into  $D_7$  to  $D_0$  as shown above.

The address data ( $D_7$  to  $D_0$ ) is written into the address counter (AC) by this instruction. After this instruction execution, the data writing is performed into the addressed RAM. The RAM includes CG RAM address as shown below.

|          | RAM               | Addr | ess               |
|----------|-------------------|------|-------------------|
| CG RAM : | (00) <sub>H</sub> | to   | (FE) <sub>н</sub> |

- (I) Write Data to CG, DD or MK RAM
  - Write Data to DD RAM

| D <sub>15</sub>           | D <sub>14</sub> | D <sub>13</sub>      | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub>      | D <sub>8</sub>      | D <sub>7</sub>      | $D_6$               | $D_5$               | $D_4$                 | $D_3$                 | $D_2$                 | $D_1$                 | D <sub>0</sub>        |
|---------------------------|-----------------|----------------------|-----------------|-----------------|-----------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Code 1                    | 0               | 0                    | 1               | 1               | 0               | 0                   | 0                   | DD7                 | DD6                 | DD5                 | DD4                   | DD3                   | DD2                   | DD1                   | DD0                   |
| Write [                   | Data to         | o MK I               | RAM             |                 |                 |                     |                     |                     |                     |                     |                       |                       |                       |                       |                       |
|                           |                 |                      |                 |                 |                 |                     |                     |                     |                     |                     |                       |                       |                       |                       |                       |
| D <sub>15</sub>           | D <sub>14</sub> | D <sub>13</sub>      | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub>      | $D_8$               | D <sub>7</sub>      | $D_6$               | $D_5$               | $D_4$                 | $D_3$                 | $D_2$                 | $D_1$                 | D <sub>0</sub>        |
| D <sub>15</sub><br>Code 1 | D <sub>14</sub> | D <sub>13</sub><br>0 | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | D <sub>9</sub><br>0 | D <sub>8</sub><br>0 | D <sub>7</sub><br>* | D <sub>6</sub><br>* | D <sub>5</sub><br>* | D <sub>4</sub><br>DM4 | D <sub>3</sub><br>DM3 | D <sub>2</sub><br>DM2 | D <sub>1</sub><br>DM1 | D <sub>0</sub><br>DM0 |

|      | D <sub>15</sub> | D <sub>14</sub> | D <sub>13</sub> | D <sub>12</sub> | D <sub>11</sub> | D <sub>10</sub> | $D_9$ | $D_8$ | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | D <sub>0</sub> |
|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|-------|----------------|-------|-------|-------|-------|-------|-------|----------------|
| Code | 1               | 0               | 0               | 1               | 1               | 0               | 0     | 0     | *              | *     | *     | DC4   | DC3   | DC2   | DC1   | DC0            |

By the execution of this instruction, the binary 8-bit data ( $D_7$  to  $D_0$ ) are written into the DD RAM, and the binary 5-bit data ( $D_4$  to  $D_0$ ) are written into the CG or MK RAM. The selection of RAM is determined by the previous instruction. After this instruction execution, the address increment (+1) or decrement (-1) is performed automatically according to the entry mode set. And the display shift is also executed according to the previous entry mode set.

#### (m) Read Data Key



Read data key is a instruction for data reading out of Keyscan. Select read register.

| SX1 | SX0 | Keyscan output terminal |
|-----|-----|-------------------------|
| 0   | 0   | S1                      |
| 0   | 1   | S2                      |
| 1   | 0   | S3                      |
| 1   | 1   | S4                      |

However, the bit 8 to 15 are input data. After this 8-bit data were input, the operation change to output from input at the falling edge of 8th SCK clock.

(3-2) Initialization by instruction

If the power supply conditions for the correct operation of the internal reset circuits are not satisfied, the **NJU6627** must be initialized by the instruction.



# (4) Internal power circuits

(4-1) Voltage converter

The doubler power voltage input from the VCI terminal can be turned on and off by setting the instruction.

Set Display Mode instruction D3 = "1" : Voltage Booster Circuits ON

The voltage input to the VCI terminal is boost 2-times. Please set the input so that the output should not exceed 10.5V.

Set Display Mode instruction D3 = "0" : Voltage Booster Circuits OFF

The voltage converter output is turned off.

Irregular data displayed at power supply ON or OFF, and turn off Voltage converter.

When the internal voltage booster is not used, supply each level of LCD driving voltage from VOUT terminal.



Voltage Doubler

### (4-2) Bleeder Resistance

Each LCD driving voltage ( $V_1$ ,  $V_2$ ,  $V_3$ ,  $V_4$ ) is LCD driving high voltage input to the  $V_{LCD1}$  terminal, generated by the E.V.R. and high impedance bleeder resistance.

The bleeder resistance is set 1/4 bias suitable for 1/8 duty ratio.

The capacitor connected between  $V_{LCD2}$  /  $V_1$ /  $V_2$ /  $V_4$  and  $V_{SS}$  is needed for stabilizing  $V_{LCD}$ . The determination of the each capacitance requires to operate with the LCD panel actually.



V<sub>LCD</sub> is the maximum amplitude for LCD driving voltage.



(4-3) Oscillation Circuit

A resistor and capacitor are connected to  $OSC_1$  pin to configure the oscillation circuit. External clock can also be inputted through the  $OSC_1$  pin.



- (4-4) Relation between oscillation frequency and LCD frame frequency
  - As the **NJU6627** incorporate oscillation capacitor and resistor for CR oscillation, 200kHz oscillation is available without any external components.

The LCD frame frequency example mentioned below is based on 200kHz oscillation.(1clock =5.0us)



1 frame = 5.0(us) x 160 x 23 = 12.65(ms) Frame frequency = 1 / 12.65(ms) = 79.0(Hz)

#### (5) Interface with MPU

The instructions and data are communicated with the serial port which is a clock synchronization type based on 16-bit per word.

The NJU6627 can be controlled by the serial data as shown below.



The serial interface circuit operates in CSb=L.

A communication unit consists of 16-bit data. The communication period is from the falling edge of CSb terminal to the rising edge. The inputs data and latched at rising edge of shift clock (SCL) and the first 16-bit data are fetched into the **NJU6627** at the rising edge of chip select (CSb). The data over than 16 bits are ignored. If the input data are less than 16 bits, they are ignored at the rising edge of "CSb". Therefore, just 16 bits data should be input for the correct communication. In case of RAM data input, the RAM address is changed automatically as increment or decrement.

The data to input is MSB first. Although the output data is just only key scan, data bits  $D_8$  to  $D_{15}$  in the key data read out instruction are input. After these 8-bit instruction is input, this serial data input terminal is changed to the output terminal at the 8th falling edge of SCL clock.

The electrical short between the NJU6627 and external circuit must be prevented in the application.

# NJU6627

(Ta=25°C)

# ■ ABSOLUTE MAXIMUM RATINGS

| PARAMETER             | SYMBOL                                  | RATINGS                                             | UNIT | NOTE                                                |
|-----------------------|-----------------------------------------|-----------------------------------------------------|------|-----------------------------------------------------|
| Supply Voltage (1)    | V <sub>DD</sub>                         | -0.3 to +7.0                                        | V    |                                                     |
| Supply Voltage (2)    | V <sub>CI</sub>                         | -0.3 to +7.0                                        | V    | V <sub>CI</sub> Terminal                            |
| Supply Voltage (3)    | $V_{OUT}, V_{LCD,} V_1 \text{ to } V_4$ | $V_{\rm SS}\text{+}0.3$ to $V_{\rm SS}\text{+}10.5$ | V    | $V_{OUT}, V_{LCD}$<br>$V_1$ to $V_4$ Terminal       |
| Input Voltage         | Vt                                      | -0.3 to V <sub>DD</sub> +0.3                        | V    | OSC1, SCL, DATA,<br>CSb, RESETb,<br>K1-K6 terminals |
| Operating Temperature | T <sub>opr</sub>                        | -40 to +85                                          | С°   |                                                     |
| Storage Temperature   | T <sub>stg</sub>                        | -55 to +125                                         | С°   |                                                     |

Note 1) If the LSI are used on condition above the absolute maximum ratings, the LSI may be destroyed. Using the LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electric characteristics conditions will cause mal function and poor reliability.

Note 2) Decoupling capacitor should be connected between V<sub>DD</sub>-V<sub>SS</sub>, V<sub>CI</sub>-V<sub>SS</sub>, V<sub>OUT</sub>-V<sub>SS</sub> due to the stabilized operation for the Voltage converter.

Note 3) All voltage values are specified as  $V_{SS} = 0V$ 

The relation :  $V_{OUT} \ge V_{LCD} > V_{DD} > V_{SS}$ ,  $V_{SS}$ =0V must be maintained.

Note 4) in case of internal Voltage Doubler use,  $V_{\text{OUT}} \geq V_{\text{CI}} \; x \; 2 \; \text{must}$  be maintained.

# ■ ELECTRICAL CHARACTERISTICS

|                                                 |                                                                         |                          |                                                                                           |                                                                                                         | (                                                                                                      | V <sub>DD</sub> =4.5V to | o 5.5V, Ta      | a= -40 to       | +85°C   | )        |
|-------------------------------------------------|-------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----------------|---------|----------|
| PAR                                             | AMETER                                                                  | SYMBOL                   | CONDITIONS                                                                                |                                                                                                         |                                                                                                        | MIN                      | TYP             | MAX             | UNIT    | No<br>te |
| Power sup                                       | ply (1)                                                                 | V <sub>DD</sub>          | V <sub>DD</sub>                                                                           |                                                                                                         |                                                                                                        | 4.5                      | -               | 5.5             | V       |          |
| Power sup                                       | ply (2)                                                                 | V <sub>CI</sub>          | V <sub>CI</sub>                                                                           |                                                                                                         |                                                                                                        | 3.0                      | -               | 5.0             | V       |          |
| Power sup                                       | ply (3)                                                                 | Vout                     | Vout                                                                                      |                                                                                                         |                                                                                                        | V <sub>DD</sub>          | -               | 10.0            | V       | 4        |
|                                                 | Viu                                                                     |                          | $0.8V_{DD}$                                                                               | -                                                                                                       | V <sub>DD</sub>                                                                                        | V                        |                 |                 |         |          |
| Input Volta                                     | ge (1)                                                                  | V <sub>IL1</sub>         | OSC1,SCL, DATA, CSb, RESETb                                                               |                                                                                                         |                                                                                                        | V <sub>SS</sub>          | -               | $0.2V_{DD}$     | V       |          |
| Input Volta                                     | ae (2)                                                                  | V <sub>IH2</sub>         | K1-K6                                                                                     |                                                                                                         | 0.8V <sub>DD</sub>                                                                                     | -                        | V <sub>DD</sub> | v               |         |          |
| par rena                                        | 90 (-)                                                                  | V <sub>IL2</sub>         |                                                                                           |                                                                                                         |                                                                                                        | V <sub>SS</sub>          | -               | $0.4V_{DD}$     |         |          |
| Output Vol                                      | tage (1)                                                                | V <sub>OH1</sub>         | REQ,DATA                                                                                  |                                                                                                         | I <sub>OH1</sub> =-2mA,V <sub>DD</sub> =5.0V                                                           | 4.0                      | -               | -               | v       |          |
|                                                 |                                                                         | V <sub>OL1</sub>         | ,                                                                                         |                                                                                                         | I <sub>OL1</sub> =1mA,V <sub>DD</sub> =5.0V                                                            | -                        | -               | 0.5             | -       |          |
| Output Vol                                      | (2)                                                                     | V <sub>OH2</sub>         | S1-S4                                                                                     |                                                                                                         | I <sub>OH</sub> =-20uA<br>,V <sub>DD</sub> =5.0V                                                       | $0.8V_{DD}$              |                 | V <sub>DD</sub> | v       |          |
| Output voi                                      | lage (2)                                                                | V <sub>OL2</sub>         | 31-34                                                                                     |                                                                                                         | I <sub>OL2</sub> =500uA<br>,V <sub>DD</sub> =5.0V                                                      | V <sub>SS</sub>          |                 | $0.2V_{DD}$     | v       |          |
| Driver On-                                      | resist. (COM)                                                           | R <sub>COM</sub>         | COM1-COM<br>COMMK1,<br>COMMK2                                                             | 121                                                                                                     | $\pm$ Id=1uA(COM)<br>V <sub>O</sub> =V <sub>LCD</sub> ,V <sub>SS</sub> ,V <sub>1</sub> ,V <sub>4</sub> | -                        | -               | 40              | kΩ      | 5        |
| Driver On-                                      | resist. (SEG)                                                           | R <sub>SEG</sub>         | SEG1-SEG50                                                                                |                                                                                                         | $\pm$ Id=1uA(SEG)<br>V <sub>O</sub> =V <sub>LCD</sub> ,V <sub>SS</sub> ,V <sub>2</sub> ,V <sub>3</sub> | -                        | -               | 40              | kΩ      | 5        |
| Pull-up MC                                      | S Current 1                                                             | -l <sub>p1</sub>         | DATA                                                                                      |                                                                                                         |                                                                                                        | 5                        | 25              | 50              | uA      |          |
| Pull-up MC                                      | S Current 2                                                             | -l <sub>p2</sub>         | K1-K6 $V_{DD}$ =5V, $V_{IN}$ = $V_{SS}$                                                   |                                                                                                         | 10                                                                                                     | 25                       | 50              | uA              |         |          |
| Input Leakage Current                           |                                                                         | ILI                      | SCL, CSb,<br>RESETb                                                                       |                                                                                                         | $V_{IN}$ =0 to $V_{DD}$                                                                                | -1.0                     | -               | 1.0             | uA      |          |
|                                                 |                                                                         | I <sub>DD1</sub>         | - V <sub>DD</sub>                                                                         | V <sub>DD</sub> =5V, f <sub>OSC</sub> =200 kHz,<br>Display ON, Keyscan ON                               |                                                                                                        | -                        | 120             | 300             | uA      | 6        |
| Operating                                       | Operating Current                                                       |                          | V <sub>DD</sub> =5V,<br>Power down mode                                                   |                                                                                                         |                                                                                                        | -                        | 5               | 10              | uA      | 6        |
|                                                 |                                                                         |                          | V <sub>CI</sub>                                                                           | V <sub>CI</sub> =5V, f <sub>OSC</sub> =200 kHz,<br>Voltage Booster Circuits ON<br>E.V.R. value : "1111" |                                                                                                        |                          | 1.1             | 1.6             | mA      |          |
|                                                 |                                                                         | V <sub>1</sub>           | V <sub>1</sub>                                                                            | E.V.R. value : "1111"<br>V <sub>LCD</sub> = 8.0V                                                        |                                                                                                        | 6.2                      | 6.4             | 6.6             |         |          |
|                                                 | LCD Driving                                                             | V <sub>2</sub>           | V <sub>2</sub>                                                                            |                                                                                                         |                                                                                                        | 4.6                      | 4.8             | 5.0             | v       |          |
| Dissilar                                        | Voltage                                                                 | V <sub>3</sub>           | V <sub>3</sub>                                                                            |                                                                                                         |                                                                                                        | 3.0                      | 3.2             | 3.4             | v       |          |
| Bleeder<br>resistance                           |                                                                         | V <sub>4</sub>           | V <sub>4</sub>                                                                            |                                                                                                         |                                                                                                        | 1.4                      | 1.6             | 1.8             |         |          |
| circuit                                         | Bleeder<br>resistance<br>RB=<br>(V <sub>LCD</sub> -V <sub>SS</sub> )/IB | RB                       | V <sub>LCD</sub>                                                                          | E.V.R. value : "1111"<br>V <sub>OUT</sub> =8.0V, Ta=25°C                                                |                                                                                                        | 14.0                     | 20.0            | 26.0            | KΩ      |          |
| Voltage Bo<br>output volta                      |                                                                         | V <sub>out</sub>         | V <sub>CI</sub> =5V, f <sub>OSC</sub> =200 kHz,<br>Voltage Booster Circuits ON<br>Ta=25°C |                                                                                                         | 9.0                                                                                                    | 9.8                      |                 | V               |         |          |
| Internal<br>Oscillation Frequency               |                                                                         | fosc                     | OSC1                                                                                      | V <sub>DD</sub> =5V, Ta=25°C<br>Rosc=120kΩ,<br>Cosc=33pF                                                |                                                                                                        | 160                      | 200             | 240             | kHz     |          |
|                                                 | ock Frequency                                                           | f <sub>CP</sub>          | OSC1                                                                                      |                                                                                                         | out from OSC1                                                                                          | 280                      | 400             | 520             | kHz     | 7        |
| External Clock Duty<br>V <sub>OUT</sub> Current |                                                                         | Duty<br>I <sub>OUT</sub> | OSC1<br>V <sub>OUT</sub>                                                                  | Input from $OSC_1$<br>$V_{OUT}=8.0V$<br>E.V.R. value : "1111"<br>Ta=25°C                                |                                                                                                        | 45<br>-                  | 50<br>0.4       | 55<br>1.0       | %<br>mA |          |

- Note 4) Apply to the output voltage from each COM and SEG are less than +0.15V against the LCD driving constant voltage (V<sub>DD</sub>, V<sub>LCD1</sub>) at no load condition.
- Note 5) R<sub>COM</sub> and R<sub>COM</sub> are the resistance values between power supply terminals (V<sub>SS</sub>, V<sub>LCD</sub> or V<sub>1</sub>,V<sub>4</sub>) and each common terminal (COM<sub>1</sub> to COM<sub>21</sub>/COMMK1/COMMK2) and supply voltage (V<sub>SS</sub>, V<sub>LCD</sub> or V<sub>2</sub>,V<sub>3</sub>) and each segment terminal (SEG<sub>1</sub> to SEG<sub>50</sub>) respectively, and measured when the current Id is flown on every common and segment terminals at a same time.
  - Operating Current Measurement Circuit



- Note 6) If the input level is medium, current consumption will increase due to the penetration current. Therefore, the input level must be fixed to "H" or "L".
- Note 7) External Clock Frequency is 1/2 dividing frequency internally. Therefore, it becomes the same frequency as the internal oscillation circuit.

# Bus timing characteristics

• Serial Interface Sequence

| PARAMETER                                               | SYMBOL            | MIN | MAX | UNIT | Note |
|---------------------------------------------------------|-------------------|-----|-----|------|------|
| Serial clock cycle time                                 | t <sub>CYCE</sub> | 1   | -   | us   |      |
| Serial clock width                                      | t <sub>SC</sub>   | 300 | -   | ns   |      |
| Chip select pulse width                                 |                   | 800 | -   | us   | 8    |
| Chip select pulse width                                 | PW <sub>cs</sub>  | 50  | -   | us   | 9    |
| Chip select pulse width                                 |                   | 1   | -   | us   | 10   |
| Chip select set up time                                 | t <sub>CSU</sub>  | 300 | -   | ns   |      |
| Chip select hold time 1                                 | t <sub>CH1</sub>  | 300 | -   | ns   |      |
| Serial input data set up time                           | t <sub>SISU</sub> | 300 | -   | ns   |      |
| Serial input data hold time                             | t <sub>SIH</sub>  | 300 | -   | ns   |      |
| Key data output delay time                              | t <sub>KDD</sub>  | -   | 300 | ns   |      |
| Data port direction change time from input to output    | t <sub>srwd</sub> | -   | 300 | ns   |      |
| Data port direction change time<br>From output to input | t <sub>CRWD</sub> | -   | 300 | ns   |      |
| Chip select hold time 2                                 | t <sub>CH2</sub>  | 1   | -   | us   |      |
| Input Signal Rising Edge                                | t <sub>R</sub>    |     | 15  | ns   |      |
| Input Signal Falling Edge                               | t <sub>F</sub>    |     | 15  | ns   |      |

Note8) Condition: The clear display command input. (Refer to the Table 4)

Note9) Condition: The Ram writing and power down mode ON. (Refer to the Table 4)

Note10) Condition: The instruction input except Note8 and Note9. (Refer to the Table 4)

Fig.1 Input Data Sequence







# NJU6627

• The Input Condition when using the Hardware Reset Circuit

|                                                        |                    |     |      |     | (    | <u>a=25°C)</u> |
|--------------------------------------------------------|--------------------|-----|------|-----|------|----------------|
| PARAMETER                                              | SYMBOL             | MIN | TYP. | MAX | UNIT | NOTE           |
| Reset input "L" level width (f <sub>osc</sub> =200KHz) | t <sub>RSL</sub>   | 900 | -    | -   | μs   |                |
|                                                        |                    |     |      |     |      |                |
|                                                        | ← t <sub>RSL</sub> | >   | •    |     |      |                |
| RESET                                                  |                    |     |      |     | -    |                |

• Power Supply Condition when using the internal initialization circuit

 $V_{IL}$ 

|                        |                  |     |      |     | (T   | a=25°C) |
|------------------------|------------------|-----|------|-----|------|---------|
| PARAMETER              | SYMBOL           | MIN | TYP. | MAX | UNIT | NOTE    |
| Power supply rise time | t <sub>rDD</sub> | 0.1 | -    | 5   | ms   |         |
| Power supply OFF time  | t <sub>OFF</sub> | 1   | -    | -   | ms   |         |

Since the internal initialization circuits will not operate normally unless the above conditions are met, in such a case initialize by instruction. (Refer to initialization by the instruction)



 $0.1 \text{ms} \le t_{\text{rDD}} \le 5 \text{ms}$ 



### • Key scan timing

| PARAMETER           | SYMBOL          | MIN | TYP. | MAX | UNIT | NOTE |
|---------------------|-----------------|-----|------|-----|------|------|
| Keyscan time        | t <sub>ks</sub> | -   | 320  | -   | us   |      |
| Keyscan palse width | t <sub>KP</sub> | -   | 80   | -   | us   |      |



# ■ LCD DRIVING WAVE FORM



|        |                                     | МК<br>1 1 2 3 | 21 2 1 | 1 2 3 | МК МК<br>21 2 1 1 2 |
|--------|-------------------------------------|---------------|--------|-------|---------------------|
| СОММК1 | VLCD<br>V1<br>V2<br>V3<br>V4<br>VSS |               |        |       |                     |
| COM1   | VLCD<br>V1<br>V2<br>V3<br>V4<br>VSS |               |        |       |                     |
| COM2   | VLCD<br>V1<br>V2<br>V3<br>V4<br>VSS |               |        |       |                     |
| СОММК2 | VLCD<br>V1<br>V2<br>V3<br>V4<br>VSS |               |        | :     |                     |
| SEG1   | VLCD<br>V1<br>V2<br>V3<br>V4<br>VSS |               |        |       |                     |
| SEG2   | VLCD V1                             |               |        |       |                     |

# ■ APPLICATION CIRCUITS



[CAUTION] The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or pormission of any right leaduding guarantee or permission of any right including the industrial rights.