NE/SA5753 T-77-29 #### DESCRIPTION The NE/SA5753 is a high performance low power CMOS audio signal processing system especially designed to meet the requirements for small size and low voltage operation of hand-held equipment. The NE/SA5753 subsystem includes complementary transmit/receive voice band (300-3000Hz), switched capacitor bandpass filters with pre-emphasis and de-emphasis respectively. a transmit low pass filter, peak deviation limiter for transmit, digitally controlled attenuators for signal level and volume control, audio path mute switches, a programmable DTMF generator, power-down circuitry for low current standby, power-on reset capability, and an I2C interface. When the NE/SA5753 is used with an NE/SA5752 (companding function), the complete audio processing system of an AMPS or TACS cellular telephone is easily implemented. The system also meets the requirements of the proposed NAMPS or NTACS specification, and can be used in cordless telephone applications. The NE5753 can be operated without the I2C bus interface by pulling DFT (Pin 13) HIGH. #### **FEATURES** - Low 3V supply - Miniature SSOP package - Low power - High performance - Built-in programmable DTMF generator - Built-in digitally controlled attenuators for modulation and volume control - Built-in peak-deviation limiter - I<sup>2</sup>C Bus controlled - Power-on reset - Power down capability - Programmable mute control - Meets AMPS/TACS/NAMPS/NTACS requirements #### BENEFITS - Very compact application - Long battery life in portable equipment - Complete cellular audio function with the SA5752 #### **APPLICATIONS** - Celtular radio - Mobile communications - High performance cordless telephones - 2-way radio #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | DWG NO. | | |---------------------|-------------------|------------|---------|--| | 20-Pin Plastic SOL | 0 to +70°C | NE5753D | 0172 | | | 20-Pin Plastic SOL | -40 to +85°C | SA5753D | 0172 | | | 20-Pin Plastic SSOP | 0 to +70°C | NE5753DK | 1640 | | | 20-Pin Plastic SSOP | -40 to +85°C | SA5753DK | 1640 | | NE/SA5753 #### **PIN DESCRIPTIONS** | PIN NO. | SYMBOL | DESCRIPTION | |---------|---------------------|--------------------------------------------------------------| | 1 | TXBF <sub>IN</sub> | Transmit bandpass filter input | | 2 | TXBFOUT | Transmit bandpass filter output | | 3 | PREMPIN | Pre-emphasis input | | 4 | V <sub>DD</sub> | Positive supply | | 5 | VOX <sub>CTL</sub> | Vox control output | | 6 | HPDN | Power-down I/O | | 7 | DEMPOUT | De-emphasis output | | 8 | AUDIOIN | Audio input | | 9 | SPKR <sub>OUT</sub> | Audio output to speaker | | 10 | EAROUT | Audio output to earpiece | | 11 | RX DEMODIN | Rx demodulated audio signal input | | 12 | RX MUTE | RX audio signal mute input | | 13 | DFT | Default input, non-I <sup>2</sup> C or stand-alone operation | | 14 | CLKIN | Clock input (1.2MHz) | | 15 | GND | Ground | | 16 | SCL | I <sup>2</sup> C serial clock line | | 17 | SDA | I <sup>2</sup> C serial data line | | 18 | TX MUTE | Tx audio signal mute input | | 19 | DATA <sub>IN</sub> | Data input | | 20 | TX <sub>OUT</sub> | Transmit output | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | | |-----------------|--------------------------------------|------------------------------|------|--| | V <sub>DD</sub> | Power supply voltage range | -0.3 to 6 | V | | | V <sub>IN</sub> | Voltage applied to any other pin | -0.3 to V <sub>DD</sub> +0.3 | V | | | | Storage temperature | -65 to +150 | °C | | | TA | Ambient operating temperature NE5753 | 0 to 70 | °C | | | | SA5753 | -40 to +85 | °C | | NE/SA5753 #### DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{DD} = +3.0V$ , unless otherwise specified. See test circuit, Figure 4. | | | | | LIMITS | | | | | |--------------------------------|-----------------------------------------------------|-----------------------|--------------------|-------------------|--------------------|--------------------------|--|--| | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | V <sub>DD</sub> | Power supply voltage range | | 2.7 | 3.0 | 5.5 | | | | | I <sub>DD</sub> Supply current | | Operating | | 2.7<br>600<br>200 | | mA<br>μA<br>μA | | | | 1 <sub>H</sub> | Input current high<br>TX MUTE, RX MUTE, HPDN<br>DFT | $V_{IN} = V_{DD}$ | -10<br>0 | 0<br>+10 | +10<br>+30 | μ <b>Α</b><br>μ <b>Α</b> | | | | I <sub>IL</sub> | Input current low<br>TX MUTE, RX MUTE,<br>HPDN, DFT | V <sub>IN</sub> = GND | -30<br>-10 | -10<br>0 | 0<br>+10 | μ <b>λ</b><br>μ <b>λ</b> | | | | V <sub>IH</sub> | Input voltage high | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | | V <sub>IL</sub> | Input voltage low | | 0 | | 0.3V <sub>DD</sub> | V | | | #### **AC ELECTRICAL CHARACTERISTICS** T<sub>A</sub> = 25°C, V<sub>DD</sub> = +3.0V. See test circuit, Figure 4. Clock frequency = 1.2MHz; test level = 0dBV = 77.5mV<sub>RMS</sub> = -20dBm, unless otherwise specified. All gain control blocks (Attenuators) = 0dB gain, NAMPS and VCO bits set to 0. | · | | | | | | | | |--------|--------------------------------------|---------------------------------------|--------------------|--------|------|-------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | RX BPF anti alias rejection | | | 40 | | dB | | | | RX BPF input impedance | f= 1kHz | | 100 | | kΩ | | | | RX BPF gain with de-emphasis | f = 1kHz | -0.5 | 0 | 0.5 | dB | | | | RX BPF gain with de-emphasis | f = 100Hz | | -31 | -29 | dBm0 | | | | RX BPF gain with de-emphasis | f = 300Hz | 9.0 | 9.6 | 11.0 | dBm0 | | | | RX BPF gain with de-emphasis | f = 3kHz | -11.0 | -10.0 | -9.0 | dBm0 | | | | RX BPF gain with de-emphasis | f = 5.9kHz | | -58 | -50 | dBm0 | | | | RX BPF noise with de-emphasis | 300Hz-3kHz | | | | μV <sub>RMS</sub> | | | | RX dynamic range | with deemphasis | | 80 | | dB | | | | DEMPOUT output impedance | f = 1kHz | | | 40 | Ω | | | · | DEMPOUT output swing (1%) | $2k\Omega$ to $V_{DD/2}$ ; $f = 1kHz$ | | 2.4 | | V <sub>P-P</sub> | | | | SPKR <sub>OUT</sub> ouput swing (1%) | $50k\Omega$ to $V_{DD/2}$ ; f = 1kHz | V <sub>DD</sub> -1 | 2.4 | | V <sub>P-P</sub> | | | | EAROUT output swing (1%) | 50kΩ to V <sub>DD/2</sub> ; f = 1kHz | V <sub>DD</sub> -1 | 2.4 | | V <sub>P-P</sub> | | | | SPKR <sub>OUT</sub> noise | | | | | μV <sub>ЯМ8</sub> | | | | SPKR <sub>OUT</sub> noise | | | | | μV <sub>RMS</sub> | | | | CLK <sub>IN</sub> high | | 2.1 | | 3.0 | V | | | | CLK <sub>IN</sub> low | | 0 | | 1.0 | ٧ | | | - | TX BPF anti alias rejection | f > 50kHz | | 40 | | dB | | | | TX BPF input impedance | f = 3kHz | | 100 | | ΚΩ | | | | TX BPF noise | 300 - 3000kHz | | | | μV <sub>RMS</sub> | | | | TX LPF gain | f = 5.9kHz | | -39 | -36 | dBm0 | | | | TX LPF gain with pre-emphasis | f = 1kHz, 0dBV | | 2.43 | | dB | | | | TX LPF gain with pre-emphasis | f = 100Hz | | -19 | | dBm0 | | | | TX LPF gain with pre-emphasis | f = 300Hz | | -10.45 | | dBm0 | | | | TX LPF gain with pre-emphasis | f = 3kHz | | 9.14 | | dBm0 | | | | TX LPF gain with pre-emphasis | f = 5900Hz | | -28 | | dBm0 | | | | TX LPF gain with pre-emphasis | f = 9kHz | | -51 | 1 | dBm0 | | | | TX overall gain | 1kHz | | 2.43 | | dB | | | | TX overall gain | 100Hz | | -58 | -45 | dBm0 | | | | TX overall gain | 300Hz | -11 | -10.4 | -9 | dBm0 | | NE/SA5753 #### AC ELECTRICAL CHARACTERISTICS (continued) | SYMBOL | ] | | | | | | |--------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------------|-----|------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | TX overall gain | 3kHz | 8 | 9 | 9.6 | dBm0 | | | TX overall gain | 5.9kHz | | -52 | -45 | dBm0 | | | TX BPF dynamic range | | | TBD<br>100 | | dB | | · | PREMP <sub>IN</sub> input impedance | f = 3kHz | | | | kΩ | | | TX <sub>OUT</sub> Slew rate | C <sub>L</sub> = 15pF | - | 0.75 | | V/µs | | | Output impedance | f = 3kHz | | | 40 | Ω | | | Output swing (limiting) | | | 1.2 | | V <sub>P-P</sub> | | | Output swing (1% THD) | 5kΩ load (25°C) | | 1.0 | | V <sub>P-P</sub> | | | Analog switches insertion loss | | | 60 | | dB | | | Time delay to mute from RX MUTE or TX MUTE transition | V <sub>IN</sub> = V <sub>IL</sub> to V <sub>IH</sub><br>V <sub>IN</sub> = V <sub>IH</sub> to V <sub>IL</sub> | | 0.5<br>0.5 | | μs<br>μs | #### Table 1. Gain Control Blocks (Bit 0 is Least Significant Bit) | SYMBOL | Bits | TYPICAL STEP (dB) | TYPICAL | GAIN (dB) | | | |----------------|---------|------------------------------------------------------------------------------|---------|----------------|--|--| | | | | MIN | MAX | | | | A1 | 4 | -0.8 | -12.0 | 0 | | | | A2a | 5 | ±0.25 | -3.75 | +3.75 | | | | A2b | 2 | -6, (-12 on first) | -24.0 | 0 | | | | A3 | 4 | -1.0 | -15.0 | 0 | | | | A4 | 4 | ±0.5 | -3.5 | +3.5 | | | | A6 | 4 | -2.0 | -30.0 | 0 | | | | A7 | 4 | ±0.5 | -3.5 | +3.5 | | | | NAMPS | 1 | | | n A2b<br>in A4 | | | | VCO | 1 | | +6.0 | in A4 | | | | For A2a, A4 | and A7: | MSB sets the sign of the gain MSB = 0 for gain MSB = 1 for attenuation | | | | | | For all Gain I | Blocks: | All bits set to 0 = 0dB gain All bits set to 1 = maximum gain or attenuation | | | | | #### **FUNCTIONAL DESCRIPTION** The NE5753 is an audio signal processor designed to meet the requirements of compact low voltage radio telephone equipment. It includes transmit and receive bandpass filters for voiceband (300-3000Hz) with pre-emphasis and de-emphasis respectively, a transmit peak deviation limiter, voice channel mute switches and a data path which can be summed into the transmit channel. An I2C interface is provided for software programmability of a DTMF generator, mute polarity, selection of different power down and operating modes and control of the gain in both the transmit and receive channels Software programmable gain control allows the device to be automatically optimized during equipment production and offers flexibility during normal operation. #### **Gain Blocks** The programmable gain blocks are shown in Table 1 and Figure 4. The purpose for each block is as follows: - a. A1 compensates for microphone gain variations in the transmit path. - b. A2a compensates for transmitter dynamic range variations due to manufacturing tolerances of the NE5753 and NE5752 compandor companion device. To meet AMPS requirements, the dynamic range between the zero crossing signal level of the compandor and the peak signal allowed by the deviation limiter is adjusted to 12.34dB. - c. A2b allows coarse attenuation to be inserted in the transmit path to eliminate positive feedback effects in hands-free - speaker applications. First step is 12dB followed by two steps of 6dB. - d. A3 sets the gain between the DATA<sub>IN</sub> pin (Pin 19) and the TX<sub>OUT</sub> pin (Pin 20) and should be adjusted after A2a and A4 have been previously optimized. The NE5753 will interface directly with the UMA1000T data processor (which produces a 2Vpk data signal). For NAMPS applications an additional 10 to 14dB resistive divider must be added at the DATAIN pin (Pin 19) for a 2V data signal. - e. A4 compensates for transmit gain variations due to manufacturing tolerances of the NE5753, NE5752 and VCO connected to TX<sub>OUT</sub> (Pin 20). After A2a has been adjusted to set dynamic range then A4 is used to set the peak output Objective specification ### Audio processor - filter and control section NE/SA5753 voltage at TX<sub>OUT</sub> (Pin 20) such that a nominal 10kHz/V VCO produces a peak deviation of 12kHz to meet AMPS specifications. - f. A6 is the volume control for both the SPKROUT and EAROUT. - g. A7 compensates for manufacturing tolerances in the NE5753 and preceeding demodulator. For AMPS requirements, a 1kHz tone with 2.9kHz deviation should produce an output signal at DEMPOUT (Pin 7) corresponding to the zero crossing signal level of the expandor. #### **NAMPS and VCO Offsets** For NAMPS applications, a '1' programmed into R5B3 (register 5, bit 3) will offset the transmit gain for NAMPS applications. It is recommended that A2a and A4 be programmed after the NAMPS option is set to compensate for manufacturing tolerances in the NAMPS offset, itself, When the VCO bit of R5B2 is a '1', an extra gain of 6dB is provided at TX<sub>OUT</sub> for direct interface to VCOs with a nominal gain of #### Operation Using the I<sup>2</sup>C **Communications Bus** The NE5753 includes on-chip gain blocks and options which can be programmed through an I2C interface bus. To use this capability, the DFT pin (Pin 13) must be pulled LOW. In this mode, all signal level adjustments can be made through software with no external potentiometers required. With DFT pulled LOW, the HPDN pin (Pin 6) is an OUTPUT having the same value as the program bit in register 5 bit 1 (R5B1) of the control register bit map. The value at the VOX<sub>CTL</sub> output (Pin 5) is the same as the program bit in R8B7. The HPDN and VOX<sub>CTL</sub> outputs can be used to control the state of the NE5752 companion device. #### Power On Reset and Power Down Modes In order to avoid undefined states of the NE5753 when power is initially applied, a power-on-reset circuit is incorporated which defaults RxP and TxP such that the receive and transmit paths are muted if a 'high' voltage is applied to RX MUTE and TX MUTE (Pins 12 and 18). RX MUTE and TX MUTE include on-chip pull up resistors so, during power up, the user may apply a logic '1' to these pins or leave them floating. After power up, the registers can be programmed and the mutes removed by a quick access write to R0. Three software controlled low power modes are provided on the NE5753. These are POWER DOWN (PWDN), IDLE and DENA and can be selected by programming a '1' into R6B2, R6B1 or R6B0 as follows. In PWDN mode (R6B2=1) both the voice and data channels are powered down with the respective I/O pins at a high impedance. In DENA mode (R6B1=1) the voice channels are powered down, but the data channel (from DATAIN and TX<sub>OUT</sub>) is fully active. In IDLE mode (R6B1=1, R6B0=1) both voice and data channels are powered down. (See Table on page 8.) The difference between selecting IDLE and PWDN is that the former maintains the normal operational bias voltages at all voice and data I/O pins and provides a glitch-free transfer from power down to a fully active mode and vice-versa. Although the POWER DOWN mode exhibits lower power consumption, glitches may occur when transferring to an active mode because of the previous high impedance of the I/O The VOX<sub>CTL</sub> and HPDN pins (Pins 5 and 6) still have the same value as R8B7 and R5B1 in all low power modes. #### Operation Without Using the I<sup>2</sup>C Bus The NE5753 can be operated in a default mode with the I2C bus bypassed. To use this mode, the DFT pin (Pin 13) is pulled HIGH. RxP and TxP are then defaulted such that a logic '1' is required at RX MUTE or TX MUTE to mute the appropriate path. DTMF is disabled in the default mode. The HPDN pin (Pin 6) is now an INPUT which will put the NE5753 into POWER DOWN mode when pulled LOW. The VOX<sub>CTL</sub> pin (Pin 5) will follow the value of the control bit in R8B7 prior to pulling DFT HIGH unless the device is programmed without using the I2C protocol, as described below. #### Programming Without the I<sup>2</sup>C Protocol In the default mode, with DFT (Pin 13) pulled HIGH, the registers in the control register bit map are chained together so that bit 0 of a register is connected to bit 7 of the preceeding register with R0B6, R0B7, R1B6 and R1B7 bypassed, i.e., R0B5 is connected to R1B0, R1B5 is connected to R2B0, R2B7 is connected to R3B0, etc. Bits can then be loaded as a serial stream through the SDA pin of the I2C bus by the negative edge of a shifting clock applied at the SCL pin of the I2C bus. When a bit is loaded at SDA it will load first into ROBO and then will be shifted to R8B7 after 68 clock edges. A total of 68 clock pulses (applied at SCL) are therefore required to completely load the registers. In this mode of operation the contents of the register map are also shifted out from the VOX<sub>CTL</sub> pin since it takes the same value as R8B7. After power up there is no reset within the registers so the first 68 bits clock out at the VOX<sub>CTL</sub> pin will have an indeterminate Summary: To use this capability, the DFT pin must be pulled HIGH, the serial bit stream loaded through SCL synchronous with the negative clock edge applied at SCL for 68 clock pulses, and then the DFT pin pulled #### **Cordless Telephone Applications** For cordless telephone applications, a switch S12 is provided (R5B0) to route data through the complete transmit path while inhibiting the voice channel. In the receive path, a quick access mode is provided through the I2C to disable both EAROUT and SPKROUT, by setting R0B0 and R0B1, when data is detected at the DEMPOUT pin (Pin 7). #### I<sup>2</sup>C CHARACTERISTICS The I2C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both SDA and SCL are bidirectional lines connected to a positive supply voltage via a pull-up resistor. When the bus is free, both lines are HIGH. Data transfer may be initiated only when the bus is not busy (both lines HIGH). The output devices, or stages, connected to the bus must have an open drain or open collector output in order to perform the wired-AND function. Data at the I2C bus can be transferred at a rate up to 100kbits/s. The number of devices connected to the bus is solely dependent on the maximum allowed bus capacitance of For devices operating over a wide range of supply voltages, such as the NE5753, the following levels have been defined for a logical LOW and HIGH; $V_{ILMAX} = 0.3V_{DD}$ (max. input LOW voltage) $V_{\text{IHMIN}} = 0.7V_{DD}$ (min. input HIGH voltage) Philips Semiconductors RF Communications Products Objective specification ### Audio processor - filter and control section NE/SA5753 #### **Data Transfer** Data is transferred from a transmitting device to a receiving device with one data bit transferred during each clock pulse on the SCL line. The transmitter also generates the clock once arbitration has given it control of the SCL line. The data on the SDA line must remain stable during the HIGH period of the clock cycle, otherwise it may be interpreted as a control signal. #### Start and Stop Conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH to LOW transition of the data line while the clock line is HIGH is defined as a start condition. A LOW to HIGH transition of the data line while the clock is HIGH is defined as a stop condition. #### **Acknowledgement** Following each byte of data transfered, the receiver must acknowledge successful reception. To do this the transmitter releases the SDA line (allowing it to go HIGH) at the end of each transmitted byte, and it is pulled LOW by the receiver. If this condition is maintained during the next HIGH period of the clock pulse (called the acknowledge clock pulse) then data transfer is resumed. If the receiver does not pull the SDA line LOW, the transmitter will abort the transfer. #### I<sup>2</sup>C Bus Data Configurations The NE5753 is always a slave receiver in the I<sup>2</sup>C bus configuration). The slave address consists of eight bits in the serial mode and is internally fixed. #### **Control Registers** The control register bit map is shown below. Either a quick access or normal address mode can be used, determined by the two MSB bits in the first word following the NE5753 address word. If the quick access mode is used, the registers R0 or R1 can be updated by sending only two bytes of information (address plus update). If R0 or R1 are updated using the address mode, then B7 and B6 of the data word are ignored. In all access modes, incremental register addressing is supported with following words updating the next register until a 'stop' bit is sent. ### High Tone DTMF Register MSB LSB HD7 HD6 HD5 HD4 HD3 HD2 HD1 HD0 The eight bits determine the output frequency by the following formula.: High Frequency = 1200kHz/6/HD where HD is the value of the register. ### Low Tone DTMF Register MSB LD7 LD6 LD5 LD4 LD3 LD2 LD1 LD0 The eight bits determine the output frequency by the following formula.: Low Frequency = 1200kHz/14/LD where LD is the value of the register. The operation of the 96ms DTMF timer is initiated by the loading of the low tone DTMF register. This timer terminates transmission of the tones as the generated tones cross the reference level after 96ms. The on time of the tones can thus vary by up to one cycle of the tones. Continuous tones can be obtained by again loading DTC = 1 in R1, bit 5. Single tones can be obtained by loading 2 into the unused tone register to silence it. Loading a value of 1 or 0 into the registers will default the register value to 256 or 255, respectively. Phase continuous frequency modulation can be produced by loading a new value into a DTMF register during continuous operation (DTC=1). NE/SA5753 #### 12C Address and Access | İ | S | A7 A6 A5 A4 A3 A2 A1 A0 | ACK | F7 F6 F5 F4 F3 F2 F1 F0 | ACK | <br>Р | |---|---|-------------------------|-----|-------------------------|-----|-------| | | | | | | | | S = start, A0 = 0, ACK = acknowledge, P = stop, A7-0 = NE5753 address fixed internally at 1000000. Access mode is determined by F7, F6. All access modes support incremental addressing. | Mode | F7 | F6 | Action | | | | |------------------------------------------|----|----------------------------|---------------------------|--|--|--| | quick access 0 | | 0 | Load F5-F0 to R0B5 - R0B0 | | | | | quick access | 0 | 1 | Load F5-F0 to R1B5 - R1B0 | | | | | test mode 1 0 For test only. DO NOT USE. | | For test only. DO NOT USE. | | | | | | address mode 1 1 F3-F0 point to register | | F3-F0 point to register | | | | | Address Map | REG | Address | | | | Register Bits | | | | | | | | |-----|---------|----|----|----|---------------|-------|-------|-------|-------|-------|------------|--------| | nEG | F3 | F2 | F1 | FO | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | | R0 | 0 | 0 | 0 | 0 | Y | Υ | RxM | TxM | A2bb1 | A2bb0 | S9 | S10 | | R1 | 0 | 0 | 0 | 1 | Υ | Y | DTC | S4 | S8 | S13 | <b>S</b> 7 | S2 | | R2 | 0 | 0 | 1 | 0 | HD7 | HD6 | HD5 | HD4 | HD3 | HD2 | HD1 | HDO | | R3 | 0 | 0 | 1 | 1 | LD7 | LD6 | LD5 | LD4 | LD3 | LD2 | LD1 | LD0 | | R4 | 0 | 1 | 0 | 0 | A1b3 | A1b2 | A1b1 | A1b0 | A4b3 | A4b2 | A4b1 | A4b0 | | R5 | 0 | 1 | 0 | 1 | A6b3 | A6b2 | A6b1 | A6b0 | NAMPS | VCO | HPDN | S12 | | R6 | 0 | 1 | 1 | 0 | A2ab4 | A2ab3 | A2ab2 | A2ab1 | A2ab0 | PWDN | IDLE 1 | IDLE 0 | | R7 | 0 | 1 | 1 | 1 | A3b3 | A3b2 | A3b1 | A3b0 | A7b3 | A7b2 | A7b1 | A7b0 | | R8 | 1 | 0 | 0 | 0 | VOXCTL | S3 | S5 | S6 | S11 | RxP | TxP | S1 | Y = ignored in address mode. For all bits TRUE = '1' program bits for gain block A1 TxP = transmit mute polarity A1b3-0 = A2ab4-0 = program bits for gain block A2a DTC DTMF continuous S1 = bypass TXBPF program bits for gain block A2b A2bb1-0 = program bits for gain block A3 A3b3-0 = bypass compressor in TX path, inhibit pre-emph input bypass pre-emp and limiter in Tx path S3 = A4b4-0 = program bits for gain block A4 S4 = enable DTMF to TX path and inhibit PREMP and S2. program bits for gain block A5 A5b2-0 S5 = A6b3-0 = program bits for gain block A6 bypass RXBPF program bits for gain block A7 A7b3-0 **S**6 bypass de-emph in RX path HD7-0 high tone DTMF **S7** bypass expandor in RX path, inhibit audio input enable DTMF to RX path and inhibit AUDIO<sub>IN</sub> and S7. low tone DTMF 58 LD7-0 program bit for NAMPS offset NAMPS S9 enable SPKR<sub>OUT</sub> S10 = VCO 6dB higher TX<sub>OUT</sub> enable EAR<sub>OUT</sub> bypass TXLPF RxM \$11 = receive mute S12 = cordless data option established TxΜ transmit mute **RxP** receive mute polarity S13 = enable data path VOX<sub>CTL</sub> enable VOX of compandor/expander circuit. This bit appears at the VOX<sub>CTL</sub> pin (Pin 5) of the NE5753. enable power down of compandor circuit. This bit appears at the HPDN pin (Pin 6) of the NE5753 **HPDN** PWDN, IDLE1, IDLE0 see Table below #### Low Power Modes (R6B0 - R6B2) | PWDN | IDLE1 | IDLE0 | | |------|-------|-------|------------------------------------------------------------------------------------------------| | 1 | Х | X | (PWDN) Complete power down except I <sup>2</sup> C, I/Os high impedance. | | 0 | 1 | 0 | (DENA) Low power, I/Os at V <sub>DD</sub> /2, DATA <sub>IN</sub> to TX <sub>OUT</sub> enabled. | | 0 | 1 | 1 | (IDLE) Low power, I/Os at VDD/2, DATAIN to TX <sub>OUT</sub> disabled. | | 0 | 0 | 0 | Normal operation. | | 0 | 0 | 1 | DATA <sub>IN</sub> to TX <sub>OUT</sub> disabled. | X = don't care. Philips Semiconductors RF Communications Products Objective specification ### Audio processor - filter and control section Objective specification Philips Semiconductors RF Communications Products Audio processor - filter and control section Objective specification # Audio processor - filter and control section