# DATA SHEET



# SILICON POWER MOS FET NE5520379A

# 3.2 V OPERATION SILICON RF POWER LDMOS FET FOR GSM/DCS DUAL-BAND PHONE TRANSMISSION AMPLIFIERS

#### **DESCRIPTION**

The NE5520379A is an N-channel silicon power MOS FET specially designed as the transmission power amplifier for 3.2 V GSM 900 handsets. Dies are manufactured using our NEWMOS technology and housed in a surface mount package. This device can deliver 34.6 dBm output power with 68% power efficiency at 915 MHz under the 2.8 V supply voltage.

#### **FEATURES**

: Pout = 35.5 dBm TYP. (VDS = 3.2 V, VGS = 2.5 V, f = 915 MHz, Pin = 25 dBm) · High output power

: Pout = 33.0 dBm TYP. (VDS = 3.2 V, VGS = 2.5 V, f = 1.785 MHz, Pin = 25 dBm)

High power added efficiency : nadd = 65% TYP, (VDs = 3.2 V, Vgs = 2.5 V, f = 915 MHz, Pin = 25 dBm)

:  $\eta_{add} = 35\%$  TYP. (VDS = 3.2 V, VGS = 2.5 V, f = 1.785 MHz, Pin = 25 dBm)

: GL = 16.0 dB TYP. (VDS = 3.2 V, VGS = 2.5 V, f = 915 MHz, Pin = 10 dBm) High linear gain

:  $G_L = 8.5 \text{ dB TYP}$ .  $(V_{DS} = 3.2 \text{ V}, V_{GS} = 2.5 \text{ V}, f = 1.785 \text{ MHz}, P_{in} = 10 \text{ dBm})$ 

Surface mount package  $: 5.7 \times 5.7 \times 1.1 \text{ mm MAX}.$ 

Single supply :  $V_{DS} = 2.8 \text{ to } 6.0 \text{ V}$ 

### **APPLICATIONS**

 Digital cellular phones : 3.2 V GSM/DCS Dual-Band handsets

Others : General purpose amplifiers for 1.6 to 2.0 GHz TDMA applications

### ORDERING INFORMATION

| Part Number                             | Package                                       | Marking | Supplying Form                                                                                                                  |    |
|-----------------------------------------|-----------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|----|
| NE5520379A-T1                           | 79A                                           | А3      | 12 mm wide embossed taping     Gate pin face the perforation side of the tape     Qty 1 kpcs/reel                               |    |
| NE5520379A-T1A                          |                                               |         | <ul> <li>12 mm wide embossed taping</li> <li>Gate pin face the perforation side of the tape</li> <li>Qty 5 kpcs/reel</li> </ul> |    |
| <b>Remark</b> To order ev<br>Part numbe | aluation samples, co<br>r for sample order: N |         | sales office.                                                                                                                   | 30 |

Caution Observe precautions when handling because these devices are sensitive to electrostatic discharge.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC Compound Semiconductor Devices representative for availability and additional information.

Document No. PU10122EJ03V0DS (3rd edition) Date Published July 2003 CP(K) Printed in Japan

The mark ★ shows major revised points.



## ABSOLUTE MAXIMUM RATINGS (TA = +25°C)

Symbol Unit Parameter Ratings Drain to Source Voltage Vos 15.0 ٧ Gate to Source Voltage  $V_{\text{GS}}$ 5.0 ٧ Drain Current ΙD 1.5 Α DNote 3.0 Α Drain Current (Pulse Test) 20 Total Power Dissipation Ptot W 125  ${}^{\circ}C$ Channel Temperature Tch  ${}^{\circ}C$ Storage Temperature Tstg -65 to +125

**Note** Duty Cycle  $\leq$  50%, Ton  $\leq$  1 s

### RECOMMENDED OPERATING CONDITIONS

Parameter Symbol **Test Conditions** MIN. TYP. MAX. Unit Drain to Source Voltage Vos 3.2 6.0 V 2.8 Gate to Source Voltage Vgs 0 2.5 3.5 ٧ Drain Current (Pulse Test) lο Duty Cycle  $\leq$  50%, Ton  $\leq$  1 s 1.75 2.0 Α Input Power Pin f = 1.8 GHz, V<sub>DS</sub> = 3.6 V 24 25 26 dBm

 $\bigstar$ 

%

%

38

35



Drain Efficiency

Power Added Efficiency

# ELECTRICAL CHARACTERISTICS (TA = +25°C)

| Parameter                                                         | Symbol             | Test Conditions                                                                                          | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------|
| Gate to Source Leak Current                                       | Igss               | V <sub>G</sub> S = 6.0 V                                                                                 |      |      | 100  | nA   |
| Drain to Source Leakage Current (Zero Gate Voltage Drain Current) | Inss               | V <sub>DS</sub> = 8.5 V                                                                                  | _    | ı    | 100  | nA   |
| Gate Threshold Voltage                                            | V <sub>th</sub>    | V <sub>DS</sub> = 3.5 V, I <sub>D</sub> = 1 mA                                                           | 1.0  | 1.35 | 2.0  | V    |
| Transconductance                                                  | Gm                 | V <sub>DS</sub> = 3.5 V, I <sub>D</sub> = 0.8 to 1.0 A                                                   | -    | 2.5  | ı    | S    |
| Drain to Source Breakdown Voltage                                 | BV <sub>DSS</sub>  | loss = 10 μA                                                                                             | 15   | 20   | ı    | V    |
| Thermal Resistance                                                | Rth                | Channel to Case                                                                                          | -    | ı    | 5    | °C/W |
| Linear Gain                                                       | GL                 | f = 915 MHz, P <sub>in</sub> = 10 dBm,<br>V <sub>DS</sub> = 3.2 V, V <sub>GS</sub> = 2.5 V, <b>Note</b>  | -    | 16.0 | ı    | dB   |
| Output Power                                                      | Pout               | f = 915 MHz, Pin = 25 dBm,                                                                               | _    | 35.5 | -    | dBm  |
| Drain Efficiency                                                  | $\eta_{	extsf{d}}$ | V <sub>DS</sub> = 3.2 V, V <sub>GS</sub> = 2.5 V, <b>Note</b>                                            | _    | 68   | -    | %    |
| Power Added Efficiency                                            | $\eta$ add         |                                                                                                          | _    | 65   | -    | %    |
| Linear Gain                                                       | GL                 | f = 1 785 MHz, P <sub>n</sub> = 10 dBm,<br>V <sub>DS</sub> = 3.2 V, V <sub>GS</sub> = 2.5 V, <b>Note</b> | _    | 8.5  | _    | dB   |
| Output Power                                                      | Pout               | f = 1 785 MHz, P <sub>in</sub> = 25 dBm,                                                                 | 31.0 | 33.0 | -    | dBm  |
| •                                                                 |                    |                                                                                                          |      |      |      |      |

V<sub>DS</sub> = 3.2 V, V<sub>GS</sub> = 2.5 V, **Note** 

**Note** DC performance is 100% testing. RF performance is testing several samples per wafer. Wafer rejection criteria for standard devices is 1 reject for several samples.

 $\eta_{\mathsf{d}}$ 

 $\eta_{\rm add}$ 

3

### **★** TYPICAL CHARACTERISTICS (TA = +25°C)





# OUTPUT POWER, DRAIN CURRENT vs. INPUT POWER



# OUTPUT POWER, DRAIN CURRENT vs. GATE TO SOURCE VOLTAGE



# SET DRAIN CURRENT vs. GATE TO SOURCE VOLTAGE



# DRAIN EFFICIENCY, POWER ADDED EFFICIENCY vs. INPUT POWER



# DRAIN EFFICIENCY, POWER ADDED EFFICIENCY vs. GATE TO SOURCE VOLTAGE



Gate to Source Voltage Vos (V)







DRAIN EFFICIENCY, POWER ADDED EFFICIENCY vs. INPUT POWER



OUTPUT POWER, DRAIN CURRENT vs. INPUT POWER (1 785 MHz)



DRAIN EFFICIENCY, POWER ADDED EFFICIENCY vs. INPUT POWER



OUTPUT POWER, DRAIN CURRENT vs. GATE TO SOURCE VOLTAGE



DRAIN EFFICIENCY, POWER ADDED
EFFICIENCY vs. GATE TO SOURCE VOLTAGE



Gate to Source Voltage Vss (V)





Remark The graphs indicate nominal characteristics.



### **S-PARAMETERS**

S-parameters/Noise parameters are provided on the NEC Compound Semiconductor Devices Web site in a form (S2P) that enables direct import to a microwave circuit simulator without keyboard input.

Click here to download S-parameters.

[RF and Microwave] → [Device Parameters]

URL http://www.csd-nec.com/

## LARGE SIGNAL IMPEDANCE (VDS = 3.2 V, IDset = 600 mA, Pin = 25 dBm)

| f (MHz) | Zin (Ω) | $ZoL\left(\Omega ight)^{Note}$ |  |  |
|---------|---------|--------------------------------|--|--|
| 1 785   | TBD     | TBD                            |  |  |

Note ZoL is the conjugate of optimum load impedance at given voltage, idling current, input power and frequency.

7

# **★ PACKAGE DIMENSIONS**

79A (UNIT: mm)



# 79A PACKAGE RECOMMENDED P.C.B. LAYOUT (UNIT: mm)



8



### RECOMMENDED SOLDERING CONDITIONS

This product should be soldered and mounted under the following recommended conditions. For soldering methods and conditions other than those recommended below, contact your nearby sales office.

| Soldering Method | Soldering Conditions                                                                                                                                                                                                              | Condition Symbol                                                                                                          |          |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------|
| Infrared Reflow  | Peak temperature (package surface temperature) Time at peak temperature Time at temperature of 220°C or higher Preheating time at 120 to 180°C Maximum number of reflow processes Maximum chlorine content of rosin flux (% mass) | : 260°C or below<br>: 10 seconds or less<br>: 60 seconds or less<br>: 120±30 seconds<br>: 3 times<br>: 0.2%(Wt.) or below | IR260    |
| VPS              | Peak temperature (package surface temperature) Time at temperature of 200°C or higher Preheating time at 120 to 150°C Maximum number of reflow processes Maximum chlorine content of rosin flux (% mass)                          | : 215°C or below<br>: 25 to 40 seconds<br>: 30 to 60 seconds<br>: 3 times<br>: 0.2%(Wt.) or below                         | VP215    |
| Wave Soldering   | Peak temperature (molten solder temperature) Time at peak temperature Preheating temperature (package surface temperature) Maximum number of flow processes Maximum chlorine content of rosin flux (% mass)                       | : 260°C or below<br>: 10 seconds or less<br>: 120°C or below<br>: 1 time<br>: 0.2%(Wt.) or below                          | WS260    |
| Partial Heating  | Peak temperature (pin temperature) Soldering time (per pin of device) Maximum chlorine content of rosin flux (% mass)                                                                                                             | : 350°C or below<br>: 3 seconds or less<br>: 0.2%(Wt.) or below                                                           | HS350-P3 |

Caution Do not use different soldering methods together (except for partial heating).

Data Sheet PU10122EJ03V0DS

- The information in this document is current as of July, 2003. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation, NEC Compound Semiconductor Devices, Ltd. and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).

M8E 00.4-0110

### ▶For further information, please contact

#### NEC Compound Semiconductor Devices, Ltd. http://www.csd-nec.com/

E-mail: salesinfo@csd-nec.com (sales and general)

techinfo@csd-nec.com (technical)

5th Sales Group, Sales Division TEL: +81-44-435-1588 FAX: +81-44-435-1579

#### **NEC Compound Semiconductor Devices Hong Kong Limited**

E-mail: ncsd-hk@elhk.nec.com.hk (sales, technical and general)
Hong Kong Head Office TEL: +852-3107-7303 FAX: +852-3107-7309 Hong Kong Head Office TEL: +886-2-8712-0478 FAX: +886-2-2545-3859 Taipei Branch Office TEL: +82-2-558-2120 FAX: +82-2-558-5209 Korea Branch Office

### NEC Electronics (Europe) GmbH http://www.ee.nec.de/

TEL: +49-211-6503-01 FAX: +49-211-6503-487

#### California Eastern Laboratories, Inc. http://www.cel.com/

TEL: +1-408-988-3500 FAX: +1-408-988-0279