### N Doc. Number: | <b>奇美電子</b> | PRODUCT | SPECIFICATIO | |---------------|---------|--------------| | HIMELINNOLIIX | | | | | | | | Tentative Specification | |---------------------------| | Preliminary Specification | □ Approval Specification # **MODEL NO.: N133HSE SUFFIX: EB1** | Customer: Common Model | | | | | |------------------------------------------------------------------------------|-----------|--|--|--| | APPROVED BY | SIGNATURE | | | | | Name / Title<br>Note | | | | | | Please return 1 copy for your confirmation with your signature and comments. | | | | | | Approved By | Checked By | Prepared By | |--------------|--------------|--------------| | 楊竣傑 | 曹文彬 | 呂宜靜 | | 2012-02-08 | 2012-01-31 | 2012-01-18 | | 20:07:16 CST | 09:38:44 CST | 13:50:44 CST | Version 0.1 10 February 2012 1/29 # **CONTENTS** | 1. GENERAL DESCRIPTION | 4 | |----------------------------------------------|----| | 1.1 OVERVIEW | 4 | | 1.2 GENERAL SPECIFICATIONS | 4 | | 2. MECHANICAL SPECIFICATIONS | 4 | | 2.1 CONNECTOR TYPE | | | 3. ABSOLUTE MAXIMUM RATINGS | 5 | | 3.1 ABSOLUTE RATINGS OF ENVIRONMENT | 5 | | 3.2 ELECTRICAL ABSOLUTE RATINGS | | | 3.2.1 TFT LCD MODULE | | | 4. ELECTRICAL SPECIFICATIONS | 6 | | 4.1 FUNCTION BLOCK DIAGRAM | | | 4.2. INTERFACE CONNECTIONS | | | 4.3 ELECTRICAL CHARACTERISTICS | 8 | | 4.3.1 LCD ELETRONICS SPECIFICATION | 8 | | 4.3.2 LED CONVERTER SPECIFICATION | 10 | | 4.3.3 BACKLIGHT UNIT | 12 | | 4.4 DISPLAY PORT SIGNAL TIMING SPECIFICATION | 13 | | 4.4.1 DISPLAY PORT INTERFACE | 13 | | 4.5 DISPLAY TIMING SPECIFICATIONS | 14 | | 4.6 POWER ON/OFF SEQUENCE | 15 | | 5. OPTICAL CHARACTERISTICS | 17 | | 5.1 TEST CONDITIONS | 17 | | 5.2 OPTICAL SPECIFICATIONS | 17 | | 6. RELIABILITY TEST ITEM | 20 | | 7. PACKING | 21 | | 7.1 MODULE LABEL | 21 | | 7.2 CARTON | 22 | | 7.3 PALLET | 23 | | 8. PRECAUTIONS | 24 | | 8.1 HANDLING PRECAUTIONS | 24 | | 8.2 STORAGE PRECAUTIONS | 24 | | 8.3 OPERATION PRECAUTIONS | 24 | | Appendix. EDID DATA STRUCTURE | 25 | | Appendix OUTLINE DRAWING | 28 | Version 0.1 10 February 2012 2 / 29 ### REVISION HISTORY | Version | Date | Page | Description | |---------|--------------|-------|----------------------------------| | 0.0 | Nov.22, 2011 | All | Spec. Ver. 0.0 was first issued. | | 0.1 | Dec.15, 2011 | 12 | 4.3.3 BACKLIGHT UNIT | | | | 22~23 | 7.2 CARTON, 7.3 PALLET | | | | 25~27 | Appendix EDID DATA STRUCTURE | | | | | | | | | | | | | | | | Version 0.1 10 February 2012 3 / 29 ### 1. GENERAL DESCRIPTION #### 1.1 OVERVIEW N133HSE – EB1 is a 13.3" TFT Liquid Crystal Display module with LED Backlight unit and 30 pins eDP interface. This module supports 1920 x 1080 FHD mode and can display 16,777,216 colors. The optimum viewing angle is at 6 o'clock direction. The converter module for Backlight is built in. #### 1.2 GENERAL SPECIFICATIONS | Item | Specification | Unit | Note | |-------------------|-----------------------------------------------------|------------|------| | Screen Size | 13.3 diagonal | | | | Driver Element | a-si TFT active matrix | 4 | - | | Pixel Number | 1920 x R.G.B. x 1080 | pixel | - | | Pixel Pitch | 0.1529 (H) x 0.1529 (V) | mm | - | | Pixel Arrangement | RGB vertical stripe | | - | | Display Colors | 16,777,216 | color | - | | Transmissive Mode | Normally black | - | - | | Surface Treatment | Hard coating (3H), Glare | - | - | | Luminance, White | 350 | Cd/m2 | | | Power Consumption | Total (6.39 W)(Max.) @ cell (1.24W)(Max.), BL (5.15 | 5 W)(Max.) | (1) | Note (1) The specified power consumption (with converter efficiency) is under the conditions at VCCS = 3.3 V, fv = 60 Hz, LED\_VCCS = Typ, fPWM = 200 Hz, Duty=100% and Ta = $25 \pm 2 \,^{\circ}\text{C}$ , whereas mosaic pattern is displayed. #### 2. MECHANICAL SPECIFICATIONS | | Item | Min. | Тур. | Max. | Unit | Note | |-------------|-------------------------|--------|--------|--------|------|------| | | Horizontal (H) | 305.05 | 305.35 | 305.65 | mm | | | Module Size | Vertical (V) (W/ PCBA) | 187.47 | 187.77 | 188.07 | mm | (1) | | | Thickness (T) (W/ PCBA) | NA | 2.7 | 2.85 | mm | | | Active Area | Horizontal | 293.46 | 293.76 | 294.06 | mm | | | Active Area | Vertical | 164.94 | 165.24 | 165.54 | mm | | | Weight | | - | 245 | 260 | g | | Note (1) Please refer to the attached drawings for more information of front and back outline dimensions. #### 2.1 CONNECTOR TYPE Please refer Appendix Outline Drawing for detail design. Connector Part No.: IPEX-20455-030E-12 or FOXCONN GS13301-1110S-7H or equivalent User's connector Part No: IPEX-20453-030T-01 or equivalent Version 0.1 10 February 2012 4 / 29 ### 3. ABSOLUTE MAXIMUM RATINGS #### 3.1 ABSOLUTE RATINGS OF ENVIRONMENT | Item | Symbol | Value | | Unit | Note | |-------------------------------|-----------------|-------|------|-------|----------| | item | Symbol | Min. | Max. | Offic | NOLE | | Storage Temperature | T <sub>ST</sub> | -20 | +60 | °C | (1) | | Operating Ambient Temperature | T <sub>OP</sub> | 0 | +50 | °C | (1), (2) | - Note (1) (a) 90 %RH Max. ( $Ta \le 40 \, ^{\circ}C$ ). - (b) Wet-bulb temperature should be 39 °C Max. (Ta > 40 °C). - (c) No condensation. - Note (2) The temperature of panel surface should be 0 °C min. and 60 °C max. #### 3.2 ELECTRICAL ABSOLUTE RATINGS #### 3.2.1 TFT LCD MODULE | Item | Symbol | Value | | Unit | Note | |----------------------------------|-----------------|-------|----------|-------|-------| | item | Cymbol | Min. | Max. | Offic | 14010 | | Power Supply Voltage | VCCS | -0.3 | +4.0 | V | (1) | | Logic Input Voltage | V <sub>IN</sub> | -0.3 | VCCS+0.3 | V | (1) | | Converter Input Voltage | LED_VCCS | -0.3 | (25) | V | | | Converter Control Signal Voltage | LED_PWM, | -0.3 | (5) | V | | | Converter Control Signal Voltage | LED_EN | -0.3 | (5) | V | | Note (1) Stresses beyond those listed in above "ELECTRICAL ABSOLUTE RATINGS" may cause permanent damage to the device. Normal operation should be restricted to the conditions described in "ELECTRICAL CHARACTERISTICS". Version 0.1 10 February 2012 5 / 29 ### 4. ELECTRICAL SPECIFICATIONS #### **4.1 FUNCTION BLOCK DIAGRAM** ### 4.2. INTERFACE CONNECTIONS #### PIN ASSIGNMENT | Pin | Symbol | Description | Remark | |-----|--------|---------------------------------------|--------| | 1 | NC | No Connection (Reserved for CMI test) | | | 2 | H_GND | High Speed Ground | | | 3 | ML1- | Complement Signal-Lane 0 | | | 4 | ML1+ | True Signal-Main Lane 0 | | | 5 | H_GND | High Speed Ground | | | 6 | ML0- | Complement Signal-Lane 0 | | | 7 | ML0+ | True Signal-Main Lane 0 | | | 8 | H_GND | High Speed Ground | | | 9 | AUX+ | True Signal-Auxiliary Channel | | | 10 | AUX- | Complement Signal-Auxiliary Channel | | | 11 | H_GND | High Speed Ground | | | 12 | vccs | Power Supply +3.3 V (typical) | | | 13 | vccs | Power Supply +3.3 V (typical) | | | 14 | NC | No Connection (Reserved for CMI test) | | | 15 | GND | Ground | | | 16 | GND | Ground | | | 17 | HPD | Hot Plug Detect | | | 18 | BL_GND | BL Ground | | | 19 | BL_GND | BL Ground | | | 20 | BL_GND | BL Ground | | | 21 | BL_GND | BL Ground | | | 22 | LED_EN | BL_Enable Signal of LED Converter | | Version 0.1 10 February 2012 6 / 29 | 23 | LED_PWM | Converter | | |----|----------|---------------------------------------|--| | 24 | NC | No Connection (Reserved for CMI test) | | | 25 | NC | No Connection (Reserved for CMI test) | | | 26 | LED_VCCS | BL Power | | | 27 | LED_VCCS | BL Power | | | 28 | LED_VCCS | BL Power | | | 29 | LED_VCCS | BL Power | | | 30 | NC | No Connection (Reserved for CMI test) | | Note (1) The first pixel is odd as shown in the following figure. Version 0.1 10 February 2012 7 / 29 ### 4.3 ELECTRICAL CHARACTERISTICS #### 4.3.1 LCD ELETRONICS SPECIFICATION | Parameter | | | Cymbol | | Value | | Unit | Note | |----------------------|-----------|-------------------|----------|------|-------|-------|---------|------| | r arameter | | Symbol | Min. | Тур. | Max. | Offic | Note | | | Power Supply Voltage | | vccs | 3.0 | 3.3 | 3.6 | V | (1)- | | | HPD | High | High Level | | 3.0 | - | 3.6 | V | | | ПРО | Low Level | | | 0 | - | 0.4 | V | | | Ripple Voltage | | | $V_{RP}$ | - | 50 | - | mV | (1)- | | Inrush Current | | I <sub>RUSH</sub> | - | - | 1.5 | A | (1),(2) | | | Mosaic | | Mosaic | loo | | (343) | (376) | mA | (3)a | | Power Supply Curre | HIL | White | lcc | | (408) | (448) | mA | (3)b | Note (1) The ambient temperature is $Ta = 25 \pm 2$ °C. Note (2) I<sub>RUSH</sub>: the maximum current when VCCS is rising I<sub>IS</sub>: the maximum current of the first 100ms after power-on Measurement Conditions: Shown as the following figure. Test pattern: White. #### VCCS rising time is 0.5ms Version 0.1 10 February 2012 8 / 29 Note (3) The specified power supply current is under the conditions at VCCS = 3.3 V, Ta = $25 \pm 2$ °C, DC Current and $f_v$ = 60 Hz, whereas a power dissipation check pattern below is displayed. a. Mosaic Pattern Active Area b. White Pattern Active Area #### 4.3.2 LED CONVERTER SPECIFICATION | Davas | Comala al | | Value | | l lm:4 | Nete | | |---------------------------------------|----------------|----------------------|-------|--------|--------|------|------| | Parar | neter | Symbol | Min. | Тур. | Max. | Unit | Note | | Converter Input power supply voltage | | LED_Vccs | (5.0) | (12.0) | (21.0) | V | | | Converter Inrush Cu | ırrent | ILED <sub>RUSH</sub> | - | - | (1.5) | А | (1) | | EN Control Lovel | Backlight On | | (2.3) | - | (5.0) | V | | | EN Control Level | Backlight Off | | (0) | - | (0.5) | V | | | | PWM High Level | | (2.3) | - | (5.0) | V | | | PWM Control Level | PWM Low Level | | (0) | - | (0.5) | V | | | DIAMA O | 2.4 | | (10) | - | (100) | % | | | PWM Control Duty F | Katio | | (5) | - | (100) | % | (2) | | PWM Control Permissive Ripple Voltage | | VPWM_pp | - | | (100) | mV | | | PWM Control Frequency | | f <sub>PWM</sub> | (190) | _ | (2K) | Hz | (3) | | LED Power Current | LED_VCCS =Typ. | ILED | (293) | (329) | (429) | mA | (4) | Note (1) ILED<sub>RUSH</sub>: the maximum current when LED\_VCCS is rising, $\ensuremath{\mathsf{ILED}_{\mathsf{IS}}}\!$ : the maximum current of the first 100ms after power-on, Measurement Conditions: Shown as the following figure. LED\_VCCS = Typ, Ta = 25 $\pm$ 2 °C, $f_{PWM}$ = 200 Hz, Duty=100%. Version 0.1 10 February 2012 10 / 29 Global LCD Panel Exchange Center ### PRODUCT SPECIFICATION ### VLED rising time is 0.5ms - Note (2) If the PWM control duty ratio is less than 10%, there is some possibility that acoustic noise or backlight flash can be found. And it is also difficult to control the brightness linearity. - If PWM control frequency is applied in the range less than 1KHz, the "waterfall" phenomenon on the screen may be found. To avoid the issue, it's a suggestion that PWM control frequency should follow the criterion as below. PWM control frequency $$f_{\text{PWM}}$$ should be in the range $$(N+0.33)*f \leq f_{\text{PWM}} \leq (N+0.66)*f$$ $$N: \text{Integer} \quad (N \geq 3)$$ $$f: \text{Frame rate}$$ Note (4) The specified LED power supply current is under the conditions at "LED\_VCCS = Typ.", Ta = 25 ± 2 °C, f<sub>PWM</sub> = 200 Hz, Duty=100%. #### 4.3.3 BACKLIGHT UNIT Ta = 25 ± 2 °C | Donomoton | Cy made al | Value | | | | Note | | |------------------------------------|------------|-------------|-------|-------|------|--------------------|--| | Parameter | Symbol | Min. Typ. M | | Max. | Unit | Note | | | LED Light Bar Power Supply Voltage | VL | 25.2 | 27 | 29.7 | ٧ | (1)(2)(Duty(1009)) | | | LED Light Bar Power Supply Current | IL | 125.4 | 132 | 138.6 | mA | -(1)(2)(Duty100%) | | | Power Consumption | PL | 3.160 | 3.564 | 4.116 | W | (3) | | | LED Life Time | $L_BL$ | 12,000 | - | - | Hrs | (4) | | Note (1) LED current is measured by utilizing a high frequency current meter as shown below : - Note (2) For better LED light bar driving quality, it is recommended to utilize the adaptive boost converter with current balancing function to drive LED light-bar. - Note (3) $P_L = I_L \times V_L$ (Without LED converter transfer efficiency) - Note (4) The lifetime of LED is defined as the time when it continues to operate under the conditions at Ta = 25 ±2 $^{\circ}$ C and I<sub>L</sub> = 20 mA(Per EA) until the brightness becomes $\leq$ 50% of its original value. ### 4.4 DISPLAY PORT SIGNAL TIMING SPECIFICATION #### 4.4.1 DISPLAY PORT INTERFACE | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-----------------------------------------------------------|-----------|------|------|------|------|--------| | Differential Signal Common Mode Voltage(MainLink and AUX) | VCM | 0 | | 2 | V | (1)(3) | | AUX AC Coupling Capacitor | $C_{AUX}$ | 75 | | 200 | nF | (2) | - Note (1) Display port interface related AC coupled signals should follow VESA DisplayPort Standard Version1. Revision 1a and VESA Embedded DisplayPort<sup>™</sup> Standard Version 1.1. - (2) The AUX AC Coupling Capacitor should be placed on Source Devices. - (3)The source device should pass the test criteria described in DisplayPortCompliance Test Specification (CTS) 1.1 Version 0.1 10 February 2012 13 / 29 ### 4.5 DISPLAY TIMING SPECIFICATIONS The input signal timing specifications are shown as the following table and timing diagram. | Signal | Item | Symbol | Min. | Тур. | Max. | Unit | Note | |--------|-----------------------------------|--------|--------|-------|--------|------|------| | DCLK | Frequency | 1/Tc | TBD | 138.5 | TBD | MHz | - | | | Vertical Total Time | TV | TBD | 1112 | TBD | TH | - | | | Vertical Active Display Period | TVD | 1080 | 1080 | 1080 | TH | - | | DE | Vertical Active Blanking Period | TVB | TV-TVD | 30 | TV-TVD | TH | - | | DE | Horizontal Total Time | TH | TBD | 2080 | TBD | Tc | - | | | Horizontal Active Display Period | THD | 1920 | 1920 | 1920 | Tc | - | | | Horizontal Active Blanking Period | THB | TH-THD | 160 | TH-THD | Tc | - | ### INPUT SIGNAL TIMING DIAGRAM Version 0.1 10 February 2012 14 / 29 ### 4.6 POWER ON/OFF SEQUENCE Version 0.1 10 February 2012 15 / 29 ### Timing Specifications: | Parameter | Description | Reqd. | Val | ue | Unit | Notes | | |----------------|-------------------------------------------------------------|--------|-----|-----|-------|-------|--| | Parameter | Description | Ву | Min | Max | Offic | Notes | | | t1 | Power rail rise time, 10% to 90% | Source | 0.5 | 10 | ms | - | | | t2 | Delay from LCD,VCCS to black video generation | Sink | 0 | 200 | ms | - | | | t3 | Delay from LCD,VCCS to HPD high | Sink | 0 | 200 | ms | - | | | t4 | Delay from HPD high to link training initialization | Source | - | - | ms | - | | | t5 | Link training duration | Source | - | - | ms | - | | | t6 | Link idle | Source | - | - | ms | - | | | t7 | Delay from valid video data from Source to video on display | Sink | 0 | 50 | ms | - | | | t8 | Delay from valid video data from Source to backlight on | Source | - | - | ms | - | | | t9 | Delay from backlight off to end of valid video data | Source | - | - | ms | - | | | t10 | Delay from end of valid video data from Source to power off | Source | 0 | 500 | ms | - | | | t11 | VCCS power rail fall time, 90% to 10% | Source | 0.5 | 10 | ms | - | | | t12 | VCCS Power off time | Source | 500 | - | ms | - | | | t <sub>A</sub> | LED power rail rise time, 10% to 90% | Source | 0.5 | 10 | ms | - | | | t <sub>B</sub> | LED power rail fall time, 90% to 10% | Source | 0 | 10 | ms | - | | | t <sub>C</sub> | Delay from LED power rising to LED dimming signal | Source | 10 | - | ms | - | | | t <sub>D</sub> | Delay from LED dimming signal to LED power falling | Source | 10 | - | ms | - | | | t <sub>E</sub> | Delay from LED dimming signal to LED enable signal | Source | 10 | - | ms | - | | | t <sub>F</sub> | Delay from LED enable signal to LED dimming signal | Source | 10 | - | ms | - | | - Note (1) Please don't plug or unplug the interface cable when system is turned on. - Note (2) Please avoid floating state of the interface signal during signal invalid period. - Note (3) It is recommended that the backlight power must be turned on after the power supply for LCD and the interface signal is valid. Version 0.1 10 February 2012 16 / 29 ### 5. OPTICAL CHARACTERISTICS #### **5.1 TEST CONDITIONS** | Item | Symbol | Value | Unit | | | | | |-----------------------------|----------------------------|------------------------------------------------------------|------|--|--|--|--| | Ambient Temperature | Ta | 25±2 | °C | | | | | | Ambient Humidity | Ha | 50±10 %RH | | | | | | | Supply Voltage | $V_{CC}$ | 3.3 | V | | | | | | Input Signal | According to typical value | ording to typical value in "3. ELECTRICAL CHARACTERISTICS" | | | | | | | LED Light Bar Input Current | Ι <sub>L</sub> | 132 | mA | | | | | The measurement methods of optical characteristics are shown in Section 5.2. The following items should be measured under the test conditions described in Section 5.1 and stable environment shown in Note (5). #### **5.2 OPTICAL SPECIFICATIONS** | | | 1 | | 1 | | | | | |-----------------------|---------------|------------------|--------------------------------------------|-------|-------|------------|-------------------|------------------| | Item | | Symbol | Condition | Min. | Тур. | Max. | Unit | Note | | Contrast Ratio | | CR | | 600 | 800 | - | - | (2), (5),<br>(7) | | Decrease Time | | $T_R$ | | - 1 | 14 | 19 | ms | (2) (7) | | Response Time | , | $T_F$ | | | 11 | 16 | ms | (3), (7) | | Average Lumina | ance of White | Lave | | 295 | 350 | - | cd/m <sup>2</sup> | (4), (6),<br>(7) | | | Dod | Rx | $\theta_x = 0^\circ, \ \theta_Y = 0^\circ$ | | TBD | | - | | | | Red | Ry | Viewing Normal<br>Angle | | TBD | Typ + 0.03 | - | (1) (7) | | | Green | Gx | | Тур – | TBD | | - | | | Color | | Gy | | | TBD | | - | | | Color<br>Chromaticity | Dluc | Bx | | 0.03 | TBD | | - | (1), (7) | | | Blue | Ву | | | TBD | | - | | | | White | Wx | | | 0.308 | | - | | | | vviile | Wy | | | 0.324 | | | | | | Horizontal | $\theta_{x}$ + | | 80 | 89 | | | | | Viouring Angle | Honzoniai | $\theta_{x}$ - | OD>10 | 80 | 89 | - | Dog | (1), (5), | | Viewing Angle | \/owticel | θ <sub>Y</sub> + | CR≥10 | 80 | 89 | - | Deg. | (7) | | | Vertical | $\theta_{Y}$ - | | 80 | 89 | - | | | | White Variation | of 5 Points | $\delta W_{5p}$ | θ <sub>x</sub> =0°, θ <sub>Y</sub> =0° | 70 | 80 | - | % | (5), (6), | Note (1) Definition of Viewing Angle ( $\theta x$ , $\theta y$ ) Normal Version 0.1 17 / 29 Global LCD Panel Exchange Center ### PRODUCT SPECIFICATION Note (2) Definition of Contrast Ratio (CR): The contrast ratio can be calculated by the following expression. Contrast Ratio (CR) = L63 / L0 L63: Luminance of gray level 63 L 0: Luminance of gray level 0 CR = CR(1) CR (X) is corresponding to the Contrast Ratio of the point X at Figure in Note (6). ### Note (3) Definition of Response Time (T<sub>R</sub>, T<sub>F</sub>): Note (4) Definition of Average Luminance of White (LAVE): Measure the luminance of gray level 63 at 5 points $$L_{AVE} = [L (1) + L (2) + L (3) + L (4) + L (5)] / 5$$ L(x) is corresponding to the luminance of the point X at Figure in Note (6) ### Note (5) Measurement Setup: The LCD module should be stabilized at given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting Backlight for 20 minutes in a windless room. Note (6) Definition of White Variation ( $\delta W$ ): Measure the luminance of gray level 63 at 5 points $\delta W_{5p} = \{ \text{Minimum [L (1)~L (5)] / Maximum [L (1)~L (5)]} \}^* 100\%$ Note (7) The listed optical specifications refer to the initial value of manufacture, but the condition of the specifications after long-term operation will not be warranted. Version 0.1 10 February 2012 19 / 29 ### 6. RELIABILITY TEST ITEM | Test Item | Test Condition | Note | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------| | High Temperature Storage Test | 60°C, 240 hours | | | Low Temperature Storage Test | -20°C, 240 hours | | | Thermal Shock Storage Test | -20°C, 0.5hour←→60°C, 0.5hour; 100cycles, 1hour/cycle | | | High Temperature Operation Test | 50°C, 240 hours | (1) (2) | | Low Temperature Operation Test | 0°C, 240 hours | | | High Temperature & High Humidity Operation Test | 50°C, RH 80%, 240hours | | | ESD Test (Operation) | 150pF, 330Ω, 1sec/cycle<br>Condition 1 : Contact Discharge, ±8KV<br>Condition 2 : Air Discharge, ±15KV | (1) | | Shock (Non-Operating) | 220G, 2ms, half sine wave,1 time for each direction of ±X,±Y,±Z | (1)(3) | | Vibration (Non-Operating) | 1.5G / 10-500 Hz, Sine wave, 30 min/cycle, 1cycle for each X, Y, Z | (1)(3) | Note (1) criteria: Normal display image with no obvious non-uniformity and no line defect. Note (2) Evaluation should be tested after storage at room temperature for more than two hour Note (3) At testing Vibration and Shock, the fixture in holding the module has to be hard and rigid enough so that the module would not be twisted or bent by the fixture. Version 0.1 10 February 2012 20 / 29 #### 7. PACKING #### 7.1 MODULE LABEL The barcode nameplate is pasted on each module as illustration, and its definitions are as following explanation. - (a) Model Name: N133HSE EB1 - (b) Revision: Rev. XX, for example: C1, C2 ...etc. Serial ID includes the information as below: (a) Manufactured Date: Year: 0~9, for 2010~2019 Month: 1~9, A~C, for Jan. ~ Dec. Day: 1~9, A~Y, for 1<sup>st</sup> to 31<sup>st</sup>, exclude I, O and U - (b) Revision Code: cover all the change - (c) Serial No.: Manufacturing sequence of product - (d) Product Line: 1 -> Line1, 2 -> Line 2, ...etc. - (e) UL logo: "XXXX" is factory ID #### 7.2 CARTON Box Dimensions : 540(L)\*450(W)\*320(H) Weight : Approx. TBD Kg (40 module .per. 1box) Version 0.1 10 February 2012 22 / 29 #### 7.3 PALLET Version 0.1 10 February 2012 23 / 29 #### 8. PRECAUTIONS #### 8.1 HANDLING PRECAUTIONS - (1) The module should be assembled into the system firmly by using every mounting hole. Be careful not to twist or bend the module. - (2) While assembling or installing modules, it can only be in the clean area. The dust and oil may cause electrical short or damage the polarizer. - (3) Use fingerstalls or soft gloves in order to keep display clean during the incoming inspection and assembly process. - (4) Do not press or scratch the surface harder than a HB pencil lead on the panel because the polarizer is very soft and easily scratched. - (5) If the surface of the polarizer is dirty, please clean it by some absorbent cotton or soft cloth. Do not use Ketone type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanently damage the polarizer due to chemical reaction. - (6) Wipe off water droplets or oil immediately. Staining and discoloration may occur if they left on panel for a long time. - (7) If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contacting with hands, legs or clothes, it must be washed away thoroughly with soap. - (8) Protect the module from static electricity, it may cause damage to the C-MOS Gate Array IC. - (9) Do not disassemble the module. - (10) Do not pull or fold the LED wire. - (11) Pins of I/F connector should not be touched directly with bare hands. #### 8.2 STORAGE PRECAUTIONS - (1) High temperature or humidity may reduce the performance of module. Please store LCD module within the specified storage conditions. - (2) It is dangerous that moisture come into or contacted the LCD module, because the moisture may damage LCD module when it is operating. - (3) It may reduce the display quality if the ambient temperature is lower than 10 °C. For example, the response time will become slowly, and the starting voltage of LED will be higher than the room temperature. #### 8.3 OPERATION PRECAUTIONS Version 0.1 - (1) Do not pull the I/F connector in or out while the module is operating. - (2) Always follow the correct power on/off sequence when LCD module is connecting and operating. This can prevent the CMOS LSI chips from damage during latch-up. - (3) The startup voltage of Backlight is approximately 1000 Volts. It may cause electrical shock while assembling with converter. Do not disassemble the module or insert anything into the Backlight unit. 10 February 2012 24 / 29 ### Appendix. EDID DATA STRUCTURE The EDID (Extended Display Identification Data) data formats are to support displays as defined in the VESA Plug & Display and FPDI standards. | Value (hex) 00 FF FF FF FF O0 OD AE 42 13 00 00 00 00 | Value (binary) 00000000 11111111 1111111 1111111 111111 | |----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | 00<br>FF<br>FF<br>FF<br>FF<br>FF<br>00<br>0D<br>AE<br>42<br>13<br>00<br>00 | 00000000<br>11111111<br>11111111<br>11111111<br>111111 | | FF<br>FF<br>FF<br>FF<br>O0<br>OD<br>AE<br>42<br>13<br>00<br>00 | 1111111<br>1111111<br>1111111<br>1111111<br>111111 | | FF<br>FF<br>FF<br>FF<br>00<br>0D<br>AE<br>42<br>13<br>00<br>00 | 11111111<br>11111111<br>11111111<br>11111111<br>000000 | | FF<br>FF<br>FF<br>00<br>0D<br>AE<br>42<br>13<br>00<br>00 | 1111111<br>1111111<br>1111111<br>1111111<br>00000000 | | FF<br>FF<br>FF<br>00<br>0D<br>AE<br>42<br>13<br>00<br>00 | 11111111<br>11111111<br>11111111<br>00000000<br>00001101<br>10101110<br>01000010<br>0001001 | | FF FF 00 00 0D AE 42 13 00 00 | 1111111<br>1111111<br>00000000<br>00001101<br>10101110<br>01000010<br>0001001 | | FF<br>00<br>0D<br>AE<br>42<br>13<br>00 | 11111111<br>00000000<br>00001101<br>10101110<br>01000010<br>0001001 | | 00<br>0D<br>AE<br>42<br>13<br>00<br>00 | 00000000<br>00001101<br>10101110<br>01000010<br>0001001 | | 0D AE 42 13 00 00 | 00001101<br>10101110<br>01000010<br>00010011 | | AE 42 13 00 00 | 10101110<br>01000010<br>00010011 | | 42<br>13<br>00<br>00 | 01000010<br>00010011 | | 13<br>00<br>00 | 00010011 | | 00 | | | 00 | 00000000 | | | | | I 00 | 00000000 | | | 00000000 | | | 00000000 | | | 00110100 | | 15 | 00010101 | | 01 | 00000001 | | 04 | 00000100 | | A5 | 10100101 | | 1C | 00011100 | | 10 | 00010000 | | 78 | 01111000 | | 02 | 00000010 | | 93 | 10010011 | | ) AD | 10101101 | | A9 | 10101001 | | 53 | 01010011 | | 4C | 01001100 | | 96 | 10010110 | | 25 | 00100101 | | 11 | 00010001 | | 4F | 01001111 | | 53 | 01010011 | | 00 | 00000000 | | 00 | 00000000 | | 00 | 00000000 | | | 0000001 | | | 00000001 | | | 00000001 | | | 00000001 | | | 04 A5 1C 10 78 02 93 AD A9 53 4C 96 25 11 4F 53 00 00 | Version 0.1 10 February 2012 25 / 29 The copyright belongs to CHIMEI InnoLux. Any unauthorized use is prohibited. **②** # PRODUCT SPECIFICATION | 40 | 0.4 | Oten dend timing ID # 2 | 01 | 00000001 | |----|-----|------------------------------------------------------------------------------------------|----|----------| | 42 | 2A | Standard timing ID # 3 | | | | 43 | 2B | Standard timing ID # 3 | 01 | 00000001 | | 44 | 2C | Standard timing ID # 4 | 01 | 00000001 | | 45 | 2D | Standard timing ID # 4 | 01 | 00000001 | | 46 | 2E | Standard timing ID # 5 | 01 | 00000001 | | 47 | 2F | Standard timing ID # 5 | 01 | 0000001 | | 48 | 30 | Standard timing ID # 6 | 01 | 00000001 | | 49 | 31 | Standard timing ID # 6 | 01 | 00000001 | | 50 | 32 | Standard timing ID # 7 | 01 | 00000001 | | 51 | 33 | Standard timing ID # 7 | 01 | 00000001 | | 52 | 34 | Standard timing ID # 8 | 01 | 00000001 | | 53 | 35 | Standard timing ID # 8 | 01 | 00000001 | | 54 | 36 | Detailed timing description # 1 Pixel clock ("138.78MHz", According to VESA CVT Rev1.4) | 36 | 00110110 | | 55 | 37 | # 1 Pixel clock (hex LSB first) | 36 | 00110110 | | 56 | 38 | # 1 H active ("1920") | 80 | 10000000 | | 57 | 39 | # 1 H blank ("160") | A0 | 10100000 | | 58 | 3A | # 1 H active : H blank ("1920 :160") | 70 | 01110000 | | 59 | 3B | # 1 V active ("1080") | 38 | 00111000 | | 60 | 3C | # 1 V blank ("32") | 20 | 00100000 | | 61 | 3D | # 1 V active : V blank ("1080 :32") | 40 | 01000000 | | 62 | 3E | # 1 H sync offset ("46") | 2E | 00101110 | | 63 | 3F | # 1 H sync pulse width ("30") | 1E | 00011110 | | 64 | 40 | # 1 V sync offset : V sync pulse width ("2 : 4") | 24 | 00100100 | | 65 | 41 | # 1 H sync offset : H sync pulse width : V sync offset : V sync width ("46: 30 : 2 : 4") | 00 | 00000000 | | 66 | 42 | # 1 H image size ("282 mm") | 1A | 00011010 | | 67 | 43 | # 1 V image size ("165 mm") | A5 | 10100101 | | 68 | 44 | # 1 H image size : V image size ("282 : 165") | 10 | 00010000 | | 69 | 45 | # 1 H boarder ("0") | 00 | 00000000 | | 70 | 46 | # 1 V boarder ("0") | 00 | 00000000 | | | | # 1 Non-interlaced, Normal, no stereo, Separate sync, H/V pol | 18 | 00011000 | | 71 | 47 | Negatives | 10 | 00011000 | | 72 | 48 | Detailed timing description # 2 Pixel clock ("92.52MHz", According to VESA CVT Rev1.4) | 24 | 00100100 | | 73 | 49 | # 2 Pixel clock (hex LSB first) | 24 | 00100100 | | 74 | 4A | # 2 H active ("1920") | 80 | 10000000 | | 75 | 4B | # 2 H blank ("160") | A0 | 10100000 | | 76 | 4C | # 2 H active : H blank ("1920 :160") | 70 | 01110000 | | 77 | 4D | # 2 V active ("1080") | 38 | 00111000 | | 78 | 4E | # 2 V blank ("32") | 20 | 00100000 | | 79 | 4F | # 2 V active : V blank ("1080 :32") | 40 | 01000000 | | 80 | 50 | # 2 H sync offset ("46") | 2E | 00101110 | | 81 | 51 | # 2 H sync pulse width ("30") | 1E | 00011110 | | 82 | 52 | # 2 V sync offset : V sync pulse width ("2 : 4") | 24 | 00100100 | | 83 | 53 | # 2 H sync offset : H sync pulse width : V sync offset : V sync width ("46: 30 : 2 : 4") | 00 | 00000000 | | 84 | 54 | # 1 H image size ("282 mm") | 1A | 00011010 | | 85 | 55 | # 1 V image size ("165 mm") | A5 | 10100101 | Version 0.1 10 February 2012 26 / 29 The copyright belongs to CHIMEI InnoLux. Any unauthorized use is prohibited. | 86 | 56 | # 1 H image size : V image size ("282 : 165") | 10 | 00010000 | |-----|----|-------------------------------------------------------------------------|----|----------| | 87 | 57 | # 2 H boarder ("0") | 00 | 00000000 | | 88 | 58 | # 2 V boarder ("0") | 00 | 00000000 | | 89 | 59 | # 2 Non-interlaced, Normal, no stereo, Separate sync, H/V pol Negatives | 18 | 00011000 | | 90 | 5A | Detailed timing description # 3 | 00 | 00000000 | | 91 | 5B | # 3 Flag | 00 | 00000000 | | 92 | 5C | # 3 Reserved | 00 | 00000000 | | 93 | 5D | # 3 FE (hex) defines ASCII string (Vendor "CMO", ASCII) | FE | 11111110 | | 94 | 5E | # 3 Flag | 00 | 00000000 | | 95 | 5F | # 3 1st character of string ("C") | 43 | 01000011 | | 96 | 60 | # 3 2nd character of string ("M") | 4D | 01001101 | | 97 | 61 | # 3 3rd character of string ("N") | 4E | 01001110 | | 98 | 62 | # 3 New line character indicates end of ASCII string | 0A | 00001010 | | 99 | 63 | # 3 Padding with "Blank" character | 20 | 00100000 | | 100 | 64 | # 3 Padding with "Blank" character | 20 | 00100000 | | 101 | 65 | # 3 Padding with "Blank" character | 20 | 00100000 | | 102 | 66 | # 3 Padding with "Blank" character | 20 | 00100000 | | 103 | 67 | # 3 Padding with "Blank" character | 20 | 00100000 | | 104 | 68 | # 3 Padding with "Blank" character | 20 | 00100000 | | 105 | 69 | # 3 Padding with "Blank" character | 20 | 00100000 | | 106 | 6A | # 3 Padding with "Blank" character | 20 | 00100000 | | 107 | 6B | # 3 Padding with "Blank" character | 20 | 00100000 | | 108 | 6C | Detailed timing description # 4 | 00 | 00000000 | | 109 | 6D | # 4 Flag | 00 | 00000000 | | 110 | 6E | # 4 Reserved | 00 | 00000000 | | 111 | 6F | # 4 FE (hex) defines ASCII string (Model Name"N156B3-L03", ASCII) | FE | 11111110 | | 112 | 70 | # 4 Flag | 00 | 00000000 | | 113 | 71 | # 4 1st character of name ("N") | 4E | 01001110 | | 114 | 72 | # 4 2nd character of name ("1") | 31 | 00110001 | | 115 | 73 | # 4 3rd character of name ("3") | 33 | 00110011 | | 116 | 74 | # 4 4th character of name ("3") | 33 | 00110011 | | 117 | 75 | # 4 5th character of name ("H") | 48 | 01001000 | | 118 | 76 | # 4 6th character of name ("S") | 53 | 01010011 | | 119 | 77 | # 4 7th character of name ("E") | 45 | 01000101 | | 120 | 78 | # 4 8th character of name ("-") | 2D | 00101101 | | 121 | 79 | # 4 9th character of name ("E") | 45 | 01000101 | | 122 | 7A | # 4 Ath character of name ("B") | 42 | 01000010 | | 123 | 7B | # 4 Bth character of name ("1") | 31 | 00110001 | | 124 | 7C | # 4 New line character indicates end of ASCII string | 0A | 00001010 | | 125 | 7D | # 4 Padding with "Blank" character | 20 | 00100000 | | 126 | 7E | No extension | 00 | 00000000 | | 127 | 7F | Checksum | CD | 11001101 | Version 0.1 10 February 2012 27 / 29 ### Appendix. OUTLINE DRAWING #### NOTES : - 1. FLATNESS 0.5 mm MAX - 2. LCD MODULE INPUT CONNECTOR: IPEX20455-030E-12 OR EQUIVALENT. - 3. IN ORDER TO AVOID ABNORMAL DISPLAY, POOLING AND WHITE SPOT, NO OVERLAPPING IS SUGGESTED AT CABLES, ANTENNAS, CAMERA, WLAN, WAM OR OTHER FOREIGN OBJECTS OVER COF DRIVER IC, TOON AND VR LOCATION. - 4. GAP BETWEEN BEZEL AND PANEL : 0.5mm MAX. - 5. LVDS CONNECTOR IS MEASURED AT PIN1 AND ITS MATING LINE. - 6. "( )" MARKS THE REFERENCE DIMENSION. Version 0.1 10 February 2012 29 / 29