

## SRAM

## **512K x 8 SRAM**

3.3V OPERATION WITH OUTPUT ENABLE, REVOLUTIONARY PINOUT

#### **FEATURES**

- All I/O pins are 5V tolerant
- High speed: 12, 15, 20, 25 and 35ns
- High-performance, low-power, CMOS double-metal process
- Multiple center power and ground pins for improved noise immunity
- Single +3.3V ±0.3V power supply
- Easy memory expansion with  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  options
- All inputs and outputs are TTL-compatible
- Fast OE access time: 6, 8, 10, 12 and 15ns
- Complies to JEDEC low-voltage TTL standards

| OPTIONS                     | MARKING |
|-----------------------------|---------|
| Timing                      |         |
| 12ns access                 | -12     |
| 15ns access                 | -15     |
| 20ns access                 | -20     |
| 25ns access                 | -25     |
| 35ns access                 | -35     |
| Packages                    |         |
| Plastic SOJ (400 mil)       | DJ      |
| Plastic TSOP (400 mil)      | TG      |
| 2V data retention           | L       |
| Low power                   | P       |
| Temperature                 |         |
| Commercial (0°C to +70°C)   | None    |
| Industrial (-40°C to +85°C) | IT      |
| Automotive (-40°C to +125°C | ) AT    |

(-55°C to +125°C) Part number example: MT5LC512K8D4DJ-20 P

NOTE: Not all combinations of operating temperature, speed, data retention and low power are necessarily available. Please contact the factory for availability of specific part number combinations.

XT

#### **GENERAL DESCRIPTION**

The MT5LC512K8D4 is organized as a 524,288 x 8 SRAM using a four-transistor memory cell with a highspeed, low-power CMOS process. Micron 4 Meg SRAMs are fabricated using double-layer metal, triple-layer polysilicon technology.

For flexibility in high-speed memory applications, Micron offers chip enable  $(\overline{CE})$  and output enable  $(\overline{OE})$ capability. These enhancements can place the outputs in High-Z for additional flexibility in system design.

|              | PIN A                    | SSIGNMEN             | NT (Top Vi           | ew)                 |
|--------------|--------------------------|----------------------|----------------------|---------------------|
| 3            | <b>36-Pin SOJ</b> (SD-6) |                      | <b>36-Pin</b><br>(SE |                     |
| A0 [         |                          | 36 NC                | A0 [ 1               | 36 D NC             |
| A1 [         | 2                        | 35 A18               | A1 [] 2<br>A2 [] 3   | 35 A18<br>34 A17    |
| A2 [<br>A3 [ | 3                        | 34 D A17<br>33 D A16 | A2 [] 3<br>A3 [] 4   | 34 LI A17<br>33 A16 |
| A3 L         | 5                        | 33 H A15             | A3 U 4<br>A4 🗆 5     | 32 A15              |
| ČĒ I         | 6                        | 31 DE                | CE II 6              | 31 DE               |
| DQ1          | 7                        | 30 D DQ8             | DQ1 [] 7             | 30 DQ8              |
| DQ2          | 8                        | 29 T DQ7             | DQ2   8              | 29 T DQ7            |
| Vcc [        | 9                        | 28 5 Vss             | Vcc 🛮 9              | 28 Vss              |
| Vss [        | 10                       | 27 Vcc               | Vss 🗆 10             | 27 Vcc              |
| DQ3 [        | 11                       | 26 DQ6               | DQ3 💆 11             | 26 DQ6              |
| DQ4 [        | 12                       | 25 DQ5               | DQ4 [ 12             | 25 DQ5              |
| WE [         | 13                       | 24 D A14             | WE [ 13              | 24 A14              |
| A5 [         | 14                       | 23 A13               | A5 🛘 14              | 23 A13              |
| A6 [         | 15                       | 22 A12               | A6 🛘 15              | 22 A12              |
| A7 [         | 16                       | 21 A11               | A7 📮 16              | 21 A11              |
| A8 [         | 17                       | 20 A10               | A8 🛘 17              | 20 A10              |
| A9 [         | 18                       | 19 NC                | A9 🛘 18              | 19 D NC             |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |
|              |                          |                      |                      |                     |

Writing to these devices is accomplished when write enable (WE) and CE inputs are both LOW. Reading is accomplished when  $\overline{WE}$  remains HIGH and  $\overline{CE}$  goes LOW. The device offers a reduced power standby mode when disabled. This allows system designers to meet low standby power requirements.

The "P" version also provides a 90 percent reduction in TTL standby current (ISB1) through the use of gated inputs, which also facilitate the design of battery-backed systems. That is, the gated inputs simplify the design effort and circuitry required to protect against inadvertent battery current drain during power-down, when inputs may be at undefined levels.

All devices operate from a single +3.3V power supply and all inputs and outputs are fully TTL-compatible and 5V tolerant. These low-voltage parts are ideal for mixed 3.3V and 5V systems.

Extended



### **FUNCTIONAL BLOCK DIAGRAM**



### **TRUTH TABLE**

| MODE         | ŌĒ | CE | WE | DQ     | POWER   |
|--------------|----|----|----|--------|---------|
| STANDBY      | Х  | Н  | Х  | HIGH-Z | STANDBY |
| READ         | L  | L  | Н  | Q      | ACTIVE  |
| NOT SELECTED | Н  | L  | Н  | HIGH-Z | ACTIVE  |
| WRITE        | Х  | L  | L  | D      | ACTIVE  |

### THERMAL IMPEDENCE (EST)16

| PACKAGE | NUMBER<br>OF PINS | POWER DISSIPATION (watts) | θ <sub>JC</sub> *<br>(°C/W) | θ <sub>JA</sub> *<br>(°C/W) |
|---------|-------------------|---------------------------|-----------------------------|-----------------------------|
| SOJ     | 36                | 1.0                       | 15                          | 55                          |
| TSOP    | 36                | 1.0                       | 5                           | 65                          |

<sup>\*</sup>The thermal impedence numbers assume the device is socketted on a PC board and air flow is zero.



#### **ABSOLUTE MAXIMUM RATINGS\***

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

\*\*Maximum junction temperature depends upon package type, cycle time, loading, ambient temperature and airflow. See technical note TN-05-14 for more information.

## ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; Vcc = 3.3V $\pm$ 0.3V)

| DESCRIPTION                  | CONDITIONS                            | SYMBOL | MIN        | MAX | UNITS | NOTES |
|------------------------------|---------------------------------------|--------|------------|-----|-------|-------|
| Input High (Logic 1) Voltage |                                       | ViH    | 2.2        | 5.5 | V     | 1, 2  |
| Input Low (Logic 0) Voltage  |                                       | VIL    | -0.5       | 0.8 | V     | 1, 2  |
| Input Leakage Current        | $0V \le V$ IN $\le V$ CC              | ILi    | -1         | 1   | μА    |       |
| Output Leakage Current       | Output(s) disabled<br>0V ≤ Vouт ≤ Vcc | ILo    | -1         | 1   | μА    |       |
| Output High Voltage          | loн = -4.0mA                          | Vон    | 2.4        |     | V     | 1     |
| Output Low Voltage           | IoL = 8.0mA                           | Vol    | To produce | 0.4 | V     | 1     |
| Supply Voltage               |                                       | Vcc    | 3.0        | 3.6 | V     | 1     |

|                                    |                                                                    | 41     |     |     |     | MAX |     |     |       |       |
|------------------------------------|--------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|-------|-------|
| DESCRIPTION                        | CONDITIONS                                                         | SYMBOL | VER | -12 | -15 | -20 | -25 | -35 | UNITS | NOTES |
| Power Supply<br>Current: Operating | CE ≤ VIL; Vcc = MAX<br>outputs open<br>f = MAX = 1/tRC             | lcc    |     | 185 | 165 | 160 | 155 | 145 | mA    | 3     |
| Power Supply                       | CE ≥ VIH; Vcc = MAX                                                | lone   | STD | 35  | 30  | 25  | 25  | 20  | mA    |       |
| Current: Standby                   | outputs open<br>f = MAX = 1/ <sup>t</sup> RC                       | ISB1   | Р   | 1.0 | 1.0 | 1.0 | 1.0 | 1.0 | mA    |       |
|                                    | CE ≥ Vcc - 0.2V;<br>Vcc = MAX                                      | IsB2   | STD | 1.0 | 1.0 | 1.0 | 1.0 | 1.0 | mA    |       |
|                                    | $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le V_{SS} + 0.2V$ ; $f = 0$ |        | Р   | 1.0 | 1.0 | 1.0 | 1.0 | 1.0 | mA    |       |

#### **CAPACITANCE**

| DESCRIPTION        | CONDITIONS                       | SYMBOL | MAX | UNITS | NOTES |
|--------------------|----------------------------------|--------|-----|-------|-------|
| Input Capacitance  | T <sub>A</sub> = 25°C; f = 1 MHz | Cı     | 5   | pF    | 4     |
| Output Capacitance | Vcc = 3.3V                       | Co     | 7   | pF    | 4     |



### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS**

(Notes 5, 13) (0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C; Vcc = 3.3V  $\pm$ 0.3V)

| DESCRIPTION                        |                   | -1  | 12  | -   | 15  | -2  | 20  | -2  | 25  | -3  | 35  |       |             |
|------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------------|
| DEGOIN HON                         | SYM               | MIN | MAX | UNITS | NOTES       |
| READ Cycle                         |                   |     |     |     |     |     |     |     |     | •   |     |       | <del></del> |
| READ cycle time                    | tRC               | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns    |             |
| Address access time                | <sup>t</sup> AA   |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  | ns    |             |
| Chip Enable access time            | tACE              |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  | ns    |             |
| Output hold from address change    | tOH               | 3   |     | 3   |     | 3   |     | 3   |     | 3   |     | ns    |             |
| Chip Enable to output in Low-Z     | <sup>t</sup> LZCE | 3   |     | 3   |     | 5   |     | 5   |     | 5   |     | ns    | 7           |
| Chip disable to output in High-Z   | tHZCE             |     | 6   |     | 7   |     | 8   |     | 10  |     | 15  | ns    | 6, 7        |
| Chip Enable to power-up time       | <sup>t</sup> PU   | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns    |             |
| Chip disable to power-down time    | <sup>t</sup> PD   |     | 12  |     | 15  |     | 20  |     | 25  |     | 35  | ns    |             |
| Output Enable access time          | <sup>t</sup> AOE  |     | 6   |     | 8   |     | 10  |     | 12  |     | 15  | ns    |             |
| Output Enable to output in Low-Z   | tLZOE             | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns    |             |
| Output disable to output in High-Z | †HZOE             |     | 5   |     | 6   |     | 7   |     | 10  |     | 12  | ns    | 6           |
| WRITE Cycle                        |                   |     |     | •   |     |     |     |     |     |     |     |       |             |
| WRITE cycle time                   | tWC               | 12  |     | 15  |     | 20  |     | 25  |     | 35  |     | ns    |             |
| Chip Enable to end of write        | tCW               | 8   |     | 10  |     | 12  |     | 15  |     | 20  |     | ns    |             |
| Address valid to end of write      | tAW.              | 8   |     | 10  |     | 12  |     | 15  |     | 20  |     | ns    |             |
| Address setup time                 | <sup>t</sup> AS   | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns    |             |
| Address hold from end of write     | <sup>t</sup> AH   | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns    |             |
| WRITE pulse width                  | tWP1              | 8   |     | 9   |     | 12  |     | 15  |     | 20  |     | ns    |             |
| WRITE pulse width                  | tWP2              | 9   |     | 11  |     | 14  |     | 17  |     | 22  |     | ns    |             |
| Data setup time                    | t <sub>DS</sub>   | 6   |     | 7   |     | 8   |     | 10  |     | 15  |     | ns    |             |
| Data hold time                     | <sup>t</sup> DH   | 0   |     | 0   |     | 0   |     | 0   |     | 0   |     | ns    |             |
| Write disable to output in Low-Z   | tLZWE             | 3   |     | 3   |     | 5   |     | 5   |     | 5   |     | ns    | 7           |
| Write Enable to output in High-Z   | <sup>t</sup> HZWE |     | 5   |     | 6   |     | 8   |     | 10  |     | 15  | ns    | 6, 7        |



#### **AC TEST CONDITIONS**

| Input pulse levels            | Vss to 3.0V         |
|-------------------------------|---------------------|
| Input rise and fall times     | 3ns                 |
| Input timing reference levels | 1.5V                |
| Output reference levels       | 1.5V                |
| Output load                   | See Figures 1 and 2 |



Fig. 1 OUTPUT LOAD EQUIVALENT

Fig. 2 OUTPUT LOAD EQUIVALENT

#### **NOTES**

- 1. All voltages referenced to Vss (GND).
- 2. Overshoot: V<sub>IH</sub> ≤ +6.0V for t ≤ <sup>t</sup>RC/2 Undershoot: V<sub>IL</sub> ≥ -2.0V for t ≤ <sup>t</sup>RC/2 Power-up: V<sub>IH</sub> ≤ +6.0V and V<sub>CC</sub> ≤ 3.1V for t ≤ 200msec.
- 3. Icc is dependent on output loading and cycle rates.
- 4. This parameter is sampled.
- 5. Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted.
- tHZCE, tHZOE and tHZWE are specified with CL = 5pF as in Fig. 2. Transition is measured ±200mV from steady state voltage.
- At any given temperature and voltage condition, <sup>t</sup>HZCE is less than <sup>t</sup>LZCE and <sup>t</sup>HZWE is less than <sup>t</sup>LZWE.
- 8.  $\overline{\text{WE}}$  is HIGH for READ cycle.
- 9. Device is continuously selected. All chip enables and output enables are held in their active state.

- 10. Address valid prior to, or coincident with, latest occurring chip enable.
- 11. <sup>t</sup>RC = Read Cycle Time.
- 12. Chip enable and write enable can initiate and terminate a WRITE cycle.
- Contact Micron for IT/AT/XT timing and current specifications; they may differ from the commercial temperature range specifications shown in this data sheet.
- 14. Output enable (OE) is inactive (HIGH).
- 15. Output enable  $(\overline{OE})$  is active (LOW).
- 16. Micron does not warrant functionality nor reliability of any product in which the junction temperature exceeds 150°C. Care should be taken to limit power to acceptable levels.

## DATA RETENTION ELECTRICAL CHARACTERISTICS (L and LP versions only)

| DESCRIPTION                             | CONDITIONS                                            | SYMBOL           | MIN             | MAX | UNITS | NOTES |  |
|-----------------------------------------|-------------------------------------------------------|------------------|-----------------|-----|-------|-------|--|
| Vcc for Retention Data                  |                                                       | VDR              | 2               |     | V     |       |  |
| Data Retention Current<br>L version     | CE ≥ (Vcc -0.2V) VIN ≥ (Vcc -0.2V) or ≤ 0.2V Vcc = 2V | ICCDR            |                 | 700 | μА    |       |  |
| Data Retention Current LP version       | <u>CE</u> ≥ (Vcc -0.2V)<br>Vcc = 2V                   | ICCDR            |                 | 700 | μΑ    |       |  |
| Chip Deselect to Data<br>Retention Time |                                                       | <sup>t</sup> CDR | 0               |     | ns    | 4     |  |
| Operation Recovery Time                 |                                                       | <sup>t</sup> R   | <sup>t</sup> RC |     | ns    | 4, 11 |  |



### **LOW Vcc DATA RETENTION WAVEFORM**



#### READ CYCLE NO. 18,9



### READ CYCLE NO. 27,8,10





## WRITE CYCLE NO. 1 12 (Chip Enable Controlled)



## WRITE CYCLE NO. 2 12, 14 (Write Enable Controlled)







## WRITE CYCLE NO. 3 7, 12, 15 (Write Enable Controlled)

