

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

# SYNCHRONOUS SRAM

#### FEATURES

- Fast access times: 9, 10, 12 and 17ns
- Fast OE: 5, 6 and 7ns
- Single +3.3V ±5% power supply
- 5V-tolerant I/O
- · Common data inputs and data outputs
- Individual BYTE WRITE control
- Three chip enables for simple depth expansion
- Clock controlled, registered, address, data and control
- Internally self-timed WRITE cycle
- Burst control pins (486/Pentium<sup>™</sup> burst sequence)
- 100-lead TQFP package for high density, high speed
- Low capacitive bus loading
- High 30pF output drive capability at rated access time
- Parity Disable function for 32-bit operation

#### OPTIONS • Timing

#### MARKING

| • Timing               |     |
|------------------------|-----|
| 9ns access/15ns cycle  | - 9 |
| 10ns access/15ns cycle | -10 |
| 12ns access/20ns cycle | -12 |
| 17ns access/25ns cycle | -17 |
| Packages               |     |
| 100-pin TQFP           | LG  |
|                        |     |

• Part Number Example: MT58LC32K36B2LG-12

NOTE: Not all combinations of operating temperature, speed, data retention and low power are necessarily available. Please contact the factory for availability of specific part number combinations.

#### **GENERAL DESCRIPTION**

The Micron Synchronous SRAM family employs highspeed, low-power CMOS designs using a four-transistor memory cell. Micron SRAMs are fabricated using doublelayer metal, double-layer polysilicon technology.

The MT58LC32K36B2 SRAM integrates a 32K x 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input (CLK). The synchronous inputs include all addresses, all data inputs, active LOW chip enable (CE), two additional chip enables for easy depth expansion (CE2, CE2), burst control inputs (ADSC, ADSP, ADV) and byte write enables (BW1, BW2, BW3, BW4).

Asynchronous inputs include the output enable  $(\overline{OE})$  and the clock (CLK). The data-out (Q), enabled by  $\overline{OE}$ , is also





asynchronous. WRITE cycles can be from one to four bytes wide as controlled by the byte write enables.

Burst operation can be initiated with either address status processor (ADSP) or address status controller (ADSC) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV).

Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed WRITE cycles. Individual byte enables allow individual bytes to be written. BW1 controls DQ1-DQ8 and DQP1, BW2 controls DQ9-DQ16 and DQP2, BW3 controls DQ17-DQ24 and DQP3, and BW4 controls DQ25-DQ32 and DQP4.

## GENERAL DESCRIPTION (continued)

The MT58LC32K36B2 operates from a +3.3V power supply and all inputs and outputs are TTL-compatible and 5V tolerant. The device is ideally suited for 486 and Pentium (P5) systems and those systems which benefit from a very wide data bus. The device is also ideal in 32-, 64- and 72-bit-wide applications.



## FUNCTIONAL BLOCK DIAGRAM

**NOTE:** 1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information.



# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

## **PIN DESCRIPTIONS**

| TQFP PIN NUMBERS                                               | SYMBOL                | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37, 36, 35, 34, 33, 32, 100, 99,<br>82, 81, 44, 45, 46, 47, 48 | A0-A14                | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK.                                                                                                                                                                                                                                                                                                                                 |
| 93, 94, 95, 96                                                 | BW1, BW2,<br>BW3, BW4 | Input | Synchronous Byte Write Enables: These active LOW inputs<br>allow individual bytes to be written and must meet the setup<br>and hold times around the rising edge of CLK. A BYTE WRITE<br>enable is LOW for a WRITE cycle and HIGH for a READ<br>cycle. BW1 controls DQ1-DQ8 and DQP1.<br>BW2 controls DQ9-DQ16 and DQP2. BW3 controls DQ17-<br>DQ24 and DQP3. BW4 controls DQ25-DQ32 and DQP4. Data<br>I/O are tristated if any of these four inputs are LOW. |
| 89                                                             | CLK                   | Input | Clock: This signal registers the address, data, chip enables,<br>byte write enables and burst control inputs on its rising edge.<br>All synchronous inputs must meet setup and hold times<br>around the clock's rising edge.                                                                                                                                                                                                                                  |
| 98                                                             | CE                    | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and conditions internal use of ADSP. This input is sampled only when a new external address is loaded.                                                                                                                                                                                                                                                                            |
| 92                                                             | CE2                   | Input | Synchronous Chip Enable: This active LOW input is used to<br>enable the device. This input is sampled only when a new<br>external address is loaded. This input can be used for memory<br>depth expansion.                                                                                                                                                                                                                                                    |
| 97                                                             | CE2                   | Input | Synchronous Chip Enable: This active HIGH input is used to<br>enable the device. This input is sampled only when a new<br>external address is loaded. This input can be used for memory<br>depth expansion.                                                                                                                                                                                                                                                   |
| 86                                                             | ŌĒ                    | Input | Output Enable: This active LOW asynchronous input enables the data I/O output drivers.                                                                                                                                                                                                                                                                                                                                                                        |
| 83                                                             | ADV                   | Input | Synchronous Address Advance: This active LOW input is used<br>to advance the internal burst counter, controlling burst access<br>after the external address is loaded. A HIGH on this pin<br>effectively causes wait states to be generated (no address<br>advance). This pin must be HIGH at the rising edge of the first<br>clock after an ADSP cycle is initiated if a WRITE cycle is<br>desired (to ensure use of correct address).                       |
| 84                                                             | ADSP                  | Input | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ is performed using the new address, independent of the byte write enables and ADSC but dependent upon CE2 and CE2. ADSP is ignored if CE is HIGH. Power down state is entered if CE2 is LOW or CE2 is HIGH.                                                                                                 |
| 85                                                             | ADSC                  | Input | Synchronous Address Status Controller: This active LOW<br>input interrupts any ongoing burst and causes a new external<br>address to be registered. A READ or WRITE is performed<br>using the new address if all chip enables are active. Power-<br>down state is entered if one or more chip enables are inactive.                                                                                                                                           |

**PIN DESCRIPTIONS (continued)** 

MICRON

| TQFP PIN NUMBERS                                                                                                                  | SYMBOL    | TYPE             | DESCRIPTION                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14, 16, 31, 38, 39, 42,<br>43, 49, 50, 64, 66, 88                                                                                 | NC        | -                | No Connect: These signals are not internally connected.                                                                                                                                       |
| 52, 53, 56, 57, 58, 59, 62, 63,<br>68, 69, 72, 73, 74, 75, 78, 79,<br>2, 3, 6, 7, 8, 9, 12, 13,<br>18, 19, 22, 23, 24, 25, 28, 29 | DQ1-DQ32  | Input/<br>Output | SRAM Data I/O: Byte 1 is DQ1-DQ8; Byte 2 is DQ9-DQ16;<br>Byte 3 is DQ17-DQ24; Byte 4 is DQ25-DQ32.<br>Input data must meet setup and hold times around the rising<br>edge of CLK.             |
| 51, 80, 1, 30                                                                                                                     | DQP1-DQP4 |                  | Parity Data I/O: Byte 1 Parity is DQP1; Byte 2 Parity is DQP2;<br>Byte 3 Parity is DQP3; Byte 4 Parity is DQP4.                                                                               |
| 87                                                                                                                                | PDIS      | Input            | Parity Disable: When HIGH, this input disables DQP1 through DQP4 for 32-bit data bus width. A LOW on PDIS enables control of DQP1 through DQP4 in the same manner as DQ1-DQ32 are controlled. |
| 15, 41, 65, 91                                                                                                                    | Vcc       | Supply           | Power Supply: +3.3V ±5%                                                                                                                                                                       |
| 17, 40, 67, 90                                                                                                                    | Vss       | Supply           | Ground: GND                                                                                                                                                                                   |
| 4, 11, 20, 27, 54, 61, 70, 77                                                                                                     | VccQ      | Supply           | Isolated Output Buffer Supply: +3.3V $\pm 5\%$                                                                                                                                                |
| 5, 10, 21, 26, 55, 60, 71, 76                                                                                                     | VssQ      | Supply           | Isolated Output Buffer Ground: GND                                                                                                                                                            |

## **BURST SEQUENCE TABLE**

|                                         | -                 | Address Used  |               |
|-----------------------------------------|-------------------|---------------|---------------|
| Operation                               | A14-A2            | A1            | AO            |
| First access, register external address | A14-A2            | A1            | AO            |
| Second access (first burst address)     | registered A14-A2 | registered A1 | registered A0 |
| Third access (second burst address)     | registered A14-A2 | registered A1 | registered A0 |
| Fourth access (third burst address)     | registered A14-A2 | registered A1 | registered A0 |

NOTE: The burst sequence wraps around to its initial state upon completion.

## **BURST ADDRESS TABLE**

| First Address | Second Address | Third Address | Fourth Address |
|---------------|----------------|---------------|----------------|
| XX00          | XX01           | XX10          | XX11           |
| XX01          | XX00           | XX11          | XX10           |
| XX10          | XX11           | XX00          | XX01           |
| XX11          | XX10           | XX01          | XX00           |



## MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

#### **TRUTH TABLE**

| OPERATION                    | ADDRESS<br>USED | CE | CE2 | CE2  | ADSP | ADSC | ADV   | WRITE    | ŌĒ  | CLK | DQ     |
|------------------------------|-----------------|----|-----|------|------|------|-------|----------|-----|-----|--------|
| Deselected Cycle, Power-down | None            | Н  | X   | X    | Х    | L    | Х     | Х        | Х   | L-H | High-Z |
| Deselected Cycle, Power-down | None            | L  | X   | L    | L    | Х    | Х     | Х        | Х   | L-H | High-Z |
| Deselected Cycle, Power-down | None            | L  | н   | X    | L    | X    | Х     | X        | X   | L-H | High-Z |
| Deselected Cycle, Power-down | None            | L  | X   | s, L | Н    | L    | Х     | Х        | Х   | L-H | High-Z |
| Deselected Cycle, Power-down | None            | L  | н   | X    | H    | L    | X     | Х        | Х   | L-H | High-Z |
| READ Cycle, Begin Burst      | External        | L  | L   | H    | L    | X    | X     | Х        | L   | L-H | Q      |
| READ Cycle, Begin Burst      | External        | L  | L   | н    | L    | Х    | Х     | Х        | Н   | L-H | High-Z |
| WRITE Cycle, Begin Burst     | External        | L  | L   | н    | н    | L    | Х     | L        | X   | L-H | D      |
| READ Cycle, Begin Burst      | External        | L  | L   | H    | н    | L    | X     | Н        | L   | L-H | Q      |
| READ Cycle, Begin Burst      | External        | L  | L   | Н    | н    | L    | X     | Н        | Н   | L-H | High-Z |
| READ Cycle, Continue Burst   | Next            | X  | X   | X    | Н    | Н    | L     | Н        | L L | L-H | Q      |
| READ Cycle, Continue Burst   | Next            | X  | X   | X    | Н    | Н    | L     | Н        | H   | L-H | High-Z |
| READ Cycle, Continue Burst   | Next            | Н  | X   | X    | X    | Н    | L     | Н        | L   | L-H | Q      |
| READ Cycle, Continue Burst   | Next            | H  | X   | X    | Х    | Н    | L     | Н        | H   | L-H | High-Z |
| WRITE Cycle, Continue Burst  | Next            | Х  | X   | X    | Н    | Н    | °. L∾ | L        | Х   | L-H | D      |
| WRITE Cycle, Continue Burst  | Next            | H  | X   | X    | Х    | Н    | L     | L        | Х   | L-H | D      |
| READ Cycle, Suspend Burst    | Current         | Х  | X   | X    | Н    | Н    | H     | Н        | L   | L-H | Q      |
| READ Cycle, Suspend Burst    | Current         | Х  | X   | X    | Н    | Н    | Н     | Н        | Н   | L-H | High-Z |
| READ Cycle, Suspend Burst    | Current         | Н  | X   | X    | Х    | Н    | Н     | Н        | L   | L-H | Q      |
| READ Cycle, Suspend Burst    | Current         | Н  | X   | X    | X    | Н    | Н     | Н        | Н   | L-H | High-Z |
| WRITE Cycle, Suspend Burst   | Current         | Х  | X   | X    | Н    | Н    | , H   | ta Later | Х   | L-H | D      |
| WRITE Cycle, Suspend Burst   | Current         | H  | X   | X    | Х    | Н    | Н     | L        | Х   | L-H | D      |

- NOTE: 1. X means "don't care." H means logic HIGH. L means logic LOW. WRITE=L means any one or more byte write enable signals (BW1, BW2, BW3 or BW4) are LOW. WRITE=H means all byte write enable signals are HIGH.
  - 2. BW1 enables writes to Byte 1 (DQ1-DQ8, DQP1). BW2 enables writes to Byte 2 (DQ9-DQ16, DQP2). BW3 enables writes to Byte 3 (DQ17-DQ24, DQP3). BW4 enables writes to Byte 4 (DQ25-DQ32, DQP4).
  - 3. All inputs except OE must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
  - 4. Wait states are inserted by suspending burst.
  - 5. For a write operation following a read operation, OE must be HIGH before the input data required setup time and held HIGH throughout the input data hold time.
  - 6. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
  - 7. PDIS disables the DQP lines when HIGH and enables the DQP lines when LOW.
  - ADSP LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte write enable signals LOW for the subsequent L-H edge of CLK. Refer to WRITE timing diagram for clarification.



#### **ABSOLUTE MAXIMUM RATINGS\***

| Voltage on VCC Supply Relative to Vss0.5 | V to +4.6V |
|------------------------------------------|------------|
| VIN0.                                    | 5V to +6V  |
| Storage Temperature (plastic)            | to +150°C  |
| Junction Temperature                     | +150°C     |
| Power Dissipation                        | 1.6W       |
| Short Circuit Output Current             | 100mA      |

\*Stresses greater than those listed under "Absolute Maxi mum Ratings" may cause permanent damage to the device This is a stress rating only and functional operation of the device at these or any other conditions above those indi cated in the operational sections of this specification is no implied. Exposure to absolute maximum rating condition: for extended periods may affect reliability.

## ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS

(0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C; T<sub>C</sub>  $\leq$  110°C; Vcc = 3.3V ±5% unless otherwise noted)

| DESCRIPTION                  | CONDITIONS                             | SYMBOL | MIN  | MAX | UNITS | NOTES                                       |
|------------------------------|----------------------------------------|--------|------|-----|-------|---------------------------------------------|
| Input High (Logic 1) Voltage | 4                                      | ViH    | 2.0  | 5.5 | V     | 1, 2                                        |
| Input Low (Logic 0) Voltage  |                                        | VIL    | -0.3 | 0.8 | V     | 1, 2                                        |
| Input Leakage Current        | $0V \le VIN \le VCC$                   | IL     | -1   | 1   | μA    | a san an a |
| Output Leakage Current       | Output(s) disabled,<br>0V ≤ Vou⊤ ≤ Vcc | ILo    | -1   | 1   | μA    |                                             |
| Output High Voltage          | Iон = -4.0mA                           | Vон    | 2.4  |     | V     | 1                                           |
| Output Low Voltage           | Iol = 8.0mA                            | Vol    |      | 0.4 | V     | 1                                           |
| Supply Voltage               |                                        | Vcc    | 3.1  | 3.5 | V     | 1                                           |

|                                    |                                                                                                                         |        |         |     | M   | 4X  |     |       |              |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|---------|-----|-----|-----|-----|-------|--------------|
| DESCRIPTION                        | CONDITIONS                                                                                                              | SYMBOL | TYPICAL | -9  | -10 | -12 | -17 | UNITS | NOTES        |
| Power Supply<br>Current: Operating | Device selected; all inputs $\leq$ VIL or $\geq$ VIH; cycle time $\geq$ <sup>t</sup> KC min; Vcc = MAX; outputs open    | Icc    | 200     | 275 | 275 | 250 | 225 | mA    | 3, 12,<br>13 |
| Power Supply<br>Current: Idle      | Device selected; ADSC, ADSP, ADV ≥ VIH;<br>all inputs ≤ VIL OR ≥ VIH; Vcc = MAX;<br>cycle time ≥ <sup>t</sup> KC min    | ISB1   | 55      | 85  | 85  | 70  | 60  | mA    | 12, 13       |
| CMOS Standby                       | Device deselected; Vcc = MAX;<br>all inputs $\leq$ Vss +0.2 or $\geq$ Vcc -0.2;<br>all inputs static; CLK frequency = 0 | ISB2   | 0.2     | 2   | 2   | 2   | 2   | mA    | 12, 13       |
| TTL Standby                        | Device deselected; all inputs $\leq$ VIL OR $\geq$ VIH;<br>all inputs static; Vcc = MAX; CLK frequency = 0              | ISB3   | 10      | 18  | 18  | 18  | 18  | mA    | 12, 13       |
| Clock Running                      | Device deselected; all inputs $\leq$ VIL or $\geq$ VIH;<br>Vcc = MAX; CLK cycle time $\geq$ <sup>t</sup> KC min         | ISB4   | 20      | 35  | 35  | 30  | 25  | mA    | 12, 13       |

## CAPACITANCE

| DESCRIPTION                   | CONDITIONS                       | SYMBOL | TYP | MAX | UNITS | NOTES |
|-------------------------------|----------------------------------|--------|-----|-----|-------|-------|
| Input Capacitance             | T <sub>A</sub> = 25°C; f = 1 MHz | С      | 3   | 4   | pF    | 4     |
| Input/Output Capacitance (DQ) | Vcc = 3.3V                       | Co     | 5   | 6   | pF    | 4     |

## THERMAL CONSIDERATIONS

| DESCRIPTION                              | CONDITIONS | SYMBOL        | ТҮР | UNITS | NOTES |
|------------------------------------------|------------|---------------|-----|-------|-------|
| Thermal resistance - Junction to Ambient | Still Air  | $\theta_{JA}$ | 65  | °C/W  |       |
| Thermal resistance - Junction to Case    |            | θις           | 6   | °C/W  |       |
| Maximum Case Temperature                 |            | TC            | 110 | °C    | 11    |

NEM



# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

# ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS

(Note 5) ( $0^{\circ}C \le T_{A} \le 70^{\circ}C$ ; Vcc = 3.3V ±5%)

|                                         |                   | -   | 9   | -1  | 10  | -   | 2   | -   | 17  |       |       |
|-----------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------|
| DESCRIPTION                             | SYM               | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES |
| Clock                                   | •                 |     | 1   |     |     |     |     |     | l   |       |       |
| Clock cycle time                        | <sup>t</sup> KC   | 15  |     | 15  |     | 20  |     | 25  |     | ns    |       |
| Clock HIGH time                         | <sup>t</sup> КН   | 4   |     | 5   |     | 6   |     | 8   |     | ns    |       |
| Clock LOW time                          | <sup>t</sup> KL   | 4   |     | 5   |     | 6   |     | 8   |     | ns    |       |
| Output Times                            |                   |     |     |     |     |     |     |     |     |       |       |
| Clock to output valid                   | <sup>t</sup> KQ   |     | 9   |     | 10  |     | 12  |     | 17  | ns    |       |
| Clock to output invalid                 | <sup>t</sup> KQX  | 3   |     | 3   |     | 3   |     | 3   |     | ns    |       |
| Clock to output in Low-Z                | <sup>t</sup> KQLZ | 5   |     | 5   |     | 5   |     | 5   |     | ns    | 6, 7  |
| Clock to output in High-Z               | <sup>t</sup> KQHZ |     | 5   |     | 5   |     | 6   |     | 6   | ns    | 6, 7  |
| OE to output valid                      | <sup>t</sup> OEQ  |     | 5   |     | 5   | 1   | 6   |     | 7   | ns    | 9     |
| OE to output in Low-Z                   | <sup>t</sup> OELZ | 0   |     | 0   |     | 0   |     | 0   |     | ns    | 6, 7  |
| OE to output in High-Z                  | <sup>t</sup> OEHZ |     | 5   |     | 5   |     | 6   |     | 6   | ns    | 6, 7  |
| Setup Times                             |                   |     |     |     |     |     |     |     |     |       |       |
| Address                                 | <sup>t</sup> AS   | 2.5 |     | 3   |     | 3   |     | 3   |     | ns    | 8, 10 |
| Address Status (ADSC, ADSP)             | <sup>t</sup> ADSS | 2.5 |     | 3   |     | 3   |     | 3   |     | ns    | 8, 10 |
| Address Advance ( ADV)                  | <sup>t</sup> AAS  | 2.5 |     | 3   |     | 3   |     | 3   |     | ns    | 8, 10 |
| Byte Write Enables (BW1, BW2, BW3, BW4) | tWS               | 2.5 |     | 3   |     | 3   |     | 3   |     | ns    | 8, 10 |
| Data-in                                 | <sup>t</sup> DS   | 2.5 |     | 3   |     | 3   |     | 3   |     | ns    | 8, 10 |
| Chip Enables (CE, CE2, CE2)             | <sup>t</sup> CES  | 2.5 |     | 3   | 1   | 3   |     | 3   |     | ns    | 8, 10 |
| Hold Times                              |                   |     |     |     |     |     |     | 1.1 |     |       |       |
| Address                                 | tAH               | 0.5 |     | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |
| Address Status (ADSC, ADSP)             | <sup>t</sup> ADSH | 0.5 |     | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |
| Address Advance ( ADV)                  | <sup>t</sup> AAH  | 0.5 | 1   | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |
| Byte Write Enables (BW1, BW2, BW3, BW4) | tWH               | 0.5 |     | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |
| Data-in                                 | <sup>t</sup> DH   | 0.5 |     | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |
| Chip Enables (CE, CE2, CE2)             | <sup>t</sup> CEH  | 0.5 |     | 0.5 |     | 0.5 |     | 0.5 |     | ns    | 8, 10 |



#### AC TEST CONDITIONS

| Input pulse levels            | Vss to 3.0V         |
|-------------------------------|---------------------|
| Input rise and fall times     | 1.5ns               |
| Input timing reference levels | 1.5V                |
| Output reference levels       | 1.5V                |
| Output load                   | See Figures 1 and 2 |









- NOTES
- 1. All voltages referenced to Vss (GND).
  - Image: DescriptionVIH ≤ +6.0V for t ≤  $^{t}$ KC /2.Undershoot:VIL ≥ -2.0V for t ≤  $^{t}$ KC /2.Power-up:VIL ≥ +6.0V and Vcc ≤ 3.1Vfor t ≤ 200msec.
- Icc is given with no output current. Icc increases with greater output loading and faster cycle times.
- 4. This parameter is sampled.
- 5. Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted.
- Output loading is specified with CL = 5pF as in Fig. 2. Transition is measured ±500mV from steady state voltage.
- 7. At any given temperature and voltage condition, <sup>t</sup>KQHZ is less than <sup>t</sup>KQLZ and <sup>t</sup>OEHZ is less than <sup>t</sup>OELZ.
- A READ cycle is defined by byte write enables all HIGH or ADSP LOW for the required setup and hold times. A WRITE cycle is defined by at least one byte write enable LOW and ADSP HIGH for the required setup and hold times.

- 9. OE is a "don't care" when a byte write enable is sampled LOW.
- 10. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK when either ADSP or ADSC is LOW and chip enabled. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when chip is enabled. Chip enable must be valid at each rising edge of CLK (when either ADSP or ADSC is LOW) to remain enabled.
- 11. Micron does not warrant the functionality or reliability of any product in which the case temperature exceeds 110°C. Care should be taken to limit case temperature to acceptable levels.
- 12. "Device Deselected" means device is in POWER-DOWN mode as defined in the truth table. "Device Selected" means device is active (not in POWER-DOWN mode).
- 13. Typical values are measured at 3.3V, 25°C and 20ns cycle time.

ZES

**3.3 VOLT SYNCHRONOUS SRAM** 

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

**READ TIMING** 

ION



- **NOTE:** 1. Q(A2) refers to output from address A2. Q(A2+1) refers to output from the next internal burst address following A2.
  - 2. CE2 and CE2 have timing identical to CE. On this diagram, when CE is LOW, CE2 is LOW and CE2 is HIGH. When CE is HIGH, CE2 is HIGH and CE2 is LOW.

3-69

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

WRITE TIMING



NEW 3.3 VOLT SYNCHRONOUS SRAM

MICRON

- **NOTE:** 1. Q(A2) refers to output from address A2. Q(A2+1) refers to output from the next internal burst address following A2.
  - 2. CE2 and CE2 have timing identical to CE. On this diagram, when CE is LOW, CE2 is LOW and CE2 is HIGH. When CE is HIGH, CE2 is HIGH and CE2 is LOW.
  - 3. OE must be HIGH before the input data setup and held HIGH throughout the the data hold time. This prevents input/output data contention for the time period prior to the byte write enable inputs being sampled.
  - 4. ADV must be HIGH to permit a WRITE to the loaded address.

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM



**READ/WRITE TIMING** 



- **NOTE:** 1. Q(A3) refers to output from address A3. Q(A3+1) refers to output from the next internal burst address following A3.
  - 2. CE2 and CE2 have timing identical to CE. On this diagram, when CE is LOW, CE2 is LOW and CE2 is HIGH. When CE is HIGH, CE2 is HIGH and CE2 is LOW.



#### APPLICATION INFORMATION

#### **32-BIT-WIDE SYSTEMS**

The Micron 32K x 36 Synchronous SRAM may be used in a 32-bit-wide system without the use of any external components by connecting PDIS to Vcc. This disables the output buffer on the data parity input/output lines (DQP1, DQP2, DQP3 and DQP4).

#### LOAD DERATING CURVES

The Micron  $32K \times 36$  Synchronous SRAM timing is dependent upon the capacitive loading on the outputs. The data sheet is written assuming a load of 30pF. Access time changes with load capacitance as follows:

 $\Delta^{t}$ KQ = 0.016 ns/pF x  $\Delta C_{L}$  pF. (Note: this is preliminary information subject to change.) For example, if the SRAM loading is 22pF,  $\Delta C_L$  is -8pF (8pF less than rated load). The clock to valid output time of the SRAM is reduced by 0.016 x 8 = 0.128ns. If the device is a 12ns part, the worst case <sup>t</sup>KQ becomes 11.87ns (approximately).

Consult the factory for copies of I/O current versus voltage curves and Quad Design models.

#### DEPTH EXPANSION

The Micron  $32K \times 36$  Synchronous SRAM incorporates two additional chip enables to facilitate simple depth expansion. This permits easy cache upgrades from 32Kdepth to 64K depth with no extra logic as shown in Figure 3.



Figure 3 DEPTH EXPANSION FROM 32K x 36 TO 64K x 36

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM







Figure 4 128K BYTE SECONDARY CACHE WITH PARITY AND BURST FOR 50 MHz 80486 USING ONE MT58LC32K36B2LG-12 SYNCHRONOUS SRAM



Figure 5 256K BYTE SECONDARY CACHE WITH PARITY AND BURST FOR 66 MHz PENTIUM USING TWO MT58LC32K36B2LG-9 SYNCHRONOUS SRAMs

# MT58LC32K36B2 32K x 36 SYNCHRONOUS SRAM

