# **OKI** Semiconductor ## MS81V06160 ## **Preliminary** This version: Sep. 2000 (401,408-word × 16-bit) FIFO memory #### GENERAL DESCRIPTION The MS81V06160 is a 6Mb FIFO (First-In First-Out) memory designed for 401,408-words $\times$ 16-bit high-speed asynchronous read/write operation. The MS81V06160 is best suited for a field memory for digital TVs or LCD panels which require high-speed, large memory, and is not designed for high end use in professional graphics systems, which require long term picture storage and data storage. The MS81V06160 is provided with independent control clocks to support asynchronous read and write operations. Different clock rates are also supported, which allow alternate data rates between write and read data streams. The first data read operation can be performed after 1600 ns + 4 cycles from read reset and the first data write operation is enabled after 1600 ns + 4 cycles from write reset. Thereafter, the high-speed read/write operation is possible every cycle time. Additionally, a write mask function by IE pin and a read-data skipping function by OE pin implement image data processing easily. The MS81V06160 provides high speed FIFO (First-in First-out) operation without external refreshing: MS81V06160 refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic. The MS81V06160's function is simple, and similar to a digital delay device whose delay-bit-length is easily set by reset timing. The delay length and the number of read delay clocks between write and read, is determined by externally controlled write and read reset timings. The MS81V06160 uses a thin and small 70-pin plastic TSOP. www.DataSheetA.J.com #### **FEATURES** - $401,408 \text{ words} \times 16 \text{ bits}$ - Fast FIFO (First-In First-Out) operation: 12 ns cycle time - Self refresh (No refresh control is required) - High speed asynchronous serial access Read/Write Cycle Time 12 ns/15 ns Access Time 9 ns/12 ns - Variable length delay bit (600 to 401,408) - Write mask function (Output enable control) - Cascading capability - Single power supply: $3.3 \text{ V} \pm 10\%$ - Package: 70-pin plastic TSOP TYPE II (TSOP II 70-P-400-0.5-K) (Product name: MS81V06160-xxTA) xx indicates speed rank. | Donomotor | Cy yearh al | MS81V06160-TA | | | |--------------------------|--------------|---------------|------------|--| | Parameter | Symbol | <b>–12</b> | <b>–15</b> | | | Access Time | tAC | 9 ns | 12 ns | | | Read/Write<br>Cycle Time | tSWC<br>tSRC | 12 ns | 15 ns | | | Operation current | lcc1 | 210 mA | 170 mA | | | Standby current | lcc2 | 6 mA | 6 mA | | ## PIN CONFIGURATION (TOP VIEW) 70-pin Plastic TSOP | SWCK | Serial Write Clock | |-----------------|----------------------| | SRCK | Serial Read Clock | | WE | Write Enable | | RE | Read Enable | | IE | Input Enable | | OE | Output Enable | | RSTW | Reset Write | | RSTR | Reset Read | | DI0-15 | Data Input | | DO0-15 | Data Output | | $_{ t SS}$ | Ground (0 V) | | V <sub>CC</sub> | Power Supply (3.3 V) | | NC | No Connection | | | | Note: The same power supply voltage must be provided to every $V_{\text{CC}}$ pin, and the same GND voltage level must be provided to every $V_{\text{SS}}$ pin. ## **BLOCK DIAGRAM** #### PIN DESCRIPTION #### **Data Inputs: (DI0-15)** These pins are used for serial data inputs. #### Write Reset: RSTW The first positive transition of SWCK after RSTW becomes high resets the write address pointers to zero. RSTW setup and hold times are referenced to the rising edge of SWCK. #### Write Enable: WE WE is used for data write enable/disable control. WE high level enables the input, and WE low level disables the input and holds the internal write address pointer. There are no WE disable time (low) and WE enable time (high) restrictions, because the MS8106160 is in fully static operation as long as the power is on. Note that WE setup and hold times are referenced to the rising edge of SWCK. The latency for the write operation control by WE is 2. After write reset, WE must remain low for more than 1600 ns (tFWD). After write reset, the write operation at address 0 is started after a time tWL form the cycle in which WE is brought high. After write reset, WE should be remained high for 2 cycles after driving WE high first. #### Input Enable: IE IE is used to enable/disable writing into memory. IE high level enables writing. The internal write address pointer is always incremented by cycling SWCK regardless of the IE level. Note that IE setup and hold times are referenced to the rising edge of SWCK. The latency for the write operation control by IE is 2. #### **Data Out: (DO0-15)** These pins are used for serial data outputs. ### Read Reset: RSTR The first positive transition of SRCK after RSTR becomes high resets the read address pointers to zero. RSTR setup and hold times are referenced to the rising edge of SRCK. #### Read Enable: RE The function of RE is to gate of the SRCK clock for incrementing the read pointer. When RE is high before the rising edge of SRCK, the read pointer is incremented. When RE is low, the read pointer is not incremented. RE setup times (tRENS and tRDSS) and RE hold times (tRENH and tRDSH) are referenced to the rising edge of the SRCK clock. The latency for the read operation control by RE is 2. After read reset, RE must remain low for more than 1600 ns (tFRD). After read reset, the read data at address 0 is output after a time tRL from the cycle in which WE is brought high. After read reset, RE should be remained high for 2 cycles after driving RE high first. ### **Output Enable: OE** OE is used to enable/disable the outputs. OE high level enables the outputs. The internal read address pointer is always incremented by cycling SRCK regardless of the OE level. Note that OE setup and hold times are referenced to the rising edge of SRCK. The latency for the read operation control by OE is 2. ## Serial Write Clock: SWCK The SWCK latches the input data on chip when WE is high, and also increments the internal write address pointer. Data-in setup time tDS, and hold time tDH are referenced to the rising edge of SWCK. #### Serial Read Clock: SRCK Data is shifted out of the data registers. It is triggered by the rising edge of SRCK when RE is high during a read operation. The SRCK input increments the internal read address pointer when RE is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval tAC that begins with the rising edge of SRCK. \*There are no output valid time restriction on MS8106160. 6/18 ## **ELECTRICAL CHARACTERISTICS** ## **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |-----------------------|------------------|----------------------------|---------------|------| | Power Supply Voltage | V <sub>cc</sub> | Ta = 25°C | ● 0.5 to +4.6 | V | | Input Output Voltage | V <sub>T</sub> | Ta = 25°C, V <sub>SS</sub> | ● 0.5 to +4.6 | V | | Output Current | los | Ta = 25°C | 50 | mA | | Power Dissipation | $P_{D}$ | Ta = 25°C | 1 | W | | Operating Temperature | T <sub>opr</sub> | <del></del> | 0 to 70 | °C | | Storage Temperature | T <sub>stq</sub> | <del>_</del> | • 55 to +150 | °C | ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------------|-----------------|-------|-----------------|-----------------------|------| | Power Supply voltage | V <sub>CC</sub> | 3.0 | 3.3 | 3.6 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | V <sub>cc</sub> | V <sub>CC</sub> + 0.2 | V | | Input Low Voltage | V <sub>IL</sub> | • 0.3 | 0 | 0.8 | V | ## **DC** Characteristics | Parameter | Symbol | Condition | | Min. | Max. | Unit | | |--------------------------|------------------|------------------------------------------------------|-------------|------|------|------|--| | Input Leakage Current | ILI | $0 < V_I < V_{CC}$ ,<br>Other Pins Tested at V = 0 V | | -10 | +10 | μΑ | | | Output Leakage Current | I <sub>LO</sub> | 0 < V <sub>0</sub> < V <sub>CC</sub> | | -10 | +10 | μА | | | Output "H" Level Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | | 2.4 | ı | V | | | Output "L" Level Voltage | V <sub>OL</sub> | I <sub>OH</sub> = 2 mA | | _ | 0.4 | V | | | On a vating Course | | Minimum Cycle Time | -12 | _ | 210 | Л | | | Operating Current | ICC1 | Output Open | <b>–</b> 15 | _ | 170 | mA | | | Chanallass Course at | | | -12 | _ | 6 | A | | | Standby Current | I <sub>CC2</sub> | Input Pin = V <sub>IH</sub> /V <sub>IL</sub> | <b>–15</b> | _ | 6 | mA | | ## Capacitance $(V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{ Ta} = 25^{\circ}\text{C}, \text{ f} = 1 \text{ MHz})$ | | \ 00 | | | |--------------------|----------------|------|------| | Parameter | Symbol | Max. | Unit | | Input Capacitance | Cı | 5 | pF | | Output Capacitance | C <sub>O</sub> | 7 | pF | ## **AC** Characteristics | $(V_{CC} = 3.3 \text{ V} \pm 10\%, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$ | | |------------------------------------------------------------------------------------|--| | MC91\/06160.1E | | | $(V_{CC} = 3.3 \text{ V} \pm 10\%, \text{ Ta} = 0 \text{ to } 70\%$ | | | | | <u>0 to 70°C)</u> | | |---------------------------------------------------------------------|--------------------|--------|---------------|-------|-------------------|------| | Parameter | Symbol | MS81V0 | MS81V06160-12 | | MS81V06160-15 | | | | Syllibol | Min. | Max. | Min. | Max. | Unit | | Access Time from SRCK | t <sub>AC</sub> | _ | 9 | _ | 12 | ns | | D <sub>OUT</sub> Hold Time from SRCK | t <sub>DDCK</sub> | 3 | _ | 3 | | ns | | D <sub>OUT</sub> Enable Time from SRCK | t <sub>DECK</sub> | 3 | 9 | 3 | 12 | ns | | SWCK "H" Pulse Width | t <sub>wswн</sub> | 4 | _ | 6 | | ns | | SWCK "L" Pulse Width | t <sub>WSWL</sub> | 4 | _ | 6 | _ | ns | | Input Data Setup Time | t <sub>DS</sub> | 3 | _ | 3 | | ns | | Input Data Hold Time | t <sub>DH</sub> | 1 | _ | 1.5 | _ | ns | | WE Enable Setup Time | t <sub>WENS</sub> | 3 | _ | 3 | _ | ns | | WE Enable Hold Time | t <sub>WENH</sub> | 1 | _ | 1.5 | _ | ns | | WE Disable Setup Time | t <sub>woss</sub> | 3 | _ | 3 | _ | ns | | WE Disable Hold Time | t <sub>wdsh</sub> | 1 | _ | 1.5 | _ | ns | | IE Enable Setup Time | t <sub>IENS</sub> | 3 | _ | 3 | _ | ns | | IE Enable Hold Time | t <sub>IENH</sub> | 1 | _ | 1.5 | _ | ns | | IE Disable Setup Time | t <sub>iDSS</sub> | 3 | _ | 3 | _ | ns | | IE Disable Hold Time | t <sub>iDSH</sub> | 1 | _ | 1.5 | _ | ns | | WE "H" Pulse Width | t <sub>wwe</sub> | 4 | _ | 6 | _ | ns | | WE "L" Pulse Width | t <sub>wwel</sub> | 4 | _ | 6 | _ | ns | | IE "H" Pulse Width | t <sub>wieh</sub> | 4 | _ | 6 | _ | ns | | IE "L" Pulse Width | t <sub>WIEL</sub> | 4 | _ | 6 | _ | ns | | RSTW Setup Time | t <sub>RSTWS</sub> | 3 | _ | 3 | _ | ns | | RSTW Hold Time | t <sub>RSTWH</sub> | 1 | _ | 1.5 | _ | ns | | SRCK "H" Pulse Width | t <sub>wsrh</sub> | 4 | _ | 6 | _ | ns | | SRCK "L" Pulse Width | t <sub>wsrl</sub> | 4 | _ | 6 | _ | ns | | RE Enable Setup Time | t <sub>RENS</sub> | 3 | _ | 3 | _ | ns | | RE Enable Hold Time | t <sub>RENH</sub> | 1 | _ | 1.5 | _ | ns | | RE Disable Setup Time | t <sub>RDSS</sub> | 3 | _ | 3 | _ | ns | | RE Disable Hold Time | t <sub>RDSH</sub> | 1 | _ | 1.5 | _ | ns | | OE Enable Setup Time | t <sub>oens</sub> | 3 | _ | 3 | _ | ns | | OE Enable Hold Time | t <sub>oenh</sub> | 1 | _ | 1.5 | _ | ns | | OE Disable Setup Time | t <sub>opss</sub> | 3 | _ | 3 | _ | ns | | OE Disable Hold Time | t <sub>odsh</sub> | 1 | _ | 1.5 | _ | ns | | RE "H" Pulse Width | t <sub>wreh</sub> | 4 | _ | 6 | _ | ns | | RE "L" Pulse Width | t <sub>wrel</sub> | 4 | _ | 6 | _ | ns | | OE "H" Pulse Width | t <sub>WOEH</sub> | 4 | _ | 6 | _ | ns | | OE "L" Pulse Width | t <sub>WOEL</sub> | 4 | _ | 6 | _ | ns | | RSTR Setup Time | t <sub>RSTRS</sub> | 3 | _ | 3 | _ | ns | | RSTR Hold Time | t <sub>RSTRH</sub> | 1 | _ | 1.5 | _ | ns | | SWCK Cycle Time | t <sub>swc</sub> | 12 | _ | 15 | _ | ns | | SRCK Cycle Time | t <sub>SRC</sub> | 12 | _ | 15 | _ | ns | | Transition Time (Rise and Fall) | t <sub>T</sub> | 1 | 5 | 1 | 5 | ns | | WE "L" Period before W Reset | t <sub>LWE</sub> | 3 | _ | 3 | | clk | | RE "L" Period before R Reset | t <sub>LRE</sub> | 3 | _ | 3 | | clk | | RE Delay after Reset | t <sub>FRD</sub> | 1,600 | _ | 1,600 | _ | ns | | WE Delay after Reset | t <sub>FWD</sub> | 1,600 | _ | 1,600 | | ns | | | | | | | | | | Parameter | Symbol | MS81V06160-12, MS81V06160-15 | Unit | |--------------------------|------------------|------------------------------|------| | Write Latency | t <sub>WL</sub> | 4 | clk | | Read Latency | t <sub>RL</sub> | 4 | clk | | WE Write Control Latency | t <sub>WEL</sub> | 2 | clk | | IE Write Control Latency | t <sub>IEL</sub> | 2 | clk | | RE Read Control Latency | t <sub>REL</sub> | 2 | clk | | OE Read Control Latency | t <sub>oel</sub> | 2 | clk | ### **AC Characteristic Measuring Conditions** | Output Compare Level | 1.4 V | |----------------------------------------|---------------| | Output Load | 1 TTL + 30 pF | | Input Signal Level | 3.0 V/0.0 V | | Input Signal Rise/Fall Time | 1 ns | | Input Signal Measuring Reference Level | 1.4 V | Note: Input voltage levels for the AC characteristic measurement are $V_{IH}$ = 3.0 V and $V_{IL}$ = 0 V. When transition time $t_T$ becomes 1 ns or more, the input signal reference levels for the parameter measurement are $V_{IH}$ (min.) and $V_{IL}$ (max.). #### **OPERATION MODE** #### Write Operation Cycle The write operation is controlled by four control signals, SWCK, RSTW, WE, and IE. The write operation is accomplished by cycling SWCK, and holding WE high after the write address pointer reset operation or RSTW. RSTW must be performed for internal circuit initialization before write operation. WE must be low before and after the reset cycle $(t_{LWE} + t_{FWD})$ . Each write operation, which begins after RSTW must contain at least 231 active write cycles, i.e., SWCK cycles while WE and IE are high. #### Settings of WE and IE to the operation mode of Write address pointer and Data input. | WE | ΙE | Internal Write address pointer | Data input (Latency 2) | |----|----|--------------------------------|------------------------| | Н | Н | In | Input | | Н | L | Incremented | Net innet | | L | Х | Halted | Not input | X indicates "don't care" #### **Read Operation Cycle** The read operation is controlled by four control signals, SRCK, RSTR, RE, and OE. The read operation is accomplished by cycling SRCK, and holding both RE and OE high after the read address pointer reset operation or RSTR. Each read operation, which begins after RSTR, must contain at least 231 active read cycles, i.e., SRCK cycles while RE and OE are high. RE must be low before and after the reset cycle $(t_{LRE} + t_{FWD})$ . ## Settings of RE and OE to the operation mode of read address pointer and Data output. | RE | OE | Internal Read address pointer | Data output (Latency 2) | |----|----|-------------------------------|-------------------------| | Н | Н | lan avana and and | Output | | Н | L | Incremented | High impedance | | L | Н | 11-14-1 | Output | | L | L | Halted | High impedance | #### Power-up and Initialization On power-up, the device is designed to begin proper operation after at least 200 µs after Vcc has stabilized to a value within the range of recommended operating conditions. After this 200 µs stabilization interval, the following initialization sequence must be performed. Because the read and write address pointers are undefined after power-up, a minimum of 330 dummy write operations (SWCK cycles) and read operations (SRCK cycles) must be performed, followed by an RSTW operation and an RSTR operation, to properly initialize the write and the read address pointer. #### **Old/New Data Access** There must be a minimum delay of 600 SWCK cycles between writing into memory and reading out from memory. If reading from the first field starts with an RSTR operation, before the start of writing the second field (before the next RSTW operation), then the data just written will be read out. The start of reading out the first field of data may be delayed past the beginning of writing in the second field of data for as many as 70 SWCK cycles. If the RSTR operation for the first field read-out occurs less than 70 SWCK cycles after the RSTW operation for the second field write-in, then the internal buffering of the device assures that the first field will still be read out. The first field of data that is read out while the second field of data is written is called "old data". In order to read out "new data", i.e., the second field written in, read reset must be input after write address 200 the delay between an RSTW operation and an RSTR operation must be at least 600 SRCK cycles. If the delay between RSTW and RSTR operations is more than 71 but less than 600 cycles, then the data read out will be undetermined. It may be "old data" or "new" data, or a combination of old and new data. Such a timing should be avoided. When the read address delay is between more than 71 and less than 599 or more than 401,408, read data will be undetermined. However, normal write is achieved in this address codition. 11/18 ## **TIMING DIAGRAM** ## Write Cycle Timing (Write Reset) <sup>\*</sup>After write reset, WE should be remained high for 2 cycles after driving WE high first. ## Write Cycle Timing (Write Enable) 12/18 ## Write Cycle Timing (Input Enable) ## Read Cycle Timing (Read Reset) <sup>\*</sup>After write reset, RE should be remained high for 2 cycles after driving RE high first. ## Read Cycle Timing (Read Enable) ## Read Cycle Timing (Output Enable) Н RE OE