

# MR37V25652T

# $\underline{16\text{M-Word}}\times 16\text{-Bit or }32\text{M-Word}\times 8\text{-Bit Page mode }P2ROM$

#### **FEATURES**

- · 16,777,216-word × 16-bit / 33,554,432-word × 8-bit electrically switchable configuration
- · 3.0V to 3.6 V power supply

Access timePage Access time100 ns MAX25 ns MAX

· Operating current 35 mA MAX(5MHz)

· Standby current 20 uA MAX

- · Input/Output TTL compatible
- · Three-state output

### **PACKAGES**

· MR37V25652T-xxxTA 56-pin plastic TSOP (TSOP I 56-P-1420-0.50-TK6)

P2ROM stands for Production Programmed ROM. This exclusive LAPIS Semiconductor's technology utilizes factory test equipment for programming the customers code into the P2ROM prior to final production testing. Advancements in this technology allows production costs to be equivalent to MASKROM and has many advantages and added benefits over the other non-volatile technologies, which include the following;

- Short lead time, since the P2ROM is programmed at the final stage of the production process, a large P2ROM inventory "bank system" of un-programmed packaged products are maintained to provide an aggressive lead-time and minimize liability as a custom product.
- No mask charge, since P2ROMs do not utilize a custom mask for storing customer code, no mask charges apply.
- No additional programming charge, unlike Flash and OTP that require additional programming and handling costs, the P2ROM already has the code loaded at the factory with minimal effect on the production throughput. The cost is included in the unit price.
- Custom Marking is available at no additional charge.



### **BLOCK DIAGRAM**



In 8-bit output mode, these pins are placed in a high-Z state and pin D15 functions as the A-1 address pin.

### PIN DESCRIPTIONS

| Pin name        | Functions                   |
|-----------------|-----------------------------|
| D15 / A-1       | Data output / Address input |
| A0 to A23       | Address inputs              |
| D0 to D14       | Data outputs                |
| CE#             | Chip enable input           |
| OE#             | Output enable input         |
| BYTE#           | Word / Byte select input    |
| RESET#          | Hardware Reset              |
| Vcc             | Power supply voltage        |
| V <sub>SS</sub> | Ground                      |
| NC              | No connect                  |

PDDC400702 2/10

### **FUNCTION TABLE**

| Mode           | CE#              | OE# | RESET# | BYTE# | V <sub>CC</sub> | D0 to D7         | D8 to D14  | D15/A-1 |
|----------------|------------------|-----|--------|-------|-----------------|------------------|------------|---------|
| Read (16-Bit)  | L                | L   | Н      | Н     |                 |                  |            |         |
| Read (8-Bit)   | L                | L   | Η      | L     |                 | D <sub>OUT</sub> | Hi–Z       | L/H     |
| Output disable | Output disable L | Н   | Η      | Н     |                 | Hi–Z             |            |         |
| Output disable |                  | 11  | Н      | L     | 3.0 V           | П                |            | *       |
| Ctondby        | П                | al. | Н      | Н     | to<br>3.6 V     | Hi–Z             |            |         |
| Standby        | Н                | *   | Н      | L     | 0.0 1           | П                | <b>-</b> Z | *       |
| Ponet          | ш                | Н   | ı      | Н     |                 | Hi–Z             |            |         |
| Reset          | Н                |     |        | L     |                 |                  |            | *       |

<sup>\*:</sup> Don't Care (H or L)

#### ABSOLUTE MAXIMUM RATINGS

| Parameter                        | Symbol          | Condition                   | Value                        | Unit |
|----------------------------------|-----------------|-----------------------------|------------------------------|------|
| Operating temperature under bias | Та              |                             | -10 to 70                    | °C   |
| Storage temperature              | Tstg            | _                           | -55 to 125                   | °C   |
| Input voltage                    | $V_{I}$         |                             | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output voltage                   | Vo              | relative to V <sub>SS</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Power supply voltage             | V <sub>CC</sub> |                             | –0.5 to 5                    | V    |
| Power dissipation per package    | $P_D$           | Ta = 25°C                   | 1.0                          | W    |
| Output short circuit current     | los             | _                           | 10                           | mA   |

### RECOMMENDED OPERATING CONDITIONS

 $(Ta = -10 \text{ to } 70^{\circ}C)$ 

| Parameter                            | Symbol          | Condition                                | Min.   | Тур. | Max.                  | Unit |
|--------------------------------------|-----------------|------------------------------------------|--------|------|-----------------------|------|
| V <sub>CC</sub> power supply voltage | V <sub>CC</sub> |                                          | 3.0    | _    | 3.6                   | V    |
| Input "H" level                      | V <sub>IH</sub> | $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ | 2.2    | _    | V <sub>CC</sub> +0.5* | V    |
| Input "L" level                      | V <sub>IL</sub> |                                          | -0.5** | -    | 0.6                   | V    |

Voltage is relative to  $V_{\text{SS}}.$ 

\* : Vcc+1.5V (Max.) when pulse width of overshoot is less than 10ns.

### PIN CAPACITANCE

 $(V_{CC} = 3.0 \text{ V}, \text{ Ta} = 25^{\circ}\text{C}, \text{ f} = 1 \text{ MHz})$ 

| Parameter | Symbol           | Condition            | Min. | Тур. | Max. | Unit |
|-----------|------------------|----------------------|------|------|------|------|
| Input     | C <sub>IN1</sub> | V <sub>1</sub> = 0 V | _    | _    | 12   |      |
| BYTE#     | C <sub>IN2</sub> | V <sub>1</sub> = 0 V | _    | _    | 200  | pF   |
| Output    | C <sub>OUT</sub> | $V_O = 0 V$          | _    | _    | 10   |      |

PDDC400702 3/10

<sup>\*\*: -1.5</sup>V (Min.) when pulse width of undershoot is less than 10ns.

### **ELECTRICAL CHARACTERISTICS**

#### DC CHARACTERISTICS

 $(V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \text{ Ta} = -10 \text{ to } 70^{\circ}\text{C})$ 

|                                      |                   |                         |                    |        |      | - ,                   |      |
|--------------------------------------|-------------------|-------------------------|--------------------|--------|------|-----------------------|------|
| Parameter                            | Symbol            | Condition               |                    | Min.   | Тур. | Max.                  | Unit |
| Input leakage current                | ILI               | $V_I = 0$               | to V <sub>CC</sub> | _      | _    | 5                     | μΑ   |
| Output leakage current               | I <sub>LO</sub>   | V <sub>O</sub> = 0      | to V <sub>CC</sub> | _      | _    | 5                     | μА   |
| V <sub>CC</sub> power supply current | I <sub>ccsc</sub> | CE#                     | = V <sub>CC</sub>  | _      | _    | 20                    | μА   |
| (Standby)                            | I <sub>CCST</sub> | CE#                     | = V <sub>IH</sub>  | _      | _    | 1                     | mA   |
| V <sub>CC</sub> power supply current |                   | CE# = V <sub>IL</sub> , | f=5MHz             | _      | 20   | 35                    | mA   |
| (Read)                               | I <sub>CCA</sub>  | OE# = V <sub>IH</sub>   | f=1MHz             | _      | 5    | _                     | mA   |
| Input "H" level                      | V <sub>IH</sub>   | _                       | _                  | 2.2    | _    | V <sub>CC</sub> +0.5* | V    |
| Input "L" level                      | V <sub>IL</sub>   | _                       |                    | -0.5** | _    | 0.6                   | V    |
| Output "H" level                     | V <sub>OH</sub>   | I <sub>OH</sub> = −1 mA |                    | 2.4    | _    | _                     | V    |
| Output "L" level                     | V <sub>OL</sub>   | I <sub>OL</sub> =       | 2 mA               | _      | _    | 0.4                   | V    |

#### Voltage is relative to V<sub>SS</sub>.

- \* : Vcc+1.5V (Max.) when pulse width of overshoot is less than 10ns.
- \*\*: -1.5V (Min.) when pulse width of undershoot is less than 10ns.

### **AC CHARACTERISTICS**

 $(V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \text{ Ta} = -10 \text{ to } 70^{\circ}\text{C})$ 

| Parameter             | Symbol           | Condition              | Min. | Max. | Unit |
|-----------------------|------------------|------------------------|------|------|------|
| Address cycle time    | t <sub>C</sub>   |                        | 100  |      | ns   |
| Address access time   | t <sub>ACC</sub> | $CE# = OE# = V_{IL}$   |      | 100  | ns   |
| CE# access time       | t <sub>CE</sub>  | $OE# = V_{IL}$         |      | 100  | ns   |
| Address skew time     | t <sub>ASK</sub> |                        |      | 10   | ns   |
| CE# Address skew time | t <sub>CSK</sub> |                        |      | 10   | ns   |
| Page cycle time       | t <sub>PC</sub>  |                        | 25   |      | ns   |
| Page access time      | t <sub>PAC</sub> | $CE\# = OE\# = V_{IL}$ |      | 25   | ns   |
| OE# access time       | t <sub>OE</sub>  | $CE# = V_{IL}$         |      | 25   | ns   |
| Output disable time   | t <sub>CHZ</sub> | $OE# = V_{IL}$         | 0    | 20   | ns   |
|                       | t <sub>OHZ</sub> | $CE# = V_{IL}$         | 0    | 20   | ns   |
| Output hold time      | t <sub>OH</sub>  | $CE# = OE# = V_{IL}$   | 0    | _    | ns   |

# Measurement conditions

Input signal level------ 0 V/Vcc Input timing reference level------ 1/2Vcc Output load ------ 50 pF Output timing reference level------ 1/2Vcc

### Output load

Output 50 pF \_\_\_\_ (Including scope and jig)

PDDC400702 4/10

### TIMING CHART (READ CYCLE)

# 16-Bit Read Mode (BYTE# = V<sub>IH</sub>)



## 8-Bit Read Mode (BYTE# = V<sub>IL</sub>)



D8 to D15 : Hi-Z

# **Page Access Mode Read Cycle**



### HARDWARE RESET

| Parameter              | Symbol           | Condition       | Min. | Max. | Unit |
|------------------------|------------------|-----------------|------|------|------|
| RESET# Pulse Width     | t <sub>RP</sub>  | _               | 100  | _    | ns   |
| Reset# - CE# hold time | t <sub>RCH</sub> | _               | 100  | _    | ns   |
| Reset# rise time       | t <sub>RR</sub>  | VIN: 0v to 2.2v | _    | 60   | μs   |

<sup>\*</sup>During reset period CE# and OE# must be at logical high state.



# POWER-UP SEQUENCE

| Parameter               | Symbol           | Condition       | Min. | Max. | Unit |
|-------------------------|------------------|-----------------|------|------|------|
| Vcc setup time          | t <sub>VCS</sub> |                 | 100  | _    | μs   |
| Reset# - CE# setup time | t <sub>RCS</sub> | _               | 100  | _    | ns   |
| Reset# - CE# hold time  | t <sub>RCH</sub> | _               | 100  | _    | ns   |
| Reset# rise time        | t <sub>RR</sub>  | VIN: 0v to 2.2v | _    | 60   | μs   |

<sup>\*</sup>Maximum Vcc power up current is IccA (RESET#=VIL)



#### PACKAGE DIMENSIONS



### **Notes for Mounting the Surface Mount Type Package**

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| _                    |             | Page                |                    |                                                                                 |
|----------------------|-------------|---------------------|--------------------|---------------------------------------------------------------------------------|
| Document<br>No.      | Date        | Previous<br>Edition | Current<br>Edition | Description                                                                     |
| FEDM37V25652T-002-01 | Aug.23.2011 | _                   | _                  | Final edition 1                                                                 |
| FEDM37V25652T-002-02 | Nov.12.2012 | 1,8                 | 1,8                | Changed Package Code<br>TSOP I 56-P-1420-0.50-K to<br>TSOP I 56-P-1420-0.50-TK6 |

9/10

#### **NOTICE**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2011-2012 LAPIS Semiconductor Co., Ltd.