# **Amplifier Transistor**

## **PNP Silicon**

#### Features

• Pb-Free Package is Available\*

#### MAXIMUM RATINGS

| Rating                                                                       | Symbol                            | Value       | Unit        |
|------------------------------------------------------------------------------|-----------------------------------|-------------|-------------|
| Collector-Emitter Voltage                                                    | V <sub>CEO</sub>                  | -40         | Vdc         |
| Emitter-Base Voltage                                                         | V <sub>EBO</sub>                  | -4.0        | Vdc         |
| Collector Current – Continuous                                               | Ι <sub>C</sub>                    | -100        | mAdc        |
| Total Device Dissipation @ $T_A = 25^{\circ}C$<br>Derate above $25^{\circ}C$ | PD                                | 625<br>5.0  | mW<br>mW/°C |
| Total Device Dissipation @ $T_C = 25^{\circ}C$<br>Derate above $25^{\circ}C$ | P <sub>D</sub>                    | 1.5<br>12   | W<br>mW/°C  |
| Operating and Storage Junction<br>Temperature Range                          | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C          |

#### THERMAL CHARACTERISTICS

| Characteristic                          | Symbol          | Max                     | Unit         |
|-----------------------------------------|-----------------|-------------------------|--------------|
| Thermal Resistance, Junction-to-Ambient | $R_{\thetaJA}$  | 200 <sup>www.Data</sup> | Sheetell com |
| Thermal Resistance, Junction-to-Case    | $R_{\theta JC}$ | 83.3                    | °C/W         |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.



## **ON Semiconductor®**

#### http://onsemi.com





#### MARKING DIAGRAM



MPSA70 = Device Code A = Assembly Location

= Year

Υ

WW

= Work Week

= Pb–Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device      | Package            | Shipping        |
|-------------|--------------------|-----------------|
| MPSA70RLRM  | TO-92              | 2,000/Ammo Pack |
| MPSA70RLRMG | TO-92<br>(Pb-Free) | 2,000/Ammo Pack |

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = $25^{\circ}$ C unless otherwise noted)

| Symbol               | Min                                             | Max                                                                  | Unit                                                   |
|----------------------|-------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|
|                      |                                                 |                                                                      |                                                        |
| V <sub>(BR)CEO</sub> | -40                                             | -                                                                    | Vdc                                                    |
| V <sub>(BR)EBO</sub> | -4.0                                            | -                                                                    | Vdc                                                    |
| I <sub>CBO</sub>     | -                                               | -100                                                                 | nAdc                                                   |
|                      |                                                 |                                                                      |                                                        |
| h <sub>FE</sub>      | 40                                              | 400                                                                  | -                                                      |
| V <sub>CE(sat)</sub> | -                                               | -0.25                                                                | Vdc                                                    |
|                      |                                                 |                                                                      |                                                        |
| fT                   | 125                                             | -                                                                    | MHz                                                    |
| C <sub>obo</sub>     | -                                               | 4.0                                                                  | pF                                                     |
|                      | V(BR)CEO<br>V(BR)EBO<br>ICBO<br>hFE<br>VCE(sat) | V(BR)CEO -40   V(BR)EBO -4.0   ICBO -   hFE 40   VCE(sat) -   fT 125 | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |

1. Pulse Test: Pulse Width  $\leq$  300 µs; Duty Cycle  $\leq$  2.0%.







Noise Figure is Defined as:

$$NF = 20 \log_{10} \left[ \frac{e_{n}^{2} + 4KTR_{S} + I_{n}^{2}R_{S}^{2}}{4KTR_{S}} \right]^{1/2}$$

- $e_n$  = Noise Voltage of the Transistor referred to the input. (Figure 3)
- $I_n$  = Noise Current of the Transistor referred to the input. (Figure 4)
- $\ddot{K}$  = Boltzman's Constant (1.38 x 10<sup>-23</sup> j/°K)
- T = Temperature of the Source Resistance (°K)

R<sub>S</sub> = Source Resistance (Ohms)





### **TYPICAL DYNAMIC CHARACTERISTICS**





Figure 17. Thermal Response



Figure 19. Active–Region Safe Operating Area



Figure 20. Typical Collector Leakage Current

The safe operating area curves indicate  $I_C-V_{CE}$  limits of the transistor that must be observed for reliable operation. Collector load lines for specific circuits must fall below the limits indicated by the applicable curve.

The data of Figure 18 is based upon  $T_{J(pk)} = 150^{\circ}$ C;  $T_{C}$  or  $T_{A}$  is variable depending upon conditions. Pulse curves are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}$ C.  $T_{J(pk)}$  may be calculated from the data in Figure 17. At high case or ambient temperatures, thermal limitations will reduce the power than can be handled to values less than the limitations imposed by second breakdown.

#### DESIGN NOTE: USE OF THERMAL RESPONSE DATA

A train of periodical power pulses can be represented by the model as shown in Figure 19. Using the model and the device thermal response the normalized effective transient thermal resistance of Figure 17 was calculated for various duty cycles.

To find  $Z_{\theta JA(t)}$ , multiply the value obtained from Figure 17 by the steady state value  $R_{\theta JA}$ .

#### Example:

Dissipating 2.0 watts peak under the following conditions:  $t_1 = 1.0 \text{ ms}, t_2 = 5.0 \text{ ms} (D = 0.2)$ Using Figure 17 at a pulse width of 1.0 ms and D = 0.2, the

reading of r(t) is 0.22. The peak rise in junction temperature is therefore

$$\Delta T = r(t) \times P_{(pk)} \times R_{\theta JA} = 0.22 \times 2.0 \times 200 = 88^{\circ}C.$$

For more information, see AN569/D.

#### PACKAGE DIMENSIONS

TO-92 (TO-226) CASE 29-11 **ISSUE AL** 





NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI 1. Y14.5M, 1982.
- 2
- TI4-3M, 1962. CONTROLLING DIMENSION: INCH. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED. LEAD DIMENSION IS UNCONTROLLED IN P AND 3.
- 4. BEYOND DIMENSION K MINIMUM.

|     | INCHES |       | MILLIN | IETERS |
|-----|--------|-------|--------|--------|
| DIM | MIN    | MAX   | MIN    | MAX    |
| Α   | 0.175  | 0.205 | 4.45   | 5.20   |
| В   | 0.170  | 0.210 | 4.32   | 5.33   |
| С   | 0.125  | 0.165 | 3.18   | 4.19   |
| D   | 0.016  | 0.021 | 0.407  | 0.533  |
| G   | 0.045  | 0.055 | 1.15   | 1.39   |
| Η   | 0.095  | 0.105 | 2.42   | 2.66   |
| ſ   | 0.015  | 0.020 | 0.39   | 0.50   |
| Κ   | 0.500  |       | 12.70  |        |
| L   | 0.250  |       | 6.35   |        |
| Ν   | 0.080  | 0.105 | 2.04   | 2.66   |
| Ρ   |        | 0.100 |        | 2.54   |
| R   | 0.115  |       | 2.93   |        |
| ۷   | 0.135  |       | 3.43   |        |

STYLE 1: PIN 1. EMITTER

BASE 2. 3.

COLLECTOR

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.