# mps<sup>®</sup>

## MPQ6541-AEC1, MPQ6541A-AEC1 40V, 8A, Three-Phase Power Stage, AEC-Q100 Qualified

### DESCRIPTION

The MPQ6541-AEC1 and MPQ6541A-AEC1 are three-phase brushless DC (BLDC) motor drivers with three integrated half-bridges. The three half-bridges consist of six N-channel power MOSFETs. The MPQ6541-AEC1 and MPQ6541A-AEC1 also integrate six pre-drivers, two gate driver power supplies, and three current-sense amplifiers.

The MPQ6541-AEC1 has ENBL and PWM inputs for each half-bridge; the MPQ6541A-AEC1 has separate high-side (HS) and low-side (LS) inputs. Otherwise, these parts are identical. References to the MPQ6541-AEC1 also apply to the MPQ6541A-AEC1, unless otherwise noted.

The MPQ6541-AEC1 can deliver up to 12A of peak current for 1 second, or 8A of continuous current, depending on thermal and PCB conditions. The device uses an internal charge pump to generate the gate driver supply voltage for the high-side MOSFETs (HS-FETs), and a trickle charge circuit that maintains sufficient gate driver voltage to operate at 100% duty cycle.

Internal safety features include thermal shutdown, under-voltage lockout (UVLO), and over-current protection (OCP).

The MPQ6541-AEC1 is available in a TQFN-26 (6mmx6mm) package.

#### FEATURES

- 4.75V to 40V Operating Supply Voltage
- Three Integrated Half-Bridge Drivers
- 8A of Continuous Output Current
- MOSFET On Resistance: 15mΩ per FET
- MPQ6541-AEC1: PWM and ENBL Inputs MPQ6541A-AEC1: HS and LS Inputs
- Internal Charge Pump Supports 100% Duty Cycle Operation
- Automatic Synchronous Rectification
- Under-Voltage Lockout (UVLO) and Over-Voltage Protection (OVP)
- Thermal Shutdown Protection
- Over-Current Protection (OCP)
- Integrated, Bidirectional Current-Sense
   Amplifiers
- Available in a TQFN-26 (6mmx6mm) Package with Wettable Flank
- Available in AEC-Q100 Grade 1

## **APPLICATIONS**

- Brushless DC (BLDC) Motor Drivers
- Permanent Magnet Synchronous Motor (PMSM) Drivers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## **TYPICAL APPLICATION**





#### **ORDERING INFORMATION**

| Part Number          | Package           | Top Marking | MSL Rating |
|----------------------|-------------------|-------------|------------|
| MPQ6541GQKTE-AEC1*   | TQFN-26 (6mmx6mm) | See Below   | 4          |
| MPQ6541AGQKTE-AEC1** | TQFN-26 (6mmx6mm) | See Below   |            |

\* For Tape & Reel, add suffix -Z (e.g. MPQ6541GQKTE-AEC1-Z).

\*\* For Tape & Reel, add suffix -Z (e.g. MPQ6541AGQKTE-AEC1-Z).

## TOP MARKING (MPQ6541GQKTE-AEC1)

#### MPSYYWW

#### MP6541

#### LLLLLLLL

Е

MPS: MPS prefix YY: Year code WW: Week code MP6541-AEC1: Part number LLLLLLLL: Lot number E: Wettable lead flank

## TOP MARKING (MPQ6541AGQKTE-AEC1) <u>MPSYYWW</u> MP6541A LLLLLLLL

Е

MPS: MPS prefix YY: Year code WW: Week code MP6541A-AEC1: Part number LLLLLLLL: Lot number E: Wettable lead flank





## **PACKAGE REFERENCE**

## **PIN FUNCTIONS**

| Pin #  | MPQ6541-AEC1<br>Pin Name | MPQ6541A-AEC1<br>Pin Name | Description                                                                                                                                                                        |
|--------|--------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | nFA                      | AULT                      | <b>Fault indication.</b> nFAULT has an open-drain output that pulls to logic low under fault conditions.                                                                           |
| 2      | nSL                      | -EEP                      | <b>Sleep mode input.</b> Pull nSLEEP to logic low to enter low-<br>power sleep mode; pull nSLEEP to logic high for normal<br>operation. nSLEEP has an internal pull-down resistor. |
| 3      | ENA                      | -                         | Enable pin for phase A.                                                                                                                                                            |
| 5      | -                        | LSA                       | Enables the low-side MOSFET (LS-FET) for phase A.                                                                                                                                  |
| 1      | ENB                      | -                         | Enable pin for phase B.                                                                                                                                                            |
| 4      | -                        | LSB                       | Enables the LS-FET for phase B.                                                                                                                                                    |
| 5      | ENC                      | -                         | Enable pin for phase C.                                                                                                                                                            |
| 5      | -                        | LSC                       | Enables the LS-FET for phase C.                                                                                                                                                    |
| 6      | PWMA                     | -                         | PWM input for phase A.                                                                                                                                                             |
| 0      | -                        | HSA                       | Enables the high-side MOSFET (HS-FET) for phase A.                                                                                                                                 |
| 7      | PWMB                     | -                         | PWM input for phase B.                                                                                                                                                             |
| '      | -                        | HSB                       | Enables the HS-FET for phase B.                                                                                                                                                    |
| 0      | PWMC                     | -                         | PWM input for phase C.                                                                                                                                                             |
| 0      |                          | HSC                       | Enables the HS-FET for phase C.                                                                                                                                                    |
| 9, 26  | S                        | SA                        | Phase A output.                                                                                                                                                                    |
| 10, 12 | L                        | SS                        | Low-side source connection for phases A, B, and C. These pins must be connected directly to GND.                                                                                   |
| 11, 24 |                          | SB                        | Phase B output.                                                                                                                                                                    |
| 13, 22 | S                        | SC                        | Phase C output.                                                                                                                                                                    |
| 14     | ١                        | /G                        | <b>Low-side gate drive output.</b> Connect a 4.7µF, 10V ceramic capacitor with X7R dielectrics from VG to ground.                                                                  |
| 15     | S                        | OA                        | Current-sense output for phase A.                                                                                                                                                  |
| 16     | S                        | OB                        | Current-sense output for phase B.                                                                                                                                                  |
| 17     | SOC                      |                           | Current-sense output for phase C.                                                                                                                                                  |
| 18     | GND                      |                           | Ground.                                                                                                                                                                            |
| 19     | V                        | СР                        | <b>Charge pump output.</b> Connect a $1\mu$ F, 16V ceramic capacitor with X7R dielectrics from VCP to VIN.                                                                         |
| 20     | C                        | P1                        | Charge pump capacitor pins. Connect a 100nF ceramic                                                                                                                                |
| 21     | C                        | :P2                       | capacitor with X7R dielectrics rated for $V_{IN}$ (at minimum) from CP1 to CP2.                                                                                                    |
| 23, 25 | V                        | /IN                       | Input supply voltage.                                                                                                                                                              |

## ABSOLUTE MAXIMUM RATINGS (1)

| Input voltage (V <sub>IN</sub> ) | 0.3V to +45V                |
|----------------------------------|-----------------------------|
| CP2, VCP                         | $V_{IN}$ to $V_{IN}$ + 6.5V |
| SA/B/C                           | 0.3V to +45V                |
| All other pins to GND            | 0.3V to +6.5V               |
| Continuous power dissipation (   | $T_A = 25^{\circ}C)^{(2)}$  |
| TQFN-26 (6mmx6mm)                | 5.84W                       |
| Storage temperature              | -55°C to +150°C             |
| Junction temperature             | 150°C                       |
| Lead temperature (solder)        | 260°C                       |
|                                  |                             |

### ESD Ratings

| Human body model (HE | 3M)  |   | 2kV |
|----------------------|------|---|-----|
| Charged device model | (CDM | ) | 2kV |

#### **Recommended Operating Conditions (3)**

Input voltage (V<sub>IN</sub>) ......4.75V to 40V Operating junction temp (T<sub>J</sub>) .... -40°C to +125°C

# Thermal Resistance θJA θJC TQFN-26 (6mmx6mm)......21.4....12.8..°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the device may go into thermal shutdown.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

## **ELECTRICAL CHARACTERISTICS**

#### $V_{IN}$ = 24V, LSS = GND = 0V, unless otherwise noted.

| Parameter                                         | Symbol            | Condition                           | Min     | Тур                 | Max     | Units |
|---------------------------------------------------|-------------------|-------------------------------------|---------|---------------------|---------|-------|
| Power Supply                                      |                   | ·                                   |         |                     |         |       |
| Input supply voltage                              | V <sub>IN</sub>   |                                     | 4.75    |                     | 40      | V     |
|                                                   | lq                | nSLEEP = 1, ENx = 0                 |         | 4                   | 8       | mA    |
|                                                   | ISLEEP            | nSLEEP = 0                          |         | 1                   |         | μA    |
| Control Logic                                     | 1                 | 1                                   | 1       | ſ                   | 1       |       |
| Input logic 'low' threshold                       | VIL               |                                     |         |                     | 0.8     | V     |
| Input logic 'high' threshold                      | VIH               |                                     | 2       |                     |         | V     |
| Logic input current                               | IIN(H)            | V <sub>IH</sub> = 5V                | -20     |                     | +20     | μA    |
|                                                   | IIN(L)            | $V_{IL} = 0V$                       | -20     |                     | +20     | μA    |
| Power up delay                                    | tpud              | At V <sub>IN</sub> rising or nSLEEP |         | 1                   |         | ms    |
| Internal pull-down resistance                     | R <sub>PD</sub>   | All logic inputs                    |         | 500                 |         | kΩ    |
| nFAULT pull-down Ron                              | RON(NFAULT)       |                                     |         | 10                  |         | Ω     |
| Protection Circuits                               | , ,               | ł                                   | 1       | 1                   |         |       |
| UVLO threshold                                    | V <sub>UVLO</sub> | V <sub>IN</sub> rising              | 4       | 4.4                 | 4.8     | V     |
| UVLO hysteresis                                   | $\Delta V_{UVLO}$ | -                                   |         | 470                 |         | mV    |
| OVP threshold                                     | Vovp              | V <sub>IN</sub> rising              | 44.5    | 48                  | 51.5    | V     |
| OVP hysteresis                                    |                   | <u> </u>                            |         | 1.3                 |         | V     |
| HS OCP threshold                                  |                   |                                     | 10      | 19                  |         | Α     |
| LS OCP threshold                                  | IOCP(LS)          |                                     | 17.5    | 25                  |         | Α     |
| OCP deglitch time <sup>(5)</sup>                  | tocp              |                                     |         | 0.4                 |         | μs    |
| OCP retry time                                    | tocr              |                                     |         | 2                   |         | ms    |
| Thermal shutdown <sup>(5)</sup>                   | T <sub>TSD</sub>  |                                     |         | 150                 |         | °C    |
| Thermal shutdown                                  | ΔT <sub>TSD</sub> |                                     |         | 25                  |         | °C    |
| Current-Sense                                     |                   |                                     |         | L                   |         | I     |
|                                                   |                   | A phase                             | 1/13000 | 1/11600             | 1/10000 |       |
| Current-sense ratio                               |                   | B phase                             | 1/13000 | 1/11500             | 1/9750  | A/A   |
|                                                   |                   | C phase                             | 1/12500 | 1/11000             | 1/9500  |       |
| Comment and a start                               |                   | A phase current = 0A                | -35     | -5                  | +25     | μA    |
| offset current                                    | I <sub>SOx</sub>  | B phase current = 0A                | -26     | -3                  | +21     |       |
| onset current                                     |                   | C phase current = 0A                | -33     | -5                  | +26     | μA    |
| Current-sense output voltage swing <sup>(5)</sup> |                   |                                     | 0       |                     | 5       | V     |
| Current-sense minimum                             |                   | Pull-up                             |         | 1.8                 |         | ٢O    |
| load impedance <sup>(5)</sup>                     |                   | Pull-down                           |         | 1                   |         | K12   |
| Outputs                                           |                   | 1                                   | -       |                     | 1       | •     |
| HS-FET on resistance                              | Ron(HS)           | Іоит = 1А, Т <sub>Ј</sub> = 25°С    |         | 15                  | 18      | mO    |
| LS-FET on resistance                              | Ron(LS)           | $I_{OUT} = 1A, T_J = 25^{\circ}C$   |         | 15                  | 18      | 11152 |
| Output rising time (5)                            |                   | Ιουτ = 1Α                           |         | 0.45                |         | V/ns  |
| Output falling time (5)                           |                   | louт = 1А                           |         | 0.85                |         | V/ns  |
| Charge pump output voltage                        | Vcp               |                                     |         | V <sub>IN</sub> + 5 |         | V     |
| V <sub>CP</sub> switching frequency               | fcp               |                                     |         | 2000                |         | kHz   |

#### Note:

5) Not tested in production.

## TYPICAL CHARACTERISTICS



## TYPICAL CHARACTERISTICS (continued)



## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 24V$ , A phase switching with a 20kHz frequency, B phase LS on, C phase disabled,  $V_{REF} = 5V$ , current-sense resistor divider = 5k $\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load: 5 $\Omega$  + 1mH/phase with star connection, unless otherwise noted.



## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 24V$ , A phase switching with a 20kHz frequency, B phase LS on, C phase disabled,  $V_{REF} = 5V$ , current-sense resistor divider =  $5k\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load:  $5\Omega$  + 1mH/phase with star connection, unless otherwise noted.



## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 24V$ , A phase switching with a 20kHz frequency, B phase LS on, C phase disabled,  $V_{REF} = 5V$ , current-sense resistor divider =  $5k\Omega$ ,  $T_A = 25^{\circ}C$ , resistor + inductor load:  $5\Omega$  + 1mH/phase with star connection, unless otherwise noted.



100µs/div.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram

#### MPQ6541-AEC1, MPQ6541A-AEC1 - 40V, 8A, 3-PHASE POWER STAGE, AEC-Q100

## OPERATION

#### Input Logic

The MPQ6541-AEC1 has three logic input pins (ENA, ENB, and ENC) that enable corresponding outputs (SA, SB, and SC). When ENx is low, the corresponding output is disabled (output is at high impedance), and the PWM input on that phase is ignored. When ENx is high, the output is enabled, and the PWM input controls the state of the output (see Table 1).

#### Table 1: Input Logic Truth Table

| ENx  | PWMx | Sx             |
|------|------|----------------|
| High | High | VIN            |
| High | Low  | GND            |
| Low  | -    | High impedance |

The MPQ6541A-AEC1 has separate inputs that are used to enable the high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET) of each phase independently (see Table 2).

Table 2: Input Logic Truth Table

| HSx  | LSx  | Sx             |
|------|------|----------------|
| Low  | Low  | High impedance |
| Low  | High | GND            |
| High | Low  | VIN            |
| High | High | High impedance |

Note that the logic inputs have internal,  $500k\Omega$  pull-down resistors.

#### **nSLEEP** Operation

Driving nSLEEP low puts the device into a lowpower sleep state. In this state, all the internal circuits are disabled. All inputs are ignored when nSLEEP is active low. When the MPQ6541-AEC1 wakes up from sleep mode, it takes about 1ms before the device responds to the inputs. The nSLEEP input has a 500k $\Omega$  pulldown resistor.

#### **Current-Sense Amplifiers**

The current flowing in each of the three outputs is sensed by the internal current-sense circuits. Each phase has an output pin that sources or sinks a current proportional to the current flowing in each phase. Note that only the current flowing in the LS-FET is sensed, and this current is sensed in both forward and reverse directions. To convert this current into a voltage (i.e. to input to an analog-to-digital converter (ADC)), a termination resistor ( $R_{REF}$ ) is connected between SOx and a reference voltage. When there is no current flowing, the resulting output is equal to the reference voltage. When current is flowing, the voltage ( $V_{SOUT}$ ) is above or below the reference voltage.  $V_{SOUT}$  can be calculated with Equation (1):

$$V_{SOUT} = V_{REF} + (R_{REF} \times I_{LOAD}) / 11,000$$
 (1)

To terminate the outputs when using an ADC with inputs that are ratiometric to its supply voltage, connect two equal-value resistors to the ADC supply and ground. The resulting ADC code is half-scale at 0A.

Figure 2 shows a simplified drawing of the current measurement circuit.



Figure 2: Current Measurement Circuit

#### Automatic Synchronous Rectification

When driving a current through an inductive load while the output MOSFETs are both turned off, the recirculation current must continue flowing. Typically, this current is passed through the MOSFET body diodes. To prevent excess power dissipation in the body diodes, the MPQ6541-AEC1 implements an automatic synchronous rectification feature.

When both the HS-FET and LS-FET are turned off and the voltage on an Sx output pin is driven below ground, the LS-FET turns on until the current flowing through it is close to 0A, or until the HS-FET is commanded to turn on. Similarly, if Sx rises above  $V_{IN}$ , the HS-FET turns on until the current is close to 0A, or the LS-FET turns on.

#### nFAULT Output

The MPQ6541-AEC1 provides an nFAULT output pin that is driven active low if a fault occurs, such

as over-current protection (OCP) or overtemperature protection (OTP). nFAULT is an open-drain output that must be pulled up by an external pull-up resistor.

# Input Under-Voltage Lockout (UVLO) Protection

If the VIN voltage ( $V_{IN}$ ) falls below the undervoltage lockout (UVLO) threshold, all circuitry in the device is disabled, and the internal logic is reset. Operation resumes when  $V_{IN}$  rises above the UVLO threshold.

#### **Over-Voltage Protection (OVP)**

If  $V_{IN}$  exceeds the over-voltage protection (OVP) threshold, all output MOSFETs are disabled. The nFAULT pin is not driven active low. Operation resumes automatically when  $V_{IN}$  falls below the OVP threshold.

#### **Thermal Shutdown**

If the die temperature exceeds the safe limits, all output MOSFETs are disabled, and nFAULT is driven low. Once the die temperature falls to a safe level, operation resumes automatically.

#### **Over-Current Protection (OCP)**

The over-current protection (OCP) circuit limits the current through each MOSFET by disabling its gate driver. If the OC limit is reached and lasts longer than the OC deglitch time, all six output MOSFETs are disabled (outputs have high impedance), and nFAULT is driven low. During this time, synchronous rectification is used to decay the current. Typically, the outputs are disabled for 2ms, and are re-enabled automatically.

OC conditions on both high-side and low-side devices (i.e. a short to ground, supply, or across the motor winding) result in an OC shutdown.

Figure 3 shows a simplified diagram of the OCP circuit for one output.



Figure 3: OCP Measurement Circuit

### Charge Pump and VG Regulator

An internal LDO regulator generates a low-side gate drive voltage that is about 5.5V. Place a bypass capacitor between  $4.7\mu$ F and  $10\mu$ F from VG to ground.

A charge pump generates the gate drive for the HS-FETs. The charge pump requires two external capacitors: a  $0.1\mu$ F ceramic capacitor rated for at least V<sub>IN</sub> between the CP1 and CP2 pins, and a  $1\mu$ F ceramic capacitor rated for at least 10V between VIN and VCP.

## **APPLICATION INFORMATION**

## Selecting the Charge Pump External Capacitors

Table 3 lists recommended external charge pump capacitors.

| <b>Table 3: External Charge Pump Capacitor</b> |
|------------------------------------------------|
| Selection                                      |

|                   | Min | Тур | Max | Units |
|-------------------|-----|-----|-----|-------|
| CP1 to CP2        |     | 0.1 |     | υE    |
| capacitor         |     | 0.1 |     | μΓ    |
| CP1 to CP2        | V   |     |     | V     |
| capacitor voltage | VIN |     |     | v     |
| VCP to VIN        |     | 1   |     |       |
| capacitor         |     | I   |     | μг    |
| VCP to VIN        | 10  |     |     | V     |
| capacitor voltage | 10  |     |     | v     |
| VG capacitor      | 4.7 |     | 10  | μF    |
| VG capacitor      | 10  |     |     | V     |
| voltage           | 10  |     |     | V     |

#### **PCB Layout Guidelines**

PCB layout is critical for stable operation. For the best results, refer to Figure 4 and Figure 5, and follow the guidelines below:

- 1. Place supply bypass and charge pump capacitors as close as possible to the IC (ideally, place them adjacent to the IC pins on the same PCB layer).
- 2. Supply bypass and charge pump capacitors can also be placed on the opposite side of the PCB directly under the IC, using vias to make connections.
- 3. Place as much copper as possible on the long pads.
- 4. Place large copper areas on the pads and on the same outer copper layer as the device.
- 5. Thermal vias can be placed inside the pad area to move heat to the copper layers.
- 6. Place the vias just outside the pad area if via-in-pad construction is not possible.



Figure 4: Recommended PCB Layout



Figure 5: Thermal Vias outside Pads



## **TYPICAL APPLICATION CIRCUIT**



Figure 6: Typical Application Circuit



TQFN-26 (6mmx6mm) Wettable Flank

## PACKAGE INFORMATION



TOP VIEW



#### <u>SIDE VIEW</u>



#### BOTTOM VIEW



SECTION A-A



#### RECOMMENDED LAND PATTERN



 THE LEAD SIDE IS WETTABLE.
 ALL DIMENSIONS ARE IN MILLIMETERS.
 LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-220.
 DRAWING IS NOT TO SCALE.

## **CARRIER INFORMATION**



| Part Number          | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|----------------------|------------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ6541GQKTE-AEC1-Z  | TQFN-26                | 5000              | NI/A              | 13in             | 12mm                     | 8mm                      |
| MPQ6541AGQKTE-AEC1-Z | (6mmx6mm)              | 5000              | IN/A              | 1311             | 1211111                  | onin                     |

## **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description                           | Pages Updated |
|------------|----------------------|---------------------------------------|---------------|
| 1.0        | 10/18/2021           | Initial Release                       | -             |
| 1.1        | 2/24/2023            | Added "-AEC1" suffix to part number   | All           |
| 1.11       | 5/23/2023            | Updated the Typical Application image | 2             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.