# MK4532A • MK4542A(N,K)-30/35/45

MOSTEK

COMPONENTS

HIGH-SPEED 2K x 8 CMOS DUAL-PORT RAM

ADVANCE INFORMATION

#### MEMORY COMPONENTS

|                                                  |                   | <u> </u>     |                | ·                |  |  |  |
|--------------------------------------------------|-------------------|--------------|----------------|------------------|--|--|--|
| FEATURES                                         | MK4532A • MK4542A |              |                |                  |  |  |  |
| High speed:                                      | CEL               | 1            | 48             | vcc              |  |  |  |
| - 30, 35, and 45 ns access                       | WEL               | 2            | 47             | CER              |  |  |  |
|                                                  | BUSYL             | 3            | 46             | WER<br>BUSYR     |  |  |  |
| Fully static operation                           | A10L              | 4 🛄<br>5 🗖   | 45             | A10R             |  |  |  |
| E Full contention arbitration                    | AOL               | 6            | 43             | OER              |  |  |  |
|                                                  | A1L               | 7            | 42             | AOR              |  |  |  |
| MK4542A slave for bus expansion                  | A2L               | 8 🗖          | 41             | A1R              |  |  |  |
|                                                  | A3L               | 9            | ☐ 40<br>☐ 39   | A2R<br>A3R       |  |  |  |
| Output enable function                           | A4L<br>A5L        | 10 🗖<br>11 🔽 | 39             | A6R              |  |  |  |
|                                                  | AGL               | 12           | 37             | A5R              |  |  |  |
| Separate port power-down                         | A7L               | 13           | 36             | A6R              |  |  |  |
| Advanced CMOS technology                         | A8L               | 14           | 35             | A7R              |  |  |  |
|                                                  | A9L               | 15           | 34             | A8R<br>A9R       |  |  |  |
| □ Low power:                                     | I/O 0L<br>I/O 1L  | 16 🗌<br>17 🗖 |                | I/O 7R           |  |  |  |
| — 150 mA (max) operating                         | 1/0 1L            | 18           | 31             | I/O 6R           |  |  |  |
|                                                  | 1/0 3L            | 19 🗌         | 30             | I/O 5R           |  |  |  |
| 48-pin DIP or 52-pin PLCC                        | 1/0 4L            | 20           | 29             | I/O 6R           |  |  |  |
| BUSY output status flag for MK4532A (master),    | 1/0 5L            | 21           | 28             | 1/0 3R<br>1/0 2R |  |  |  |
| BUSY input for MK4542A (slave)                   | 1/0 6L<br>1/0 7L  | 22 🔲<br>23 🗖 | 26             | I/O 1R           |  |  |  |
|                                                  | GND               | 24           | 25             | 1/0 0R           |  |  |  |
| Dual interrupt flags in PLCC     DataSheet4U.com |                   | <u></u>      |                |                  |  |  |  |
|                                                  |                   | Figure 1, P  | in Connections |                  |  |  |  |

#### DESCRIPTION

The MK4532A and MK4542A are 16,384-bit dual-port static random access memories that are organized as 2,048 8-bit words. The MK4532 is designed to be used as a stand-alone 8-bit dual-port RAM or as a "master" dual-port RAM with the MK4542A "slave" dual-port RAM in a system application larger than 8 bits. The master/slave approach in large bus systems requires no external contention logic.

The MK4532A/MK4542A feature two separate I/O ports that each allow independent access for read or write to any location in the memory. The BiPort™ memory cell is designed to enable simultaneous read and/or write operations from either port. Contention arbitration logic is provided to eliminate overlapping operations to the same memory location.

The on-chip contention logic arbitrates and delays one port until the other port's operation is completed. When this occurs, a Busy flag is sent to the port delayed. This flag stays set until the first port's operation is complete. When used in the 52-pin PLCC package, a dual-level interrupt function is available. The interrupt function acts like writable flags and is provided to allow communication between systems. When the flag's location (7FF/7FE) is written from one port, the other port's INT1 pin goes low until the flag location is read by that same port. One flag is set during a write operation to any location ( $\overline{INT2}$ ) and the other flag is set during a write to location 7FF/7FE ( $\overline{INT1}$ ).

Both Interrupt and Busy flags are open drain for simple wired OR operation.

Automatic power down for each port is controlled independently by its Chip Enable input.

Interfacing to the MK4532A/MK4542A is further simplified by the incorporation of an Output Enable control for each port.



\*INTERRUPT ARE AVAILABLE ONLY ON THE 52 PIN PLCC PACKAGE \*BUSY OUTPUT ON MASTER (4532A); BUSY INPUT ON SLAVE (4542A)



2

DataSheet4U.com

et4U.com

#### ABSOLUTE MAJXIMUM RATINGS

| Ambient Operating Temperature                                                                                                                                                                                                                                                                                                                           |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Storage Temperature                                                                                                                                                                                                                                                                                                                                     |               |
| Supply Voltage to Ground Potential                                                                                                                                                                                                                                                                                                                      | 0.5 to +7.0 V |
| Applied Output Voltage                                                                                                                                                                                                                                                                                                                                  | 0.5 to +7.0 V |
| Applied Input Voltage                                                                                                                                                                                                                                                                                                                                   | 0.5 to +7.0 V |
| Power Dissipation                                                                                                                                                                                                                                                                                                                                       | <b>1.0 W</b>  |
| DC Output Current                                                                                                                                                                                                                                                                                                                                       | 50 mA         |
| Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and ex mum rating conditions for extended periods may affect device reliability. |               |

### DC ELECTRICAL CHARACTERISTICS

TA = 0 °C to +70 °C, VCC = 5 V  $\pm 10\%$ 

| SYMBOL           | PARAMETER           | MIN  | ТҮР | MAX                 | UNITS | CONDITIONS                                              |
|------------------|---------------------|------|-----|---------------------|-------|---------------------------------------------------------|
| I <sub>IL</sub>  | Input Leakage       |      |     | 5                   | μA    | $V_{\rm CC} = 5.5 \text{ V}$                            |
| I <sub>OL</sub>  | Output Leakage      |      |     | 5                   | μA    | $V_{CC} = 5.5 \text{ V}, \overline{CE} = V_{IH}$        |
| I <sub>CC1</sub> | Active Current      |      |     | 150                 | mA    | $V_{CC} = 5.5 \text{ V}, \overline{CE} = V_{\text{HL}}$ |
| I <sub>CC2</sub> | Standby Current     |      |     | 10                  | mA    | $\overline{CEL} = \overline{CER} = V_{IH}$              |
| I <sub>CC3</sub> | Standby Current     |      |     | 70                  | mA    | $\overline{CEL}$ or $\overline{CER} = V_{IH}$           |
| I <sub>CC4</sub> | CMOS Standby        |      |     | 100                 | μA    | CEL = CER = OER = OEL≥V <sub>CC</sub> −0.2 V            |
| VIL              | Input Low Voltage   | -0.5 |     | 0.8                 | V     |                                                         |
| VIH              | Input High Voltage  | 2.0  |     | V <sub>CC</sub> +1V | V     |                                                         |
| V <sub>OL1</sub> | Output Low Voltage  |      |     | 0.4                 | V     | I <sub>OL</sub> = 6 mA                                  |
| V <sub>OL2</sub> | Output Low Voltage  |      |     | 0.5                 | V     | I <sub>OL</sub> = 16 mA Open Drain Outputs              |
| V <sub>OH</sub>  | Output High Voltage | 2.4  |     |                     | V     | $I_{OH} = -4.0 \text{ mA}$                              |

### **DATA RETENTION CHARACTERISTICS** $T_A = 25 \,^{\circ}C$ , $V_{CC} = 2 \, V$ DataSheet4U.com

 $r_{A} = 23$  C,  $v_{CC} = 2$  V

| SYMBOL           | PARAMETER                               | MIN             | ТҮР | MAX | UNITS | CONDITIONS                                          |
|------------------|-----------------------------------------|-----------------|-----|-----|-------|-----------------------------------------------------|
| V <sub>DR</sub>  | V <sub>CC</sub> for Retention Data      | 2.0             |     | -   | V     | $V_{CC}$ = 2.0 V, $\overline{CE} \ge V_{CC}$ -0.2 V |
| ICCDR            | Data Retention Current                  | _               |     | 50  | μA    | $V_{IN} \ge V_{CC}$ -2.0 V or $V_{IN} \le 0.2$ V    |
| t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | 0               |     | -   | ns    | Note 2                                              |
| t <sub>R</sub>   | Operation Recovery Time                 | t <sub>RC</sub> |     | _   | ns    | Note 1, 2                                           |

#### CAPACITANCE

 $T_A = 25$  °C, f = 1.0 MHz

| SYMBOL           | PARAMETER          | ТҮР | MAX | UNIT | CONDITIONS |
|------------------|--------------------|-----|-----|------|------------|
| С <sub>ОИТ</sub> | Output Capacitance |     | 10  | pF   | Note 2     |
| C <sub>IN</sub>  | Input Capacitance  |     | 10  | pF   | Note 2     |

DataShe



Figure 3. Leadless Chip Carrier Pinout

DataSheet4U.com

et4U.com

### AC CHARACTERISTICS READ CYCLE

 $T_A = 0$  °C to +70 °C,  $V_{CC} = 5 V \pm 10\%$ 

|                  |           |                                    | MK4532   | A/42A-30 | MK4532 | A/42A-35 | MK4532 | A/42A-45 |       |  |
|------------------|-----------|------------------------------------|----------|----------|--------|----------|--------|----------|-------|--|
| SYMB             | OL        | PARAMETER                          | MIN      | MAX      | MIN    | MAX      | MIN    | MAX      | UNITS |  |
| t <sub>RC</sub>  |           | Read Cycle Time                    | 30       |          | 35     |          | 45     |          | ns    |  |
| t <sub>AA</sub>  |           | Address Access Time                | <u> </u> | 30       |        | 35       |        | 45       | ns    |  |
| t <sub>ACE</sub> |           | Chip Enable Access Time            |          | 30       |        | 35       |        | 45       | ns    |  |
| t <sub>AOE</sub> |           | Output Enable Access Time          |          | 15       |        | 15       |        | 20       | ns    |  |
| t <sub>ОН</sub>  |           | Output Hold from Address<br>Change | 0        |          | 0      |          | 0      |          | ns    |  |
| t <sub>LZ</sub>  | Note 2, 3 | Output Low Z Time                  | 0        |          | 0      |          | 0      |          | ns    |  |
| t <sub>HZ</sub>  | Note 2, 3 | Output High Z Time                 |          | 15       |        | 15       |        | 20       | ns    |  |
| t <sub>PU</sub>  | Note 2    | Chip Enable to Power Up<br>Time    | 0        |          | 0      |          | 0      |          | ns    |  |
| t <sub>PD</sub>  | Note 2    | Chip Disable to Power<br>Down Time |          | 15       |        | 15       |        | 15       | ns    |  |

4

DataSheet4U.com

www.DataSheet4U.com

DataShe





















### AC CHARACTERISTICS

**WRITE CYCLE**  $T_A = 0^{\circ}C$  to +70°C,  $V_{CC} = 5 \text{ V} \pm 10\%$ 

|                                    |           |                                     | MK4532 | A/42A-30 | MK4532 | A/42A-35 | MK4532 | A/42A-45 |       |
|------------------------------------|-----------|-------------------------------------|--------|----------|--------|----------|--------|----------|-------|
| SYMBOL                             |           | PARAMETER                           | MIN    | MAX      | MIN    | MAX      | MIN    | MAX      | UNITS |
| t <sub>WC</sub> Note 13            |           | Write Cycle Time                    | 30     |          | 35     |          | 45     |          | ns    |
| t <sub>EW</sub>                    |           | Chip Enable to End of Write         | 30     |          | 30     |          | 35     |          | ns    |
| t <sub>AW</sub>                    |           | Address Valid to End of Write       | 25     |          | 30     |          | 35     |          | ns    |
| t <sub>AS</sub>                    |           | Address Setup Time                  | 0      |          | 0      |          | 0      | -        | ns    |
| t <sub>WP</sub>                    |           | Write Pulse Width                   | 20     |          | 20     |          | 30     |          | ns    |
| t <sub>WR</sub>                    |           | Write Recovery Time                 | 0      |          | 0      |          | 0      |          | ns    |
|                                    |           | Data Valid to End of Write          | 15     |          | 15     |          | 20     | —        | ns    |
| t <sub>DW</sub>                    |           | Data Hold Time                      | 0      |          | 0      |          | 0      |          | ns    |
| t <sub>DH</sub><br>t <sub>WZ</sub> | Note 2, 3 | Write Enable to Output in<br>High Z | -      | 15       | —      | 15       | _      | 20       | ns    |
| t <sub>ow</sub>                    | Note 2, 3 | Output Active from End<br>of Write  | 0      |          | 0      |          | 0      |          | ns    |

et4U.com

DataSheet4U.com

DataShe





et4U.com

## AC CHARACTERISTICS

**BUSY CYCLE**  $T_A = 0$  °C to +70 °C,  $V_{CC} = 5$  V ±10%

|                  |           |                                        | MK4532 | A/42A-30 | MK4532 | A/42A-35 | MK4532 | A/42A-45 |       |
|------------------|-----------|----------------------------------------|--------|----------|--------|----------|--------|----------|-------|
| SYMBOL           |           | PARAMETER                              | MIN    | MAX      | MIN    | MAX      | MIN    | MAX      | UNITS |
| t <sub>WB</sub>  | Note 8, 9 | Write to BUSY                          | -5     |          | -10    |          | -10    |          | ns    |
| t <sub>WH</sub>  |           | Write Hold After BUSY                  | 20     |          | 20     |          | 30     |          | ns    |
| t <sub>BAA</sub> |           | BUSY Access Time to<br>Address         |        | 20       |        | 25       |        | 30       | ns    |
| t <sub>BDA</sub> |           | BUSY Disable Time to<br>Address        |        | 20       |        | 25       |        | 30       | ns    |
| t <sub>BAC</sub> |           | BUSY Access Time to Chip<br>Enable     |        | 20       |        | 25       |        | 30       | ns    |
| t <sub>BDC</sub> |           | BUSY Disable Time to Chip<br>Enable    |        | 20       |        | 25       |        | 30       | ns    |
| t <sub>WDD</sub> | Note 10   | Write Pulse to Data Delay              |        | 35       |        | 40       |        | 50       | ns    |
| t <sub>DDD</sub> | Note 10   | Write Data Valid to Read<br>Data Delay |        | 35       |        | 40       |        | 50       | ns    |
| t <sub>BDD</sub> | Note 11   | BUSY Disable to Valid Data             |        | note 11  |        | note 11  |        | note 11  | ns    |
| t <sub>APS</sub> |           | Arbitration Priority Set Up<br>Time    | 2      |          | 5      |          | 5      |          | ns    |
| t <sub>AOS</sub> |           | Arbitration Override Set Up<br>Time    | 5      |          | 5      |          | 5      |          | ns    |

et4U.com

DataSheet4U.com

DataShe



Figure 11. Contention Cycle No. 3, Contention Override Mode<sup>(16)</sup>







RIGHT PORT FLAGS LEFT PORT

et4U.com

DataSheet4U.com

DataShe

#### Figure 12. Interrupt Mode (Continued)

|                  |                                    | MK4532 | A/42A-30 | MK4532 | A/42A-35 | MK4532 |     |    |
|------------------|------------------------------------|--------|----------|--------|----------|--------|-----|----|
| SYMBOL           | PARAMETER                          | MIN    | MAX      | MIN    | MAX      | MIN    | MAX |    |
| t <sub>AS</sub>  | Address Set Up Time                | 0      |          | 0      |          | 0      |     | ns |
| t <sub>AW</sub>  | Write Recovery Time                | 0      |          | 0      |          | 0      |     | ns |
| t <sub>INS</sub> | Interrupt Set Time                 |        | 20       |        | 25       |        | 30  | ns |
| t <sub>INR</sub> | Interrupt Reset Time               |        | 20       |        | 25       |        | 30  | ns |
| t <sub>IAR</sub> | Interrupt Address Recovery<br>Time |        | 20       |        | 25       |        | 30  | ns |
| t <sub>OER</sub> | Output Enable Recovery<br>Time     |        | 20       |        | 25       |        | 30  | ns |

#### INTERRUPT TIMING















Figure 16. AC Testing Load Circuits

#### FUNCTIONAL DESCRIPTION

The MK4532A/MK4542A is a 16,384 bit dual port RAM that features two separate I/O ports. Each port allows independent access for read or write to any location in the memory.

The MK4532A/MK4542A features separate left and right port Chip Enable controls (CEL and CER). Each Chip Enable activiates its respective port when it goes LOW and controls automatic power-down circuitry that allows its respective side to remain in a standby power mode as long as it remains HIGH. When a port is active, it is allowed access to the entire memory array.

Each port has an Output Enable control ( $\overline{OEL}$  and  $\overline{OER}$ ) that keeps its respective output in a high impedance mode when HIGH. When a port's  $\overline{OE}$  is LOW, that port's output drivers are turned on, providing its  $\overline{WE}$  is HIGH.

Separate Write Enable inputs (WEL and WER) control writing of new data into any location in the RAM from either port. When WEL is LOW, new data is written into the location selected by the left address field. When a port's Write Enable is HIGH, data can be read from that port if its respective OE is LOW. When WEL is HIGH and OEL is LOW, data is read from the location selected by the left address field. When WER is HIGH and OER is LOW, data is read from the location selected by the right address field.

There is one situation where contention can occur. When both left and right ports are active, both addresses match and WEL, WER are both LOW. Two modes of operation are provided for this situation: (a) on-chip control logic arbitrates the situation; or (b) contention is ignored and both ports are given access to that memory location.  $\overline{OE}$  controls the latter mode of operation. IF  $\overline{CE}$  is LOW before  $\overline{OE}$  goes LOW when both addresses match, then on-chip control logic arbitrates the situation. Priority is given to the port whose  $\overline{CE}$  became valid first; the other port will not be allowed access to the memory core until that port's operation is completed.

If both port's  $\overline{CE}$  controls become valid at the same time when their  $\overline{OE}$ s are HIGH, the port meeting  $t_{APS}$  is given priority. If both  $\overline{CE}$  pins are valid before their respective  $\overline{OE}$  controls go LOW and an address change causes an address match while  $\overline{OE}$  is HIGH, then priority is given to the port whose address became valid first; the other port is not allowed access to the memory until that port's operation is completed. If both addresses became valid at the same time and match, and  $\overline{OE}$ is HIGH, then the port meeting  $t_{APS}$  is given priority.

In the other mode, contention is ignored and one or both ports have access to the memory core at all times. This is accomplished by having  $\overrightarrow{OE}$  LOW when the conten-

tion occurs. That is, the RAM core is accessible from a port even if the on-chip control logic would have delayed its access provided: (a) the port's  $\overline{OE}$  is LOW when its  $\overline{CE}$  goes low during an address match; I or (b) both ports are active and their  $\overline{OEs}$  are LOW when an address change causes an address match. Therefore, it is possible for both ports to have access to the same memory location at the same time, even in a WRITEL-WRITER situation.

Separate Busy Flags (BUSYL and BUSYR) are provided to signal when a port's access to the memory core has been delayed. When both ports try to access the same memory location, the on-chip arbitration logic causes the BUSY Flag to go LOW on the side that is delayed. These flags are provided to allow the user to stop the processor if desired. BUSY is driven out fast enough for the processor's address and data to be preserved if desired. The BUSY Flags are operational even when the device is operating in the mode where contention is ignored, and function the same as described for contention mode operation. This permits their use to signal the processor that an address match has occurred and data may have been changed.

Interrupt logic is included on-chip to provide a means for two processors to communicate with one another. If the left port writes to memory location 7FF, then the right port Interrupt Flag (INT1R) is latched LOW until the right port reads data from that same location. If the right port writes to memory location 7FE, then the left port Interrupt Flag (INT1L) is latched LOW until the left port reads data from that same location. If both ports are enabled and contention occurs, the Busy circuitry will disable the address decoder from setting or resetting the Interrupt Flags. In addition each side has a more general interrupt flag. If the left port writes to any DataShe location the right port Interrupt Flag (INT2R) is latched low until the right port reads any location. The feature has an identical function on the other port. By using this feature the total memory can serve as a system mail box.

Expanding the data bus width beyond 8-bits in a dual port RAM system implies that more than one memory chip will be active at the same time. Due to system timing and skews the result could be the BUSYL being active on one device while the BUSYR being active on another. To avoid this lock-out problem the MASTER/SLAVE approach allows only one of the memory chips to perform the arbitration. The system would use only one MK4532A MASTER unit with additional MK4542A SLAVE units to fill the additional bus width. The MK4542A SLAVE has BUSY inputs which interface with the BUSY outputs of the MK4532A without the need for external components and maintains the system performance.

When expanding dual port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the BUSY input has settled. Otherwise, the SLAVE chip

et4U.com

may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past BUSY to ensure that a write cycle takes place after the contention is resolved. The same pulse to the SLAVE should be delayed by the maximum arbitration time,  $t_{BAA}$  or  $t_{BAC}$ , of the MASTER. If a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER.

|     | LEFT | PORT    | Г           | F | RIGHT | POR | т           | LEF        | T POI | ₹T    | RIG   | HT PO | RT    |                               |
|-----|------|---------|-------------|---|-------|-----|-------------|------------|-------|-------|-------|-------|-------|-------------------------------|
| WEL | CEL  | OEL     | AOL-<br>A9L |   | CER   | OER | AOR-<br>A9R |            | INT1L | INT2L | BUSYR | INT1R | INT2R | FUNCTION                      |
| x   | н    | x       | x           | x | x     | X   | x           | н          | X     | X     | н     | x     | х     | LEFT POWER DOWN               |
| x   | x    | x       | x           | X | н     | X   | x           | н          | X     | X     | н     | ×     | х     | RIGHT POWER DOWN              |
| н   | L    | <br>  L | x           | x | x     | X   | x           | н          | x     | X     | x     | x     | х     | READ LEFT PORT                |
| н   | L    | н       | X           | x | н     | x   | x           | <u> </u> = |       |       |       |       |       | LEFT NO-OP, ICC ACTIVE, HI-   |
| x   | x    | x       | x           | н | L     | L   | x           | x          | x     | X     | н     | X     | X     | READ RIGHT PORT               |
| x   | н    | x       | X           | н | L     | н   | x           | †          |       |       |       |       |       | RIGHT NO-OP, ICC ACTIVE, HI-Z |
| L   | L    | L       | <b>≠</b>    | x | x     | x   | <b>≠</b>    | н          | x     | L     | x     | X     | x     | WRITE LEFT PORT               |
| x   | x    | x       | <i>≠</i>    | L | L     | L   | ≠           | ×          | x     | X     | н     | X     | L     | WRITE RIGHT PORT              |
| L   | L    | L       | =           | L | L .   | L   | =           | н          | x     | x     | L     | X     | x     | RIGHT PORT BUSY               |
| L   | L    | L       | =           | L | L     | L   | =           | L          | X     | x     | н     | X     | x     | LEFT PORT BUSY                |
| L   | L    | x       | 7FF         | x | x     | x   | x           | н          | X     | L     | н     | L     | x     | LEFT FLAG RIGHT               |
| x   | X    | x       | x           | L | L     | X   | 7FE         | н          | L     | x     | н     | x     | x     | RIGHT FLAG LEFT               |

#### **READ/WRITE CONTROL FUNCTIONS**

et4U.com

DataSheet4U.com

DataShe

15

www.DataSheet4U.com

DataSheet4U.com

#### **APPLICATION** TTL AND CMOS LEVELS

To achieve full compatibility with TTL-based devices, CMOS memories are typically designed to convert TTL input levels to the CMOS levels required for internal operation. Greater power efficiency is achieved, however, when an entire design takes advantage of the lower consumption capabilities of CMOS technology. When CMOS levels are used throughout a design and not only in the memory, lower current specifications can be achieved, resulting in a lower over-all power requirement.

#### POWER DISTRIBUTION AND LINE TERMINATION CONSIDERATIONS

The operating margins of all devices on a board using very-high-speed memory can best be maintained by providing a quiet environment that is free of noise spikes, undershoot, and excessive ringing. Key elements in creating such an atmosphere are observing proper power distribution techniques and proper termination of TTL drive lines.

#### POWER DISTRIBUTION

A power distribution scheme that effectively maintains wide operating margins combines power trace layout with decoupling capacitor placement to minimize the series impedance in the decoupling path, which runs from the power pin of a memory device through its decoupling capacitor to the ground pin.

The total impedance of this path is established by the SIGNAL FIDELITY power line impedance and the impedance of the capacitor itself. In practice, the capacitive effects of the decoupling path are minimal because of the very-highfrequency components of the current transients associated with memory operation. This makes the line inductance the dominant impedance factor.

To reduce the line inductance, the power and ground traces should either be gridded or be provided by separate power planes. The ground grid should extend to the TTL driver peripheral circuitry, providing a solid ground reference for the TTL drivers. This arrangement also prevents the loss of driver operating margin that can be caused by differential ground noise.

The decoupling capacitor, which provides energy for the high-frequency transients, should be placed as near the memory device as possible in order to have the shortest practical lead lengths. The capacitor should be of a low-inductance type and, at a minimum, be 0.1  $\mu$ F. For the greatest efficiency, it should be placed between the power supply and ground pins of each device, but it may be sufficient to place it between the rows of memory devices (see figure 17).

Low-frequency current transients can be handled by a larger tantalum capacitor placed near the memory board edge connector, where the power traces meet the backplane power distribution system. Such large capacitors provide bulk energy storage that prevents voltage drops caused by the long inductive path between the memory board and the power supply.

#### TRACE TERMINATION

On a memory board, trace lines have the appearance of shorted transmission lines to TTL-level driver signals. This can cause reflections of TTL signals propagating down the lines, particularly low-going signals. These reflections can be reduced or eliminated by proper line termination.

Trace line termination can be either series or parallel, although series termination is recommended. This type of termination has the advantage of drawing no dc current, and also requires the smallest number of components to implement. It simply calls for placing a series resistor in the signal line to dampen reflections. The resistor is placed at the output of the TTL driver, as close as possible to the driver package. The driver/termination combination is placed close to the memory array to minimize lead length.

In most applications, a series resistor of from 10 ohms to 33 ohms is sufficient to dampen reflections. However, because the characteristic impedance of each layout is different, some experimentation may be necessary to determine the optimum value for a specific configuration.

When the layout is complete and the power distribution and line termination requirements have been met, it is good procedure to verify signal fidelity by observation with a wideband oscilloscope and probe. When doing so, however, care should be taken to avoid bus contention situations, particularly in write cycle 1. In this mode, WE going high with CE low causes the output buffers to be active  $t_{OW}$  after the rising edge of  $\overline{WE}$ . If the address does not change, the data output is the same as the data written in. If the data input during the previous cycle is still valid after the address changes, bus contention may be the result. Contention may also occur if CE goes low before WE when input data is valid early in the cycle.

DataShe



et4U.com



17

DataShe

www.DataSheet4U.com

DataSheet4U.com

#### **ORDERING INFORMATION**

| PART NUMBER | ACCESS<br>TIME | PACKAGE                            |
|-------------|----------------|------------------------------------|
| MK4532AN-30 | 30 ns          | Plastic DIP                        |
| MK4532AK-30 | 30 ns          | Plastic Leaded Chip Carrier (PLCC) |
| MK4542AN-30 | 30 ns          | Plastic DIP                        |
| MK4542AK-30 | 30 ns          | Plastic Leaded Chip Carrier (PLCC) |
| MK4532AN-35 | 35 ns          | Plastic DIP                        |
| MK4532AK-35 | 35 ns          | Plastic Leaded Chip Carrier (PLCC) |
| MK4542AN-35 | 35 ns          | Plastic DIP                        |
| MK4542AK-35 | 35 ns          | Plastic Leaded Chip Carrier (PLCC) |
| MK4532AN-45 | 45 ns          | Plastic DIP                        |
| MK4532AK-45 | 45 ns          | Plastic Leaded Chip Carrier (PLCC) |
| MK4542AN-45 | 45 ns          | Plastic DIP                        |
| MK4542AK-45 | 45 ns          | Plastic Leaded Chip Carrier (PLCC) |

Operating Temperature Range: 0 °C to +70 °C



#### NOTES

- 1.  $t_{RC}$  = Read Cycle Time 2. This parameter is guaranteed but not tested. 3. Transition is measured ±500 mV from LOW or HIGH impedance voltage with load (Figures A, B, C)
- 4. WE is HIGH for read cycles.
- 5. Device is continuously enabled ( $\overline{CE} = V_{|L}$ )
- 6. Address valid prior to or coincident with CE transition LOW. 7. If CE goes high at the same time  $\overline{WE}$  goes high, the outputs remain in a high-impedance state. 8. For Slave (MK4542A) only.

- 9. To ensure that the write cycle is inhibited during contention.
- 10. Port to port delay through RAM cells from writing port to reading port. 11. tBDD is a calculated parameter and is the greater of 0, twDD - twp (actual) 11. tgDD is a calculated parameter and is the greater of 0, tWDD - tWF or tDDD - tDW (actual).
  12. To ensure that a write cycle is completed after a contention.
  13. For MASTER/SLAVE combination, tWC = tBAA + tWR + tWP-14. <u>OE</u> = V<sub>IH</sub> when contention occurs.
  15. CEL = CER = V<sub>IL</sub>.
  16. Busy timing is identical to contention cycle 1 and 2 timing.

et4U.com

www.DataSheet4U.com

et4U.com

DataSheet4U.com

DataShe

19

DataSheet4U.com

www.DataSheet4U.com

DataSheet4U.com

www.DataSheet4U.com

et4U.com

DataSheet4U.com

| THOMSO                  |                      |
|-------------------------|----------------------|
| COMPONENTS              |                      |
| 1310 ELECTRONICS DRIVE  | TEL.: (214) 466-6000 |
| CARROLLTON, TEXAS 75006 | <b>TELEX: 730643</b> |
| MOSTEK                  |                      |
|                         |                      |

The "ADVANCE INFORMATION" designation on a Thomson - Mostek publication indicates that the item described is a prospective product, is not yet available, and that the specification goals have not yet been fully established. Production is anticipated but not guaranteed. The ADVANCE INFORMATION is an initial disclosure of a new product's features and description. The specifications are subject to change at any time without notice, are based on design goals, and are not guaranteed or warranted in any way. Thomson - Mostek or an authorized sales representative should be consulted for current information before using this product or basing any designs on this ADVANCE INFORMATION. No responsibility is assumed by Thomson - Mostek for its use, nor for any infringements of patents or trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights, or trademarks of Thomson - Mostek.

PRINTED IN USA July 1987 Publication No. 4430228

÷



007985 🗸 \_

20

DataSheet4U.com

DataSheet4U.com

www.DataSheet4U.com