# 12V, 9A High-Efficiency Buck Regulator with Hyper Speed Control

#### **Features**

- Hyper Speed Control<sup>®</sup> Architecture Enables:
  - High Delta V Operation (V<sub>IN</sub> = 19V and V<sub>OUT</sub> = 0.8V)
  - Small Output Capacitance
- · 4.5V to 19V Voltage Input
- 9A Output Current Capability, Up to 95% Efficiency
- Adjustable Output from 0.8V to 5.5V
- ±1% Feedback Accuracy
- · Any Capacitor Stable-Zero-to-High ESR
- · 600 kHz Switching Frequency
- · No External Compensation
- · Power Good (PG) Output
- Foldback Current-Limit and "Hiccup Mode" Short-Circuit Protection
- · Supports Safe Startup into a Pre-Biased Load
- -40°C to +125°C Junction Temperature Range
- · Available in 28-pin 5 mm x 6 mm QFN Package

#### **Applications**

- · Servers, Workstations
- · Routers, Switches, and Telecom Equipment
- · Base Stations

#### **General Description**

The MIC24053 is a constant-frequency, synchronous buck regulator featuring a unique adaptive on-time control architecture. The MIC24053 operates over an input supply range of 4.5V to 19V and provides a regulated output of up to 9A of output current. The output voltage is adjustable down to 0.8V with a guaranteed accuracy of ±1%, and the device operates at a switching frequency of 600 kHz.

The Hyper Speed Control® architecture allows for ultra-fast transient response while reducing the output capacitance and also makes (High  $V_{IN}$ )/(Low  $V_{OUT}$ ) operation possible. This adaptive  $t_{ON}$  ripple control architecture combines the advantages of fixed-frequency operation and fast transient response in a single device.

The MIC24053 offers a full suite of features to ensure protection of the IC during fault conditions. These include undervoltage lockout to ensure proper operation under power-sag conditions, internal soft-start to reduce inrush current, foldback current limit, "hiccup mode" short-circuit protection, and thermal shutdown. An open-drain Power Good (PG) pin is provided.

#### **Typical Application Circuit**



# **Package Type**



## **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| PV <sub>IN</sub> to PGND                   | 0.3V to +29V                     |
|--------------------------------------------|----------------------------------|
| V <sub>IN</sub> to PGND                    | 0.3V to PV <sub>IN</sub>         |
| PV <sub>DD</sub> , V <sub>DD</sub> to PGND | 0.3V to +6V                      |
| V <sub>SW</sub> , V <sub>CS</sub> to PGND  |                                  |
| V <sub>BST</sub> to V <sub>SW</sub>        |                                  |
| V <sub>BST</sub> to PGND                   |                                  |
| V <sub>FB</sub> , V <sub>PG</sub> to PGND  | 0.3V to (V <sub>DD</sub> + 0.3V) |
| V <sub>EN</sub> to PGND                    |                                  |
| PGND to SGND                               | -0.3V to +0.3V                   |
| ESD Rating (Note 1).                       | ESD Sensitive                    |

#### **Operating Ratings ††**

| Supply Voltage (PV <sub>IN</sub> , V <sub>IN</sub> )                                    | 4.5V to 19V  |
|-----------------------------------------------------------------------------------------|--------------|
| PV <sub>DD</sub> , V <sub>DD</sub> Supply Voltage (PV <sub>DD</sub> , V <sub>DD</sub> ) | 4.5V to 5.5V |
| Enable Input (V <sub>EN</sub> )                                                         |              |
| Maximum Power Dissipation                                                               | "17          |

- **† Notice:** Exceeding the absolute maximum rating can damage the device.
- **†† Notice:** The device is not guaranteed to function outside its operating range.
  - **Note 1:** Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5 k $\Omega$  in series with 100 pF.
    - 2:  $P_{D(MAX)} = (T_{J(MAX)} T_A)/\Theta_{JA}$ , where  $\Theta_{JA}$  depends on the printed circuit layout. A 5 in<sup>2</sup>, 4-layer, 0.62", FR-4 PCB with 2 oz finish copper weight per layer is used for the  $\Theta_{JA}$ .

## **ELECTRICAL CHARACTERISTICS**

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $PV_{IN} = V_{IN} = V_{EN} = 12V$ , $V_{BST} - V_{SW} = 5V$ ; $T_A = 25^{\circ}C$ . Bold values indicate $-40^{\circ}C \le T_{J} \le +125^{\circ}C$ |      |      |      |      |       |                                        |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|----------------------------------------|--|--|
| Parameters                                                                                                                                                                                                         | Sym. | Min. | Тур. | Max. | Units | Conditions                             |  |  |
| Power Supply Input                                                                                                                                                                                                 |      |      |      |      |       |                                        |  |  |
| Input Voltage Range (V <sub>IN</sub> , PV <sub>IN</sub> )                                                                                                                                                          |      | 4.5  | _    | 19   | V     | _                                      |  |  |
| Quiescent Supply Current                                                                                                                                                                                           |      | _    | 730  | 1500 | μA    | V <sub>FB</sub> = 1.5V (non-switching) |  |  |
| Shutdown Supply Current                                                                                                                                                                                            |      | _    | 5    | 10   | μA    | V <sub>EN</sub> = 0V                   |  |  |
| V <sub>DD</sub> Supply Voltage                                                                                                                                                                                     |      |      |      |      |       |                                        |  |  |
| V <sub>DD</sub> Output Voltage                                                                                                                                                                                     |      | 4.8  | 5    | 5.4  | V     | $V_{IN}$ = 7V to 19V, $I_{DD}$ = 40 mA |  |  |
| V <sub>DD</sub> UVLO Threshold                                                                                                                                                                                     |      | 3.7  | 4.2  | 4.5  | V     | V <sub>DD</sub> Rising                 |  |  |
| V <sub>DD</sub> UVLO Hysteresis                                                                                                                                                                                    |      | _    | 400  | _    | mV    | _                                      |  |  |
| Dropout Voltage (V <sub>IN</sub> – V <sub>DD</sub> )                                                                                                                                                               |      | _    | 380  | 600  | mV    | I <sub>DD</sub> = 25 mA                |  |  |
| DC - DC Controller                                                                                                                                                                                                 |      |      |      |      |       |                                        |  |  |
| Output-Voltage Adjust Range (V <sub>OUT</sub> )                                                                                                                                                                    |      | 0.8  | _    | 5.5  | V     | _                                      |  |  |

- Note 1: Specification for packaged product only.
  - 2: Measured in test mode.
  - 3: The maximum duty-cycle is limited by the fixed mandatory off-time (t<sub>OFF</sub>) of typically 300 ns.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:** Unless otherwise indicated,  $PV_{IN} = V_{IN} = V_{EN} = 12V$ ,  $V_{BST} - V_{SW} = 5V$ ;  $T_A = 25^{\circ}C$ . Bold values indicate  $-40^{\circ}C \le T_{L} \le +125^{\circ}C$ 

| Parameters                        | Sym.  | Min.  | Тур.  | Max.                                  | Units                                | Conditions                                                                                                          |
|-----------------------------------|-------|-------|-------|---------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Reference                         |       | '**'' | 1,36. | I III III III III III III III III III | 1 011110                             | Conditions                                                                                                          |
| Reference                         | 0.792 | 0.8   | 0.808 |                                       | 0°C ≤ T <sub>.J</sub> ≤ 85°C (±1.0%) |                                                                                                                     |
| Feedback Reference Voltage        |       | 0.792 | V     |                                       | V                                    | $-40^{\circ}\text{C} \le T_{J} \le 83^{\circ}\text{C} \ (\pm 1.5\%)$                                                |
|                                   |       | 0.766 | 0.8   | 0.812                                 |                                      | $I_{OUT}$ = 0A to 9A (Continuous                                                                                    |
| Load Regulation                   |       | _     | 0.25  | _                                     | %                                    | Mode)                                                                                                               |
| Line Regulation                   |       | _     | 0.25  | _                                     | %                                    | V <sub>IN</sub> = 4.5V to 19V                                                                                       |
| FB Bias Current                   |       | _     | 50    | _                                     | nA                                   | V <sub>FB</sub> = 0.8V                                                                                              |
| Enable Control                    |       |       |       |                                       |                                      |                                                                                                                     |
| EN Logic Level High               |       | 1.8   | _     | _                                     | V                                    | _                                                                                                                   |
| EN Logic Level Low                |       | _     | _     | 0.6                                   | V                                    | _                                                                                                                   |
| EN Bias Current                   |       | _     | 6     | 30                                    | μΑ                                   | V <sub>EN</sub> = 12V                                                                                               |
| Oscillator                        |       |       |       |                                       |                                      |                                                                                                                     |
| Switching Frequency (Note 2)      |       | 450   | 600   | 750                                   | kHz                                  | V <sub>OUT</sub> = 2.5V                                                                                             |
| Maximum Duty Cycle (Note 3)       |       | _     | 82    | _                                     | %                                    | V <sub>FB</sub> = 0V                                                                                                |
| Minimum Duty Cycle                |       | _     | 0     | _                                     | %                                    | V <sub>FB</sub> = 1.0V                                                                                              |
| Minimum Off-Time                  |       | _     | 300   | _                                     | ns                                   | _                                                                                                                   |
| Soft-Start                        |       |       |       |                                       |                                      |                                                                                                                     |
| Soft-Start Time                   |       | _     | 3     | _                                     | ms                                   | _                                                                                                                   |
| Short-Circuit Protection          |       |       |       |                                       |                                      |                                                                                                                     |
| Peak Inductor Current-Limit       |       | 12.5  | 14    | 20                                    | Α                                    | $V_{FB} = 0.8V, T_J = 25^{\circ}C$                                                                                  |
| Threshold                         |       | 11.25 | 14    | 20                                    | Α                                    | $V_{FB} = 0.8V, T_J = 125^{\circ}C$                                                                                 |
| Short-Circuit Current             |       | _     | 8     | _                                     | Α                                    | V <sub>FB</sub> = 0V                                                                                                |
| Internal FETs                     |       |       |       |                                       |                                      |                                                                                                                     |
| Top-MOSFET R <sub>DS(ON)</sub>    |       | _     | 27    | _                                     | mΩ                                   | I <sub>SW</sub> = 3A                                                                                                |
| Bottom-MOSFET R <sub>DS(ON)</sub> |       | _     | 10.5  | _                                     | mΩ                                   | I <sub>SW</sub> = 3A                                                                                                |
| SW Leakage Current                |       | _     | _     | 60                                    | μΑ                                   | V <sub>EN</sub> = 0V                                                                                                |
| V <sub>IN</sub> Leakage Current   |       | _     | _     | 25                                    | μΑ                                   | V <sub>EN</sub> = 0V                                                                                                |
| Power Good (PG)                   | -     |       |       |                                       | 1                                    |                                                                                                                     |
| PG Threshold Voltage              |       | 85    | 92    | 95                                    | %V <sub>OUT</sub>                    | Sweep V <sub>FB</sub> from Low to High                                                                              |
| PG Hysteresis                     |       | _     | 5.5   | _                                     | %V <sub>OUT</sub>                    | Sweep V <sub>FB</sub> from High to Low                                                                              |
| PG Delay Time                     |       | _     | 100   | _                                     | μs                                   | Sweep V <sub>FB</sub> from Low to High                                                                              |
| PG Low Voltage                    |       | _     | 70    | 200                                   | mV                                   | $\begin{aligned} \text{Sweep V}_{FB} < 0.9 & \times \text{V}_{NOM}, \\ \text{I}_{PG} = 1 & \text{mA} \end{aligned}$ |

Note 1: Specification for packaged product only.

2: Measured in test mode.

3: The maximum duty-cycle is limited by the fixed mandatory off-time ( $t_{OFF}$ ) of typically 300 ns.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:** Unless otherwise indicated,  $PV_{IN} = V_{IN} = V_{EN} = 12V$ ,  $V_{BST} - V_{SW} = 5V$ ;  $T_A = 25^{\circ}C$ . Bold values indicate  $-40^{\circ}C \le T_{J} \le +125^{\circ}C$ 

| Parameters                          | Sym. | Min. | Тур. | Max. | Units | Conditions            |  |
|-------------------------------------|------|------|------|------|-------|-----------------------|--|
| Thermal Protection                  |      |      |      |      |       |                       |  |
| Overtemperature Shutdown            |      | _    | 160  | _    | °C    | T <sub>J</sub> Rising |  |
| Overtemperature Shutdown Hysteresis |      | _    | 15   | _    | °C    | _                     |  |

Note 1: Specification for packaged product only.

2: Measured in test mode.

3: The maximum duty-cycle is limited by the fixed mandatory off-time ( $t_{OFF}$ ) of typically 300 ns.

## **TEMPERATURE SPECIFICATIONS**

| Parameters                           | Sym.           | Min. | Тур. | Max. | Units | Conditions     |  |
|--------------------------------------|----------------|------|------|------|-------|----------------|--|
| Temperature Ranges                   |                |      |      |      |       |                |  |
| Junction Temperature Range           | _              | _    | _    | +150 | °C    | _              |  |
| Junction Operating Temperature       | TJ             | -40  | _    | +125 | °C    | _              |  |
| Storage Temperature Range            | T <sub>S</sub> | -65  | _    | +150 | °C    | _              |  |
| Lead Temperature                     | _              | _    | 260  | _    | °C    | Soldering, 10s |  |
| Package Thermal Resistances (Note 1) |                |      |      |      |       |                |  |
| Thermal Resistance, 5 x 6 QFN-28Ld   | $\theta_{JA}$  | _    | 28   | _    | °C/W  | _              |  |

Note 1:  $P_{D(MAX)} = (T_{J(MAX)} - TA)/\Theta_{JA}$ , where  $\Theta_{JA}$  depends on the printed circuit layout. A 5in<sup>2</sup>, 4-layer, 0.62", FR-4 PCB with 2 oz finish copper weight per layer is used for the  $\Theta_{JA}$ .

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



**FIGURE 2-1:** V<sub>IN</sub> Operating Supply Current vs. Input Voltage.



**FIGURE 2-2:** V<sub>IN</sub> Shutdown Current vs. Input Voltage.



**FIGURE 2-3:** V<sub>DD</sub> Output Voltage vs. Input Voltage.



FIGURE 2-4: Feedback Voltage vs. Input Voltage.



FIGURE 2-5: Total Regulation vs. Input Voltage.



FIGURE 2-6: Output Current Limit vs. Input Voltage.



FIGURE 2-7: Switch Frequency vs. Input Voltage.



FIGURE 2-8: Enable Input Current vs. Input Voltage.



**FIGURE 2-9:** PG/V<sub>REF</sub> Ratio vs. Input Voltage.



**FIGURE 2-10:** V<sub>IN</sub> Operating Supply Current vs. Temperature.



**FIGURE 2-11:** V<sub>IN</sub> Shutdown Current vs. Temperature.



**FIGURE 2-12:**  $V_{DD}$  UVLO Threshold vs. Temperature.



**FIGURE 2-13:** Feedback Voltage vs. Temperature.



FIGURE 2-14: Load Regulation vs. Temperature.



**FIGURE 2-15:** Line Regulation vs. Temperature.



**FIGURE 2-16:** Switching Frequency vs. Temperature.



FIGURE 2-17: V<sub>DD</sub> vs. Temperature.



**FIGURE 2-18:** Output Current Limit vs. Temperature.



**FIGURE 2-19:** Switching Frequency vs. Output Voltage.



**FIGURE 2-20:** Feedback Voltage vs. Output Current.



FIGURE 2-21: Output Voltage vs. Output Current.



FIGURE 2-22: Line Regulation vs. Output Current.



FIGURE 2-23: Switching Frequency vs. Output Current.



**FIGURE 2-24:** Output Voltage  $(V_{IN} = 5V)$  vs. Output Current.



FIGURE 2-25:
Output Current.

Efficiency  $(V_{IN} = 5V)$  vs.



**FIGURE 2-26:** IC Power Dissipation  $(V_{IN} = 5V)$  vs. Output Current.



**FIGURE 2-27:** Die Temperature ( $V_{IN} = 5V$ )

vs. Output Current (Note 1).



FIGURE 2-28: E Output Current.





**FIGURE 2-29:** IC Power Dissipation  $(V_{IN} = 12V)$  vs. Output Current.



FIGURE 2-30: Thermal Derating vs. Ambient Temperature (Note 1).

**Note 1:** Die Temperature: The temperature measurement was taken at the hottest point on the MIC24053 case mounted on a 5in<sup>2</sup>, 4 layer, 0.62", FR-4 PCB with 2oz finish copper weight per layer; see the Thermal Measurements section. Actual results depend on the size of the PCB, ambient temperature, and proximity to other heat-emitting components.



**FIGURE 2-31:** Thermal Derating vs. Ambient Temperature (Note 1).



FIGURE 2-32: Thermal Derating vs. Ambient Temperature (Note 1).



FIGURE 2-33: Thermal Derating vs. Ambient Temperature (Note 1).



FIGURE 2-34: V<sub>IN</sub> Soft Turn-On.



FIGURE 2-35: V<sub>IN</sub> Soft Turn-Off.



FIGURE 2-36: Enable Turn-On Delay and Rise Time.



**FIGURE 2-37:** Fall Time.

Enable Turn-Off Delay and



**FIGURE 2-40:** 

Enable Thresholds.



**FIGURE 2-38:** V<sub>IN</sub> Start-Up with Pre-Biased Output.



V<sub>IN</sub> UVLO Thresholds. **FIGURE 2-41:** 



**FIGURE 2-39:** 

Enable Turn-On/Turn-Off.



**FIGURE 2-42:** 

Power Up into Short Circuit.



**FIGURE 2-43:** 

Enabled into Short.



**FIGURE 2-44:** 

Short Circuit.



**FIGURE 2-45**: Circuit.

Output Recovery from Short



**FIGURE 2-46:** Threshold.

**Output Current Limit** 



**FIGURE 2-47:** Output Recovery from Thermal Shutdown.



**FIGURE 2-48:**  $I_{OUT} = 9A$ .

Switching Waveforms,



**FIGURE 2-49:** Switching Waveforms,  $I_{OUT} = 0A$ .



FIGURE 2-50: Transient Response.

## 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number                    | Pin Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                             | PV <sub>DD</sub> | 5V Internal Linear Regulator output. PV $_{DD}$ supply is the power MOSFET gate drive supply voltage created by internal LDO from V $_{IN}$ . When V $_{IN}$ < 5.5V, PV $_{DD}$ should be tied to PV $_{IN}$ pins. A 2.2 $\mu$ F ceramic capacitor from the PV $_{DD}$ pin to PGND (pin 2) must be placed next to the IC.                                                                                           |
| 2, 5, 6, 7, 8, 21             | PGND             | Power Ground. PGND is the ground path for the MIC24053 buck converter power stage. The PGND pins connect to the low-side N-Channel internal MOSFET gate drive supply ground, the sources of the MOSFETs, the negative terminals of input capacitors, and the negative terminals of output capacitors. The loop for the power ground should be as small as possible and separate from the Signal ground (SGND) loop. |
| 3                             | NC               | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4, 9, 10, 11, 12              | SW               | Switch Node output. Internal connection for the high-side MOSFET source and low-side MOSFET drain. Because of the high-speed switching on this pin, the SW pin should be routed away from sensitive nodes.                                                                                                                                                                                                          |
| 13, 14, 15, 16, 17,<br>18, 19 | PVIN             | High-Side N-internal MOSFET Drain Connection input. The PV <sub>IN</sub> operating voltage range is from 4.5V to 19V. Input capacitors between the PV <sub>IN</sub> pins and the power ground (PGND) are required; keep the connection short.                                                                                                                                                                       |
| 20                            | BST              | Boost output. Bootstrapped voltage to the high-side N-channel MOSFET driver. A Schottky diode is connected between the PV $_{DD}$ pin and the BST pin. A boost capacitor of 0.1 $\mu$ F is connected between the BST pin and the SW pin. Adding a small resistor at the BST pin can slow down the turn-on time of high-side N-Channel MOSFETs.                                                                      |
| 22                            | CS               | Current Sense input. The CS pin senses current by monitoring the voltage across the low-side MOSFET during the OFF-time. Current sensing is necessary for short circuit protection. To sense the current accurately, connect the low-side MOSFET drain to SW using a Kelvin connection. The CS pin is also the high-side MOSFET's output driver return.                                                             |
| 23                            | SGND             | Signal ground. SGND must be connected directly to the ground planes. Do not route the SGND pin to the PGND Pad on the top layer.                                                                                                                                                                                                                                                                                    |
| 24                            | FB               | Feedback input. Input to the transconductance amplifier of the control loop. The FB pin is regulated to 0.8V. A resistor divider connecting the feedback to the output is used to adjust the desired output voltage.                                                                                                                                                                                                |
| 25                            | PG               | Power Good output. Open-drain output. The PG pin is externally tied with a resistor to $V_{DD}$ . A high output is asserted when $V_{OUT} > 92\%$ of nominal.                                                                                                                                                                                                                                                       |
| 26                            | EN               | Enable input. A logic level control of the output. The EN pin is CMOS-compatible. Logic high = enable, logic low = shutdown. In the off state, the device's supply current is greatly reduced (typically 5 µA). Do not leave the EN pin floating.                                                                                                                                                                   |
| 27                            | VIN              | Power Supply Voltage input. Requires bypass capacitor to SGND.                                                                                                                                                                                                                                                                                                                                                      |
| 28                            | V <sub>DD</sub>  | 5V Internal Linear Regulator output. $V_{DD}$ supply is the power MOSFET gate drive supply voltage and the supply bus for the IC. $V_{DD}$ is created by internal LDO from $V_{IN}$ . When $V_{IN}$ < +5.5V, tie $V_{DD}$ to PV $_{IN}$ pins. A 1 $\mu$ F ceramic capacitor from the $V_{DD}$ pin to SGND pins must be placed next to the IC.                                                                       |

#### 4.0 FUNCTIONAL DESCRIPTION

The MIC24053 is an adaptive ON-time synchronous step-down DC/DC regulator with an internal 5V linear regulator and a Power Good (PG) output. It is designed to operate over a wide input-voltage range, from 4.5V to 19V, and provides a regulated output voltage at up to 9A of output current. It uses an adaptive ON-time control scheme to get a constant switching frequency and to simplify the control compensation. Overcurrent protection is implemented without using an external sense resistor. The device includes an internal soft-start function, which reduces the power supply input surge current at start-up by controlling the output voltage rise time.

#### 4.1 Theory of Operation

The MIC24053 operates in a continuous mode, as shown in the Package Type.

#### 4.2 Continuous Mode

In continuous mode, the MIC24053 feedback pin (FB) senses the output voltage through the voltage divider (R1 and R2), and compares it to a 0.8V reference voltage ( $V_{REF}$ ) at the error comparator through a low-gain transconductance ( $g_m$ ) amplifier. If the feedback voltage decreases and the output of the gm amplifier is below 0.8V, the error comparator triggers the control logic and generates an ON-time period. The ON-time period length is predetermined by the "FIXED  $t_{ON}$  ESTIMATION" circuitry:

#### **EQUATION 4-1:**

$$t_{ON(estimated)} = \frac{V_{OUT}}{V_{IN} \times 600kHz}$$

Where:

V<sub>OUT</sub> = Output voltage

V<sub>IN</sub> = Power stage input voltage

At the end of the ON-time period, the internal high-side driver turns off the high-side MOSFET and the low-side driver turns on the low-side MOSFET. In most cases, the OFF-time period length depends on the feedback voltage. When the feedback voltage decreases and the output of the  $g_m$  amplifier is below 0.8V, the ON-time period is triggered and the OFF-time period ends. If the OFF-time period determined by the feedback voltage is less than the minimum OFF-time  $(t_{\rm OFF(min)})$ , which is about 300 ns, the MIC24053 control logic applies the  $t_{\rm OFF(min)}$  instead.  $t_{\rm OFF(min)}$  is required to maintain enough energy in the boost capacitor  $(C_{\rm BST})$  to drive the high-side MOSFET.

The maximum duty cycle is obtained from the 300 ns  $t_{\mbox{\scriptsize OFF(min)}}\!\!:$ 

#### **EQUATION 4-2:**

$$D_{max} = \frac{t_S - t_{OFF(min)}}{t_S} = 1 - \frac{300ns}{t_S}$$

Where:

$$t_s = 1/600 \text{ kHz} = 1.66 \mu \text{s}$$

It is not recommended to use using the MIC24053 with an OFF-time close to  $t_{\rm OFF(min)}$  during steady-state operation. Also, as  $V_{\rm OUT}$  increases, the internal ripple injection increases and reduces the line regulation performance. Therefore, the maximum output voltage of the MIC24053 should be limited to 5.5V and the maximum external ripple injection should be limited to 200mV. Please refer to the Setting Output Voltage subsection in the Application Information section for more details.

The actual ON-time and resulting switching frequency vary with the part-to-part variation in the rise and fall times of the internal MOSFETs, the output load current, and variations in the  $V_{DD}$  voltage. Also, the minimum  $t_{ON}$  results in a lower switching frequency in high  $V_{IN}$  to  $V_{OUT}$  applications, such as 18V to 1.0V. The minimum  $t_{ON}$  measured on the MIC24053 evaluation board is about 100 ns. During load transients, the switching frequency is changed due to the varying OFF-time.

To illustrate the control loop operation, analysis of both the steady-state and load transient scenarios is needed.

Figure 4-1 shows the MIC24053 control-loop timing during steady-state operation. During steady-state, the gm amplifier senses the feedback voltage ripple to trigger the ON-time period. The feedback voltage ripple is proportional to the output voltage ripple and the inductor current ripple. The ON-time is predetermined by the  $t_{\rm ON}$  estimator. The termination of the OFF-time is controlled by the feedback voltage. At the valley of the feedback voltage ripple, which occurs when  $t_{\rm VFB}$  falls below  $t_{\rm REF}$ , the OFF period ends and the next ON-time period is triggered through the control logic circuitry.



FIGURE 4-1: MIC24053 Control Loop Timing.

Figure 4-2 shows the operation of the MIC24053 during a load transient. The output voltage drops due to the sudden load increase, which causes the  $V_{FB}$  to be less than  $V_{REF}$ . This causes the error comparator to trigger an ON-time period. At the end of the ON-time period, a minimum OFF-time  $(t_{OFF(min)})$  is generated to charge  $C_{BST}$  because the feedback voltage is still below  $V_{REF}$ . Then, the next ON-time period is triggered because of the low feedback voltage. Therefore, the switching frequency changes during the load transient, but returns to the nominal fixed frequency after the output has stabilized at the new load current level. Because of the varying duty cycle and switching frequency, the output recovery time is fast and the output voltage deviation is small in the MIC24053 converter.



FIGURE 4-2: MIC24053 Load Transient Response.

Unlike true current-mode control, the MIC24053 uses the output voltage ripple to trigger an ON-time period. The output voltage ripple is proportional to the inductor

current ripple if the ESR of the output capacitor is large enough. The MIC24053 control loop has the advantage of eliminating the need for slope compensation.

To meet the stability requirements, the MIC24053 feedback voltage ripple should be in phase with the inductor current ripple and large enough to be sensed by the g<sub>m</sub> amplifier and the error comparator. The recommended feedback voltage ripple 20 mV~100 mV. If a low-ESR output capacitor is selected, then the feedback voltage ripple may be too small to be sensed by the gm amplifier and the error comparator. Also, the output voltage ripple and the feedback voltage ripple are not necessarily in phase with the inductor current ripple if the ESR of the output capacitor is very low. In these cases, ripple injection is required to ensure proper operation. Please refer to the Ripple Injection subsection in Application Information for more details about the ripple injection technique.

## 4.3 V<sub>DD</sub> Regulator

The MIC24053 provides a 5V regulated output for input voltage  $V_{IN}$  ranging from 5.5V to 19V. When VIN < 5.5V, tie  $V_{DD}$  to the PV $_{IN}$  pins to bypass the internal linear regulator.

#### 4.4 Soft-Start

Soft-start reduces the power supply input surge current at start-up by controlling the output voltage rise time. The input surge appears while the output capacitor is charged up. A slower output rise time draws a lower input surge current.

The MIC24053 implements an internal digital soft-start by making the 0.8V reference voltage (V<sub>REF</sub>) ramp from 0 to 100% in about 3 ms with 9.7 mV steps. Therefore, the output voltage is controlled to increase slowly by a staircase V<sub>FB</sub> ramp. After the soft-start cycle ends, the related circuitry is disabled to reduce current consumption. V<sub>DD</sub> must be powered up at the same time or after V<sub>IN</sub> to make the soft-start function correctly.

#### 4.5 Current Limit

The MIC24053 uses the  $R_{DS(ON)}$  of the internal low-side power MOSFET to sense overcurrent conditions. This method reduces cost, board space, and power losses taken by a discrete current sense resistor. The low-side MOSFET is used because it displays much lower parasitic oscillations during switching than the high-side MOSFET.

In each switching cycle of the MIC24053 converter, the inductor current is sensed by monitoring the low-side MOSFET in the OFF period. If the peak inductor current is greater than 14A, the MIC24053 turns off the high-side MOSFET and a soft-start sequence is triggered. This mode of operation is called "hiccup mode." Its purpose is to protect the downstream load in

case of a hard short. The load current-limit threshold has a foldback characteristic related to the feedback voltage as shown in Figure 4-3.



**FIGURE 4-3:** MIC24053 Current-Limit Foldback Characteristic.

#### 4.6 Power Good (PG)

The Power Good (PG) pin is an open-drain output that indicates logic high when the output is nominally 92% of its steady-state voltage. A pull-up resistor of more than 10 k $\Omega$  should be connected from PG to  $V_{DD}$ .

#### 4.7 MOSFET Gate Drive

The Package Type shows a bootstrap circuit consisting of D1 (a Schottky diode is recommended) and C<sub>BST</sub>. This circuit supplies energy to the high-side drive circuit. Capacitor C<sub>BST</sub> is charged, while the low-side MOSFET is on, and the voltage on the SW pin is approximately 0V. When the high-side MOSFET driver is turned on, energy from C<sub>BST</sub> is used to turn the MOSFET on. As the high-side MOSFET turns on, the voltage on the SW pin increases to approximately V<sub>IN</sub>. Diode D1 is reverse biased and C<sub>BST</sub> floats high while continuing to keep the high-side MOSFET on. The bias current of the high-side driver is less than 10 mA, so a  $0.1 \, \mu F$  to  $1 \, \mu F$  capacitor is sufficient to hold the gate voltage with minimal droop for the power stroke (high-side switching) cycle; that is,  $\Delta_{BST}$  = 10 mA x 1.67  $\mu$ s/0.1  $\mu$ F = 167 mV. When the low-side MOSFET is turned back on, CBST is recharged through D1. A small resistor (R<sub>G</sub>), which is in series with C<sub>BST</sub>, can be used to slow down the turn-on time of the high-side N-channel MOSFET.

The drive voltage is derived from the  $V_{DD}$  supply voltage. The nominal low-side gate drive voltage is  $V_{DD}$  and the nominal high-side gate drive voltage is approximately  $V_{DD}-V_{DIODE}$ , where  $V_{DIODE}$  is the voltage drop across D1. An approximate 30 ns delay between the high-side and low-side driver transitions is used to prevent current from simultaneously flowing unimpeded through both MOSFETs.

#### **APPLICATION INFORMATION** 5.0

#### 5.1 **Inductor Selection**

Selecting the output inductor requires values for inductance, peak, and RMS currents. The input and output voltages and the inductance value determine the peak-to-peak inductor ripple current. Generally, higher inductance values are used with higher input voltages. Larger peak-to-peak ripple currents increase the power dissipation in the inductor and MOSFETs. Larger output ripple currents also require more output capacitance to smooth out the larger ripple current. Smaller peak-to-peak ripple currents require a larger inductance value and therefore a larger and more expensive inductor. A good compromise between size, loss, and cost is to set the inductor ripple current to be equal to 20% of the maximum output current. The inductance value is calculated by Equation 5-1:

#### **EQUATION 5-1:**

$$L = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times f_{SW} \times 20\% \times I_{OUT(max)}}$$

Where:

 $f_{SW}$  = Switching Frequency, 600 kHz

20% = Ratio of AC ripple current to DC

output current

 $V_{IN(max)}$  = Maximum power stage input voltage

The peak-to-peak inductor current ripple is:

#### **EQUATION 5-2:**

$$\Delta I_{L(pp)} = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times f_{SW} \times L}$$

The peak inductor current is equal to the average output current plus one half of the peak-to-peak inductor current ripple.

#### **EQUATION 5-3:**

$$I_{K(pk)} = I_{OUT(max)} + 0.5 \times \Delta I_{L(pp)}$$

The RMS inductor current is used to calculate the I<sup>2</sup>R losses in the inductor.

#### **EQUATION 5-4:**

$$I_{L(RMS)} = \sqrt{I_{OUT(max)}^2 + \frac{\Delta I_{L(PP)}^2}{12}}$$

The proper selection of core material and minimizing the winding resistance is required to maximize efficiency. The high-frequency operation of the MIC24053 requires the use of ferrite materials for all but the most cost-sensitive applications. Lower-cost iron powder cores may be used, but the increase in core loss will reduce the efficiency of the power supply. This is especially noticeable at low output power. The winding resistance decreases efficiency at the higher output current levels. The winding resistance must be minimized although this usually comes at the expense of a larger inductor. The power dissipated in the inductor is equal to the sum of the core and copper losses. At higher output loads, the core losses are usually insignificant and can be ignored. At lower output currents, the core losses can be a significant contributor. Core loss information is usually available from the magnetics vendor. Copper loss in the inductor is calculated by Equation 5-5.

#### **EQUATION 5-5:**

$$p_{INDUCTOR(Cu)} = \left[I_{L(RMS)}\right]^2 \times R_{WINDING}$$

The resistance of the copper wire, R<sub>WINDING</sub>, increases with the temperature. The value of the winding resistance used should be at the operating temperature.

#### **EQUATION 5-6:**

$$\begin{split} P_{WINDING(Ht)} &= \\ R_{WINDING(20^{\circ}C)} \times [1 + 0.0042 \times (T_H - T_{20^{\circ}C})] \end{split}$$

Where:

 $T_H$  = Temperature of wire under full load

 $T_{20^{\circ}C}$  = Ambient Temperature

 $R_{WINDING(20^{\circ}C)}$  = Room temperature winding resistance (usually specified by

the manufacturer)

#### 5.2 **Output Capacitor Selection**

The type of the output capacitor is usually determined by its equivalent series resistance (ESR). Voltage and RMS current capability are two other important factors for selecting the output capacitor. Recommended capacitor types are ceramic, low-ESR aluminum electrolytic, OS-CON, and POSCAP. The output capacitor's ESR is usually the main cause of the output ripple. It also affects the stability of the control loop.

The maximum value of ESR is calculated with Equation 5-7.

#### **EQUATION 5-7:**

$$ESR_{COUT} \le \frac{\Delta V_{OUT(PP)}}{\Delta I_{L(PP)}}$$

Where:

 $\Delta V_{OUT(PP)}$  = Peak-to-peak output voltage

ripple

 $\Delta I_{L(PP)}$  = Peak-to-peak inductor current

ripple

The total output ripple is a combination of the ESR and output capacitance. The total ripple is calculated in Equation 5-8:

#### **EQUATION 5-8:**

$$\begin{split} & \Delta V_{OUT(PP)} = \\ & \sqrt{\left(\frac{\Delta I_{L(PP)}}{C_{OUT} \times f_{SW} \times 8}\right)^2 + \left(\Delta I_{L(PP)} \times ESR_{COUT}\right)^2} \end{split}$$

Where:

D = Duty cycle

C<sub>OUT</sub> = Output capacitance value

f<sub>SW</sub> = Switching frequency

As described in the Theory of Operation subsection in the Functional Description section, the MIC24053 requires at least 20 mV peak-to-peak ripple at the FB pin to make the  $g_m$  amplifier and the error comparator behave properly. Also, the output voltage ripple should be in phase with the inductor current. Therefore, the output voltage ripple caused by the output capacitors' value should be much smaller than the ripple caused by the output capacitor ESR. If low-ESR capacitors, such as ceramic capacitors, are used for the output capacitors, a ripple injection method should be applied to provide enough feedback voltage ripple. Please refer to the Ripple Injection subsection for more details.

The voltage rating of the capacitor should be twice the output voltage for a tantalum and 20% greater for aluminum electrolytic or OS-CON. The output capacitor RMS current is calculated in Equation 5-9:

#### **EQUATION 5-9:**

$$I_{COUT(RMS)} = \frac{\Delta I_{L(PP)}}{\sqrt{12}}$$

The power dissipated in the output capacitor is:

#### **EQUATION 5-10:**

$$P_{DISS(COUT)} = I_{COUT(RMS)}^2 \times ESR_{COUT}$$

#### 5.3 Input Capacitor Selection

The input capacitor for the power stage input  $(V_{IN})$  should be selected for ripple current rating and voltage rating. Tantalum input capacitors may fail when subjected to high inrush currents, caused by turning on the input supply. A tantalum input capacitor's voltage rating should be at least two times the maximum input voltage to maximize reliability. Aluminum electrolytic, OS-CON, and multilayer polymer film capacitors can handle the higher inrush currents without voltage de-rating. The input voltage ripple primarily depends on the input capacitor's ESR. The peak input current is equal to the peak inductor current, so:

#### **EQUATION 5-11:**

$$\Delta V_{IN} = I_{L(pk)} \times ESR_{CIN}$$

The input capacitor must be rated for the input current ripple. The RMS value of the input capacitor current is determined at the maximum output current. Assuming the peak-to-peak inductor current ripple is low:

#### **EQUATION 5-12:**

$$I_{CIN(RMS)} = I_{OUT(MAX)} \times \sqrt{D \times (1-D)}$$

The power dissipated in the input capacitor is:

#### **EQUATION 5-13:**

$$P_{DISS(ON)} = I_{CIN(RMS)}^{1} \times ESR_{CIN}$$

#### 5.4 Ripple Injection

The  $V_{FB}$  ripple required for proper operation of the MIC24053  $g_m$  amplifier and error comparator is 20 mV to 100 mV. However, the output voltage ripple is generally designed as 1% to 2% of the output voltage. For a low output voltage, such as 1V, the output voltage ripple is only 10 mV to 20 mV, and the feedback voltage ripple is less than 20 mV. If the feedback voltage ripple is so small that the  $g_m$  amplifier and error comparator cannot sense it, then the MIC24053 will lose control and the output voltage is not regulated. To have some amount of  $V_{FB}$  ripple, a ripple injection method is applied for low output voltage ripple applications.

The applications are divided into three situations according to the amount of the feedback voltage ripple:

 Enough ripple at the feedback voltage due to the large ESR of the output capacitors.



FIGURE 5-1: Enough Ripple at FB.

As shown in Figure 5-1, the converter is stable without any ripple injection. The feedback voltage ripple is:

#### **EQUATION 5-14:**

$$\Delta V_{FB(pp)} = \frac{R2}{R1 + R2} \times ESR_{COUT} \times \Delta I_{L(pp)}$$
 Where: 
$$\Delta I_{L(pp)} = \text{Peak-to-peak value of the inductor current ripple.}$$

Inadequate ripple at the feedback voltage due to the small ESR of the output capacitors.



FIGURE 5-2: Inadequate Ripple at FB.

The output voltage ripple is fed into the FB pin through a feedforward capacitor ( $C_{\rm ff}$ ) in this situation, as shown in Figure 5-2. The typical  $C_{\rm ff}$  value is between 1nF and 100 nF. With the feedforward capacitor, the feedback voltage ripple is very close to the output voltage ripple:

#### **EQUATION 5-15:**

$$\Delta V_{FB(pp)} \approx ESR \times \Delta I_{L(pp)}$$

Virtually no ripple at the FB pin voltage due to the very-low ESR of the output capacitors.



FIGURE 5-3:

Invisible Ripple at FB.

In this situation, the output voltage ripple is less than 20 mV. Therefore, additional ripple is injected into the FB pin from the switching node (SW) using a resistor ( $R_{inj}$ ) and a capacitor ( $C_{inj}$ ), as shown in Figure 5-3. The injected ripple is:

#### **EQUATION 5-16:**

$$\Delta V_{FB(pp)} = V_{IN} \times K_{div} \times D \times (1-D) \times \frac{1}{f_{SW} \times \tau}$$

#### **EQUATION 5-17:**

$$K_{div} = \frac{\text{R1/R2}}{R_{inj} \times \text{R1/R2}}$$

Where:

V<sub>IN</sub> = Power stage input voltage

D = Duty Cycle

f<sub>SW</sub> = Switching frequency

 $\tau = (R1//R2//R_{ini}) \times C_{ff}$ 

In Equation 5-16 and Equation 5-17, it is assumed that the time constant associated with  $C_{\rm ff}$  must be much greater than the switching period:

#### **EQUATION 5-18:**

$$\frac{1}{f_{SW} \times \tau} = \frac{T}{\tau} \gg 1$$

If the voltage divider resistors (R1 and R2) are in the  $k\Omega$  range, a  $C_{ff}$  of 1 nF to 100 nF can easily satisfy the large time constant requirement. Also, a 100 nF injection capacitor  $(C_{inj})$  is used in order to be considered as short for a wide range of the frequencies.

The process of sizing the ripple injection resistor and capacitors is:

- 1. Select  $C_{\rm ff}$  to feed all output ripples into the feedback pin and make sure the large time constant assumption is satisfied. Typical choice of  $C_{\rm ff}$  is 1 nF to 100 nF if R1 and R2 are in the  $k\Omega$  range.
- Select R<sub>inj</sub> according to the expected feedback voltage ripple using Equation 5-19:

#### **EQUATION 5-19:**

$$L_{div} = \frac{\Delta V_{FB(pp)}}{V_{IN}} \times \frac{f_{SW} \times \tau}{D \times (1-D)}$$

Then the value of R<sub>ini</sub> is calculated as:

#### **EQUATION 5-20:**

$$R_{inj} = (R1/\!/R2) \times \left(\frac{1}{K_{div}} - 1\right)$$

Select C<sub>inj</sub> as 100 nF, which could be considered as short for a wide range of the frequencies.

### 5.5 Setting Output Voltage

The MIC24053 requires two resistors to set the output voltage as shown in Figure 5-4.

The output voltage is determined by Equation 5-21:

#### **EQUATION 5-21:**

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right)$$
 Where: 
$$V_{FB} \qquad 0.8V$$

A typical value of R1 can be between 3 k $\Omega$  and 10 k $\Omega$ . If R1 is too large, it may allow noise to be introduced into the voltage feedback loop. If R1 is too small, it will decrease the efficiency of the power supply, especially at light loads. Once R1 is selected, R2 can be calculated using Equation 5-22

#### **EQUATION 5-22:**

$$R2 = \frac{V_{FB} \times R1}{V_{OUT} - V_{FB}}$$



FIGURE 5-4: Voltage-Divider Configuration.

In addition to the external ripple injection added at the FB pin, internal ripple injection is added at the inverting input of the comparator inside the MIC24053, as shown in Figure 5-5. The inverting input voltage (V $_{\rm INJ}$ ) is clamped to 1.2V. As V $_{\rm OUT}$  increases, the swing of V $_{\rm INJ}$  is clamped. The clamped V $_{\rm INJ}$  reduces the line regulation because it is reflected as a DC error on the FB terminal. Therefore, the maximum output voltage of the MIC24053 should be limited to 5.5V to avoid this problem.



FIGURE 5-5: Internal Ripple Injection.

#### 5.6 Thermal Measurements

It is a good idea to measure the IC's case temperature to make sure it is within its operating limits. Although this might seem like a very elementary task, it is easy to get false results. The most common mistake is to use the standard thermal couple that comes with a thermal meter. This thermal couple wire gauge is large, typically 22 gauge, and behaves like a heat-sink, resulting in a lower case measurement.

Two methods of temperature measurement are to use a smaller thermal couple wire or an infrared thermometer. If a thermal couple wire is used, it must be constructed of 36 gauge wire, or higher (smaller wire size), to minimize the wire heat-sinking effect. In addition, the thermal couple tip must be covered in

either thermal grease or thermal glue to make sure that the thermal couple junction is making good contact with the case of the IC. Omega brand thermal couple (5SC-TT-K-36-36) is adequate for most applications.

Wherever possible, an infrared thermometer is recommended. The measurement spot size of most infrared thermometers is too large for an accurate reading on small form factor ICs. However, an IR thermometer from Optris has a 1 mm spot size, which makes it a good choice for measuring the hottest point on the case. An optional stand makes it easy to hold the beam on the IC for long periods of time.

#### 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information

28-lead QFN\*



Example



**Legend:** XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

#### 28-Pin 5 mm 6 mm QFN Packagev Outline and Recommended Land Pattern



## APPENDIX A: REVISION HISTORY

# **Revision A (November 2016)**

- Converted Micrel Document MIC24053 to Microchip datasheet DS20005668A.
- Minor grammatical text changes throughout all sections.

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART N<br>Device      | e Temp   | X XX - XX - arature Package Media                       | 1           |
|-----------------------|----------|---------------------------------------------------------|-------------|
| Device:               | MIC24053 | 12V, 9A High-Efficiency Buck Regi<br>HyperSpeed Control | ulator with |
| Temperature<br>Range: | Y =      | Industrial Temperature Grade –40°C                      | to +125°C   |
| Package:              | JL =     | 28-Pin 5 mm × 6 mm QFN                                  |             |
| Media Type:           | TR =     | 1000/Reel                                               |             |

#### Examples:

a) MIC24053YJL-TR: 12V, 9A High-Efficiency Buck Regulator with HyperSpeed Control, -40°C to +125°C Junction Temperature Range, 28-Pin 5 mm × 6 mm QFN package, 1000/Reel.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2016, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1099-7



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA

Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA

Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100

Fax: 852-2401-3431 **Australia - Sydney**Tel: 61-2-9868-6733
Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-3326-8000

Fax: 86-21-3326-8021

China - Shenyang

Tel: 86-24-2324-2820

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

**India - Pune** Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820