# MGSF3455XT1

# Preliminary Information

# Low R<sub>DS(on)</sub> Small-Signal MOSFETs Single P-Channel **Field Effect Transistors**

These miniature surface mount MOSFETs utilize the High Cell Density, HDTMOS process. Low r<sub>DS(on)</sub> assures minimal power loss and conserves energy, making this device ideal for use in small power management circuitry. Typical applications are dc-dc converters, power management in portable and battery-powered products such as computers, printers, PCMCIA cards, cellular and cordless telephones.



• Miniature TSOP 6 Surface Mount Package Saves Board Space



## **ON Semiconductor®**

http://onsemi.com

**P-CHANNEL** ENHANCEMENT-MODE MOSFET  $R_{DS(on)} = 80 \text{ m}\Omega \text{ (TYP)}$ 



### MAXIMUM RATINGS (T,1 = 25°C unless otherwise noted)

| MAXIMUM RATINGS (T <sub>d</sub> = 25°C unless otherwise noted)                                        |                                   | URCE        |      |
|-------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|------|
| Rating                                                                                                | Symbol                            | Value       | Unit |
| Drain-to-Source Voltage                                                                               | V <sub>DSS</sub>                  | 30          | Vdc  |
| Gate-to-Source Voltage — Continuous                                                                   | V <sub>GS</sub>                   | ± 20        | Vdc  |
| Drain Current — Continuous @ T <sub>A</sub> = 255C<br>— Pulsed Drain Current (t <sub>p</sub> 3 10 ms) | I <sub>D</sub><br>I <sub>DM</sub> | 1.45<br>10  | A    |
| Total Power Dissipation @ $T_A = 255C$                                                                | PD                                | 400         | mW   |
| Operating and Storage Temperature Range                                                               | T <sub>J</sub> , T <sub>stg</sub> | – 55 to 150 | °C   |
| Thermal Resistance — Junction-to-Ambient                                                              | $R_{\theta JA}$                   | 300         | °C/W |
| Maximum Lead Temperature for Soldering Purposes, for 10 seconds                                       | TL                                | 260         | °C   |
|                                                                                                       |                                   |             |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **ORDERING INFORMATION**

| Device      | Reel Size | Tape Width         | Quantity |
|-------------|-----------|--------------------|----------|
| MGSF3455XT1 | 7″        | 8 mm embossed tape | 3000     |
| MGSF3455XT3 | 13″       | 8 mm embossed tape | 10,000   |

# MGSF3455XT1

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                                                                 |                                                    | Symbol               | Min         | Тур            | Max            | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|-------------|----------------|----------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                                            |                                                    |                      | •           |                |                | •    |
| Drain-to-Source Breakdown Voltage ( $V_{GS} = 0$ Vdc, $I_D = 10 \mu A$ )                                                                                                                                                       | 9                                                  | V <sub>(BR)DSS</sub> | 30          | _              | _              | Vdc  |
| $\label{eq:VDS} \begin{array}{l} \mbox{Zero Gate Voltage Drain Current} \\ (V_{DS} = 30 \mbox{ Vdc}, \mbox{ V}_{GS} = 0 \mbox{ Vdc}) \\ (V_{DS} = 30 \mbox{ Vdc}, \mbox{ V}_{GS} = 0 \mbox{ Vdc}, \mbox{ T}_{J} = \end{array}$ | 70°C)                                              | I <sub>DSS</sub>     |             |                | 1.0<br>5.0     | μAdc |
| Gate-Body Leakage Current (V <sub>GS</sub> = $\pm$ 20 Vdc, V <sub>DS</sub> = 0)                                                                                                                                                |                                                    | I <sub>GSS</sub>     | _           | -              | ±100           | nAdc |
| ON CHARACTERISTICS <sup>(1)</sup>                                                                                                                                                                                              |                                                    |                      |             |                |                |      |
| Gate Threshold Voltage ( $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu Adc$ )                                                                                                                                                           |                                                    | V <sub>GS(th)</sub>  | 1.0         |                | _              | Vdc  |
| Static Drain-to-Source On-Resistant ( $V_{GS}$ = 10 Vdc, $I_D$ = 1.45 A) ( $V_{GS}$ = 4.5 Vdc, $I_D$ = 1.2 A)                                                                                                                  | nce                                                | r <sub>DS(on)</sub>  | Σ           | 0.080<br>0.134 | 0.100<br>0.190 | Ohms |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                        |                                                    |                      |             |                | 0              |      |
| Input Capacitance                                                                                                                                                                                                              | (V <sub>DS</sub> = 5.0 V)                          | C <sub>iss</sub>     | —           | 90             | <b>)</b> – (   | pF   |
| Output Capacitance                                                                                                                                                                                                             | (V <sub>DS</sub> = 5.0 V)                          | C <sub>oss</sub>     | —           | 50             | —              |      |
| Transfer Capacitance                                                                                                                                                                                                           | (V <sub>DG</sub> = 5.0 V)                          | C <sub>rss</sub>     |             | 10             | _              |      |
| SWITCHING CHARACTERISTICS <sup>(2)</sup>                                                                                                                                                                                       |                                                    |                      | < <         |                |                |      |
| Turn-On Delay Time                                                                                                                                                                                                             |                                                    | t <sub>d(on)</sub>   | 9           | 10             | 20             | ns   |
| Rise Time                                                                                                                                                                                                                      | (V <sub>DD</sub> = 15 Vdc, I <sub>D</sub> = 1.0 A, | tr                   |             | 15             | 30             |      |
| Turn-Off Delay Time                                                                                                                                                                                                            | $V_{GEN}$ = 10 V, $R_L$ = 10 $\Omega$ )            | t <sub>d(off)</sub>  | - All       | 20             | 35             |      |
| Fall Time                                                                                                                                                                                                                      |                                                    | tf                   | <b>.</b> O. | 10             | 20             |      |
| Gate Charge                                                                                                                                                                                                                    | 5                                                  | QT                   | _           | 3000           | _              | рС   |
| SOURCE-DRAIN DIODE CHARACT                                                                                                                                                                                                     | ERISTICS                                           |                      |             |                |                |      |
| Continuous Current                                                                                                                                                                                                             |                                                    | I <sub>S</sub>       | —           | —              | 1.0            | А    |
| Pulsed Current                                                                                                                                                                                                                 |                                                    | I <sub>SM</sub>      |             | _              | 5.0            | A    |
| Forward Voltage <sup>(2)</sup>                                                                                                                                                                                                 |                                                    | V <sub>SD</sub>      | _           | 0.85           | _              | V    |

Forward Voltage<sup>(2)</sup>
(1) Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
(2) Switching characteristics are independent of operating junction temperature.

#### **INFORMATION FOR USING THE TSOP-6 SURFACE MOUNT PACKAGE**

#### MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection

interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process.





The power dissipation of the TSOP-6 is a function of the drain pad size. This can vary from the minimum pad size for soldering to a pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by  $T_{J(max)}$ , the maximum rated junction temperature of the die,  $R_{\theta JA}$ , the thermal resistance from the device junction to ambient, and the operating temperature,  $T_A$ . Using the values provided on the data sheet for the TSOP-6 package,  $P_D$  can be calculated as follows:

$$P_{D} = \frac{T_{J(max)} - T_{A}}{R_{\theta JA}}$$

The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values into the equation for an ambient temperature  $T_A$  of 25°C, one can calculate the power dissipation of the device which in this case is 400 milliwatts.

$$P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{300^{\circ}C/W} = 400 \text{ milliwatts}$$

The 300°C/W for the TSOP–6 package assumes the use of the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 400 milliwatts. There are other alternatives to achieving higher power dissipation from the TSOP–6 package. Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Clad<sup>™</sup>. Using a board material such as Thermal Clad, an aluminum core board, the power dissipation can be doubled using the same footprint.

### SOLDERING PRECAUTIONS

The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected.

Always preheat the device.

- The delta temperature between the preheat and soldering should be 100°C or less.\*
- When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference shall be a maximum of 10°C.
- The soldering temperature and time shall not exceed 260°C for more than 10 seconds.
- When shifting from preheating to soldering, the maximum temperature gradient shall be 5°C or less.
- After soldering has been completed, the device should be allowed to cool naturally for at least three minutes. Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress.
- Mechanical stress or shock should not be applied during cooling.

\* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device.

#### MGSF3455XT1

#### PACKAGE DIMENSIONS

## TSOP-6 CASE 318G-02



Thermal Clad is a registered trademark of the Bergquist Company.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors hamless against all claims, costs, damages, and exponses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employeer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative