

### **Three-Channel Analog Front-End Device**

### **Device Features:**

- Three input pins for analog input signals
- High input detection sensitivity (3  $mV_{PP}$ , typical)
- High modulation depth sensitivity (as low as 8%)
- Three output selections:
- Demodulated data
- Carrier clock
- RSSI
- Input carrier frequency: 125 kHz, typical
- Input data rate: 10 Kbps, maximum
- 8 internal Configuration registers
- Bidirectional transponder communication (LF talk back)
- Programmable antenna tuning capacitance (up to 63 pF, 1 pF/step)
- Programmable output enable filter
- Low standby current: 4 µA (with 3 channels enabled), typical
- Low operating current: 13  $\mu$ A (with 3 channels enabled), typical
- Serial Peripheral Interface (SPI™) with external devices
- Supports Battery Back-Up mode and batteryless operation with external circuits
- Industrial and Extended Temperature Range: -40°C to +85°C (industrial)

### **Typical Applications:**

- Automotive industry applications:
  - Passive Keyless Entry (PKE) transponder
  - Remote door locks and gate openers
  - Engine immobilizer
  - LF initiator sensor for tire pressure monitoring systems
- Security Industry applications:
  - Long range access control transponder
  - Parking lot entry transponder
  - Hands-free apartment door access
  - Asset control and management

### **Description:**

The MCP2030 is a stand-alone Analog Front-End (AFE) device for Low-Frequency (LF) sensing and bidirectional communication applications. The device has eight internal Configuration registers which are readable and programmable, except the read-only STATUS register, by an external device.

The device has three low-frequency input channels. Each input channel can be individually enabled or disabled. The device can detect an input signal with amplitude as low as ~1 mV<sub>PP</sub> and can demodulate an amplitude-modulated input signal with as low as 8% modulation depth. The device can also transmit data by clamping and unclamping the input LC antenna voltage.

The device can output demodulated data, carrier clock or RSSI current depending on the register setting. The demodulated data and carrier clock outputs are available on the LFDATA pin, while the RSSI output is available on the RSSI pin. The RSSI current output is linearly proportional to the input signal strength.

The device has programmable internal tuning capacitors for each input channel. The user can program these capacitors up to 63 pF, 1 pF per step. These internal tuning capacitors can be used effectively for fine-tuning of the external LC resonant circuit.

The device is optimized for very low current consumption and has various battery-saving low-power modes (Sleep, Standby, Active). The device can also be operated in Battery Back-up and Batteryless modes using a few external components.

This device is available in 14-pin PDIP, SOIC, and TSSOP packages. This device is also used as the AFE in the PIC16F639.

### Package Types:



NOTES:

### 1.0 ELECTRICAL SPECIFICATIONS

### Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias40°C to +125°C                                              |
|-------------------------------------------------------------------------------------------|
| Storage temperature65°C to +150°C                                                         |
| Voltage on $\rm V_{DD}$ with respect to $\rm V_{SS}$                                      |
| Voltage on all other pins with                                                            |
| respect to $V_{SS}$ 0.3V to ( $V_{DD}$ + 0.3V)                                            |
| Maximum current out of $V_{\mbox{\scriptsize SS}}$ pin300 mA                              |
| Maximum current into V <sub>DD</sub> pin250 mA                                            |
| Maximum LC Input Voltage<br>(LCX, LCY, LCZ) loaded, with device                           |
| Maximum LC Input Voltage<br>(LCX, LCY, LCZ) unloaded, without device700.0 V <sub>PP</sub> |
| Maximum Input Current (rms) into device<br>per LC Channel10 mA                            |
| Human Body ESD rating2000 (min.) V                                                        |
| Machine Model ESD rating200 (min.) V                                                      |

**†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### **DC Characteristics**

| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                               |                    |                       |             |                       |                |                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|-------------|-----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                                                                                                                          | Sym.               | Min.                  | Тур†        | Max.                  | Units          | Conditions                                                                                                                                                                                                                         |
| Supply Voltage                                                                                                                      | $V_{DD}$           | 2.0                   | 3.0         | 3.6                   | V              |                                                                                                                                                                                                                                    |
| V <sub>DD</sub> Start Voltage to ensure internal<br>Power-on Reset signal                                                           | V <sub>POR</sub>   | _                     | _           | 1.8                   | V              |                                                                                                                                                                                                                                    |
| Modulation Transistor-on Resistance                                                                                                 | R <sub>M</sub>     | —                     | 50          | 100                   | Ω              | V <sub>DD</sub> = 3.0V                                                                                                                                                                                                             |
| Active Current (detecting signal)<br>1 LC Input Channel Receiving Signal<br>3 LC Input Channel Receiving Signals                    | I <sub>ACT</sub>   |                       | 10<br>13    | —<br>18               | μΑ<br>μΑ       | $\label{eq:constraint} \begin{split} \overline{\text{CS}} &= \text{V}_{\text{DD}} \\ \text{Input} &= \text{Continuous Wave (CW);} \\ \text{Amplitude} &= 300 \ \text{mV}_{\text{PP}}. \\ \text{All channels enabled.} \end{split}$ |
| Standby Current (wait to detect signal)<br>1 LC Input Channel Enabled<br>2 LC Input Channels Enabled<br>3 LC Input Channels Enabled | I <sub>STDBY</sub> |                       | 2<br>3<br>4 | 5<br>6<br>7           | μΑ<br>μΑ<br>μΑ | $\overline{CS} = V_{DD}; \overline{ALERT} = V_{DD}$                                                                                                                                                                                |
| Sleep Current                                                                                                                       | I <sub>SLEEP</sub> | _                     | 0.2         | 1                     | μΑ             | $\overline{CS} = V_{DD}; \overline{ALERT} = V_{DD}$                                                                                                                                                                                |
| Analog Input Leakage Current<br>LCX, LCY, LCZ<br>LCCOM                                                                              | I <sub>AIL</sub>   |                       |             | ± 1<br>± 1            | μΑ<br>μΑ       | $V_{DD}$ = 3.6V, $V_{SS} \le V_{IN} \le 1V$ with respect to ground. Internal tuning capacitors are switched off, tested in Sleep mode.                                                                                             |
| Digital Input Low Voltage                                                                                                           | $V_{\text{IL}}$    | V <sub>SS</sub>       | _           | 0.3 V <sub>DD</sub>   | V              | SCLK, SDI, CS                                                                                                                                                                                                                      |
| Digital Input High Voltage                                                                                                          | V <sub>IH</sub>    | 0.8 V <sub>DD</sub>   | _           | V <sub>DD</sub>       | V              | SCLK, SDI, CS                                                                                                                                                                                                                      |
| Digital Input Leakage Current <b>(Note 1)</b><br>SDI<br>SCLK, CS                                                                    | ΙĽ                 |                       |             | ± 1<br>± 1            | μΑ<br>μΑ       | $\begin{array}{l} V_{DD} = 3.6V \\ V_{SS} \leq V_{PIN} \leq V_{DD} \\ V_{PIN} \leq V_{DD} \end{array}$                                                                                                                             |
| Digital Output Low Voltage<br>ALERT, LFDATA/SDIO                                                                                    | V <sub>OL</sub>    | _                     | _           | V <sub>SS</sub> + 0.4 | V              | Analog Front-End section<br>$I_{OL} = 1.0$ mA, $V_{DD} = 2.0V$                                                                                                                                                                     |
| Digital Output High Voltage<br>ALERT, LFDATA/SDIO                                                                                   | V <sub>OH</sub>    | V <sub>DD</sub> - 0.5 | _           | _                     | V              | I <sub>OH</sub> = -400 μA, V <sub>DD</sub> = 2.0V                                                                                                                                                                                  |
| Digital Input Pull-Up Resistor<br>CS, SCLK                                                                                          | R <sub>PU</sub>    | 50                    | 200         | 350                   | kΩ             | V <sub>DD</sub> = 3.6V                                                                                                                                                                                                             |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Negative current is defined as current sourced by the pin.

### **AC Characteristics**

| Electrical Specifications: Standard Operating Conditions (unless otherwise stated)         Supply Voltage $2.0 \lor V_{DD} \le 3.6 \lor$ Operating temperature $-40^{\circ}C \le T_A \le +85^{\circ}C$ LCCOM connected to V <sub>SS</sub> Sinusoidal 300 mV <sub>PP</sub> Carrier Frequency       125 kHz         LCCOM connected to V <sub>SS</sub> |                      |        |                     |                |                  |                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|---------------------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                                                                                                                                                                                                                                                                                                                                           | Sym.                 | Min.   | Тур†                | Max.           | Units            | Conditions                                                                                                                                                                                                                           |
| Input Sensitivity                                                                                                                                                                                                                                                                                                                                    | V <sub>SENSE</sub>   | 1      | 3.0                 | 6              | mV <sub>PP</sub> | $V_{DD} = 3.0V$ Output enable filter disabled<br>AGCSIG = 0; MODMIN = 00<br>(33% modulation depth setting)<br>Input = Continuous Wave (CW)<br>Output = Logic level transition from<br>Iow-to-high at sensitivity level for CW input. |
| Coil de-Q'ing Voltage -<br>RF Limiter (R <sub>FLM</sub> ) must be active                                                                                                                                                                                                                                                                             | $V_{DE_Q}$           | 3      | —                   | 5              | V                | $V_{DD}$ = 3.0V, Force $I_{IN}$ = 5 $\mu A$ (worst case)                                                                                                                                                                             |
| RF Limiter Turn-on Resistance<br>(LCX, LCY, LCZ)                                                                                                                                                                                                                                                                                                     | R <sub>FLM</sub>     | —      | 300                 | 700            | Ω                | $V_{DD}$ = 2.0V, $V_{IN}$ = 8 $V_{DC}$                                                                                                                                                                                               |
| Sensitivity Reduction                                                                                                                                                                                                                                                                                                                                | S <sub>ADJ</sub>     |        | 0<br>-30            |                | dB<br>dB         | V <sub>DD</sub> = 3.0V<br>No sensitivity reduction selected<br>Max. reduction selected<br>Monotonic increment in attenuation value<br>from setting = 0000 to 1111 by design                                                          |
| Minimum Modulation Depth<br>60% setting<br>33% setting<br>14% setting<br>8%                                                                                                                                                                                                                                                                          | V <sub>IN_MOD</sub>  |        | 60<br>33<br>14<br>8 | 84<br>49<br>26 | %<br>%<br>%      | $V_{DD}$ = 3.0V<br>See Section 5.21 "Minimum Modulation<br>Depth Requirement for Input Signal".<br>See Modulation Depth Definition in<br>Figure 5-5.                                                                                 |
| Carrier frequency                                                                                                                                                                                                                                                                                                                                    | F <sub>CARRIER</sub> | _      | 125                 | _              | kHz              |                                                                                                                                                                                                                                      |
| Input modulation frequency                                                                                                                                                                                                                                                                                                                           | F <sub>MOD</sub>     | _      | -                   | 10             | kHz              | Input data rate with NRZ data format.<br>$V_{DD} = 3.0V$<br>Minimum modulation depth setting = 33%<br>Input conditions:<br>Amplitude = 300 mV <sub>PP</sub><br>Modulation depth = 100%                                               |
| LCX Tuning Capacitor                                                                                                                                                                                                                                                                                                                                 | C <sub>TUNX</sub>    | <br>44 | 0<br>59             | —<br>82        | pF<br>pF         | V <sub>DD</sub> = 3.0V,<br>Config. Reg. 1, bits <6:1> Setting = 000000<br>63 pF ±30%<br>Config. Reg. 1, bits <6:1> Setting = 111111<br>63 steps, approx. 1 pF/step<br>Monotonic increment in capacitor value from                    |
| LCV Tuning Consoiter                                                                                                                                                                                                                                                                                                                                 | C                    |        |                     |                |                  | setting = 000000 to 111111 by design                                                                                                                                                                                                 |
| LCY Tuning Capacitor                                                                                                                                                                                                                                                                                                                                 | C <sub>TUNY</sub>    | —      | 0                   | _              | pF               | V <sub>DD</sub> = 3.0V,<br>Config. Reg. 2, bits <6:1> Setting = 000000                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                      |                      | 44     | 59                  | 82             | pF               | 63 pF ±30%<br>Config. Reg. 2, bits <6:1> Setting = 111111<br>63 steps, approx. 1 pF/step<br>Monotonic increment in capacitor value from<br>setting = 000000 to 111111 by design                                                      |
| LCZ Tuning Capacitor                                                                                                                                                                                                                                                                                                                                 | C <sub>TUNZ</sub>    | _      | 0                   | _              | pF               | V <sub>DD</sub> = 3.0V,<br>Config. Reg. 3, bits<6:1> Setting = 000000                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                      |                      | 44     | 59                  | 82             | pF               | 63 pF ±30%<br>Config. Reg. 3, bits<6:1> Setting = 111111<br>63 steps, approx. 1 pF/step<br>Monotonic increment in capacitor value from<br>setting = 000000 to 111111 by design                                                       |
| Q of Internal Tuning Capacitors                                                                                                                                                                                                                                                                                                                      | Q_C                  | 50 *   | —                   | _              |                  |                                                                                                                                                                                                                                      |
| Demodulator Charge Time<br>(delay time of demodulated output to rise)                                                                                                                                                                                                                                                                                | T <sub>DR</sub>      | _      | 50                  | _              | μs               | $ \begin{array}{l} V_{DD} = 3.0V \\ \text{Minimum modulation depth setting} = 33\% \\ \text{Input conditions:} \\ \text{Amplitude} = 300 \ \text{mV}_{PP} \\ \text{Modulation depth} = 100\% \end{array} $                           |

\* Parameter is characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Required output enable filter high time must account for input path analog delays (=  $T_{OEH} - T_{DR} + T_{DF}$ ). Required output enable filter low time must account for input path analog delays (=  $T_{OEL} + T_{DR} - T_{DF}$ ). t

Note 1:

2:

### **AC Characteristics (Continued)**

Electrical Specifications: Standard Operating Conditions (unless otherwise stated)Supply Voltage $2.0V \le V_{DD} \le 3.6V$ Operating temperature $-40^{\circ}C \le T_A \le +85^{\circ}C$ LCCOM connected to VSSDiscussion (LCCOM connected to VSS) LC Signal Input Sinusoidal 300 mV<sub>PP</sub> Carrier Frequency 125 kHz

| Poromotoro                                                                                                                                    | <b>C</b> 1/          | Mim                                                   | Ture | Merr                                                                                                                                                                            | l In ite       | Conditions                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                                                                                                                                    | Sym.                 | Min.                                                  | Тур† | Max.                                                                                                                                                                            | Units          | Conditions                                                                                                                            |
| Demodulator Discharge Time (delay time<br>of demodulated output to fall)                                                                      | T <sub>DF</sub>      | _                                                     | 50   | Ι                                                                                                                                                                               | μs             | V <sub>DD</sub> = 3.0V<br>MOD depth setting = 33%<br>Input conditions:<br>Amplitude = 300 mV <sub>PP</sub><br>Modulation depth = 100% |
| Rise time of LFDATA                                                                                                                           | TR <sub>LFDATA</sub> | _                                                     | 0.5  | _                                                                                                                                                                               | μs             | $V_{DD} = 3.0V$ . Time is measured from 10% to 90% of amplitude                                                                       |
| Fall time of LFDATA                                                                                                                           | TF <sub>LFDATA</sub> | —                                                     | 0.5  |                                                                                                                                                                                 | μs             | $V_{DD} = 3.0V$<br>Time is measured from 10% to 90% of amplitude                                                                      |
| AGC stabilization time<br>(T <sub>AGC +</sub> T <sub>PAGC</sub> )                                                                             | T <sub>STAB</sub>    | 4                                                     |      | _                                                                                                                                                                               | ms             |                                                                                                                                       |
| AGC initialization time                                                                                                                       | T <sub>AGC</sub>     | —                                                     | 3.5  | _                                                                                                                                                                               | ms             |                                                                                                                                       |
| High time after AGC initialization time                                                                                                       | T <sub>PAGC</sub>    | _                                                     | 62.5 | _                                                                                                                                                                               | μs             |                                                                                                                                       |
| Gap time after AGC stabilization time                                                                                                         | T <sub>GAP</sub>     | 200                                                   | _    | _                                                                                                                                                                               | μs             |                                                                                                                                       |
| Time element of pulse                                                                                                                         | Τ <sub>Ε</sub>       | 100                                                   | _    | _                                                                                                                                                                               | μs             | Minimum pulse width                                                                                                                   |
| Time from exiting Sleep or POR to being ready to receive signal                                                                               | T <sub>RDY</sub>     | —                                                     | _    | 50*                                                                                                                                                                             | ms             |                                                                                                                                       |
| Minimum time AGC level must be held after receiving AGC Preserve command                                                                      | T <sub>PRES</sub>    | 5*                                                    | 1    | _                                                                                                                                                                               | ms             | AGC level must not change more than 10% during T <sub>PRES</sub> .                                                                    |
| Internal RC oscillator frequency                                                                                                              | F <sub>OSC</sub>     | 27                                                    | 32   | 35.5                                                                                                                                                                            | kHz            | Internal clock trimmed at 32 kHz during test                                                                                          |
| Inactivity timer time-out                                                                                                                     | TINACT               | 13.5                                                  | 16   | 17.75                                                                                                                                                                           | ms             | 512 cycles of RC oscillator @ F <sub>OSC</sub>                                                                                        |
| Alarm timer time-out                                                                                                                          | T <sub>ALARM</sub>   | 27                                                    | 32   | 35.5                                                                                                                                                                            | ms             | 1024 cycles of RC oscillator @ FOSC                                                                                                   |
| LC Pin Input Resistance for<br>LCX, LCY, LCZ pins                                                                                             | R <sub>IN</sub>      | _                                                     | 800* | _                                                                                                                                                                               | kΩ             | LCCOM grounded, $V_{DD} = 3V$ ,<br>F <sub>CARRIER</sub> = 125 kHz.                                                                    |
| LC Pin Input Parasitic Capacitance for LCX, LCY, LCZ pins                                                                                     | C <sub>IN</sub>      | _                                                     | 24*  | _                                                                                                                                                                               | pF             | LCCOM grounded, $V_{DD} = 3V$ ,<br>F <sub>CARRIER</sub> = 125 kHz.                                                                    |
| Minimum output enable filter high time<br><b>OEH (Bits Config0&lt;8:7&gt;)</b><br>01 = 1 ms<br>10 = 2 ms<br>11 = 4 ms<br>00 = Filter Disabled | Т <sub>ОЕН</sub>     | 32 (~1 ms)<br>64 (~2 ms)<br>128 (~4 ms)<br>—          |      |                                                                                                                                                                                 | clock<br>count | RC oscillator = $F_{OSC}$ (see $F_{OSC}$ specification<br>for variations).<br>Viewed from the pin input:<br>(Note 1)                  |
| Minimum output enable filter low time<br><b>OEL (Bits Config0&lt;6:5&gt;)</b><br>00 = 1 ms<br>01 = 1 ms<br>10 = 2 ms<br>11 = 4 ms             | T <sub>OEL</sub>     | 32 (~1 ms)<br>32 (~1 ms)<br>64 (~2 ms)<br>128 (~4 ms) |      |                                                                                                                                                                                 | clock<br>count | RC oscillator = F <sub>OSC</sub><br>Viewed from the pin input:<br>(Note 2)                                                            |
| Maximum output enable filter period                                                                                                           | T <sub>OET</sub>     |                                                       |      |                                                                                                                                                                                 |                | RC oscillator = F <sub>OSC</sub>                                                                                                      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                        |                      |                                                       |      | 96 (~3 ms)<br>96 (~3 ms)<br>128 (~4 ms)<br>192 (~6 ms)<br>128 (~4 ms)<br>128 (~4 ms)<br>128 (~4 ms)<br>160 (~5 ms)<br>250 (~8 ms)<br>192 (~6 ms)<br>192 (~6 ms)<br>320 (~10 ms) | clock<br>count |                                                                                                                                       |
| 00 XX = Filter Disabled                                                                                                                       |                      | —                                                     | —    | _                                                                                                                                                                               |                | LFDATA output appears as long as input signal level is greater than V <sub>SENSE</sub> .                                              |

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. t Note

Required output enable filter high time must account for input path analog delays (=  $T_{OEH} - T_{DR} + T_{DF}$ ). 1:

2: Required output enable filter low time must account for input path analog delays (=  $T_{OEL} + T_{DR} - T_{DF}$ ).

### **AC Characteristics (Continued)**

| Parameters             | Sym.                | Min. | Тур†              | Max.           | Units          | Conditions                                                                                                                                                                                                                                                            |
|------------------------|---------------------|------|-------------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSSI current output    | I <sub>RSSI</sub>   | 6    | 0.65<br>12<br>100 | 2<br>20.3<br>— | μΑ<br>μΑ<br>μΑ | $ \begin{array}{l} V_{IN}=37\ mV_{PP} \\ V_{IN}=370\ mV_{PP} \\ V_{DD}=3.0V,\ V_{IN}=0\ to\ 4\ V_{PP} \\ Linearly\ increases\ with\ input\ signal\ amplitude. \\ Tested\ at\ V_{IN}=37\ mV_{PP},\ 100\ mV_{PP},\ and \\ 370\ mV_{PP}\ at\ +25^{\circ}C. \end{array} $ |
| RSSI current linearity | ILR <sub>RSSI</sub> | -15  | _                 | 15             | %              | Tested at room temperature only (see Equation 5-1 and Figure 5-7 for test method).                                                                                                                                                                                    |

\* Parameter is characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Required output enable filter high time must account for input path analog delays (=  $T_{OEH} - T_{DR} + T_{DF}$ ).

2: Required output enable filter low time must account for input path analog delays (= T<sub>OEL</sub> + T<sub>DR</sub> - T<sub>DF</sub>).

### **SPI** Timing

| Operating temperature $-40^{\circ}C \leq$                 | ′ <sub>DD</sub> ≤ 3.6V<br>T <sub>A</sub> ≤ +85°C<br>lal 300 mV <sub>PP</sub> |      | herwise sta | ted) |       |                                                                 |
|-----------------------------------------------------------|------------------------------------------------------------------------------|------|-------------|------|-------|-----------------------------------------------------------------|
| Parameters                                                | Sym.                                                                         | Min. | Тур†        | Max. | Units | Conditions                                                      |
| SCLK Frequency                                            | F <sub>SCLK</sub>                                                            | _    | _           | 3    | MHz   |                                                                 |
| $\overline{\text{CS}}$ fall to first SCLK edge setup time | T <sub>CSSC</sub>                                                            | 100  | _           | —    | ns    |                                                                 |
| SDI setup time                                            | T <sub>SU</sub>                                                              | 30   | _           | —    | ns    |                                                                 |
| SDI hold time                                             | T <sub>HD</sub>                                                              | 50   | _           |      | ns    |                                                                 |
| SCLK high time                                            | T <sub>HI</sub>                                                              | 150  | _           |      | ns    |                                                                 |
| SCLK low time                                             | T <sub>LO</sub>                                                              | 150  | _           |      | ns    |                                                                 |
| SDO setup time                                            | T <sub>DO</sub>                                                              | _    | _           | 150  | ns    |                                                                 |
| SCLK last edge to $\overline{CS}$ rise setup time         | T <sub>SCCS</sub>                                                            | 100  | _           |      | ns    |                                                                 |
| CS high time                                              | T <sub>CSH</sub>                                                             | 500  | _           |      | ns    |                                                                 |
| CS rise to SCLK edge setup time                           | T <sub>CS1</sub>                                                             | 50   | _           | _    | ns    |                                                                 |
| SCLK edge to $\overline{CS}$ fall setup time              | T <sub>CS0</sub>                                                             | 50   | _           | _    | ns    | SCLK edge when CS is high                                       |
| Rise time of SPI data<br>(SPI Read command)               | TR <sub>SPI</sub>                                                            | _    | 10          | _    | ns    | $V_{DD} = 3.0V$ . Time is measured from 10% to 90% of amplitude |
| Fall time of SPI data<br>(SPI Read command)               | TF <sub>SPI</sub>                                                            | _    | 10          | —    | ns    | $V_{DD} = 3.0V$ . Time is measured from 90% to 10% of amplitude |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### 2.0 **TYPICAL PERFORMANCE CURVES**

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.





FIGURE 2-2:

© 2005 Microchip Technology Inc.



**FIGURE 2-3:** Oscillator Frequency vs. Temperature,  $V_{DD} = 3.6V$  and 2.0V.



**FIGURE 2-4:** Oscillator Frequency Histograms vs. Temperature,  $V_{DD} = 2V$ .



**FIGURE 2-5:** Oscillator Frequency Histograms vs. Temperature at  $V_{DD} = 3V$ .



FIGURE 2-6: De-Q'ed Voltage vs. Unloaded Coil Voltage.



*FIGURE 2-7:* Modulation Transistor-on Resistance (+25°C).



FIGURE 2-8: Bandwidth.

Channel Sensitivity vs.



**FIGURE 2-9:** Typical RSSI Output Current vs. Input Signal Strength.



**FIGURE 2-10:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = +25^{\circ}C.$ 



**FIGURE 2-11:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = -40 \,^\circ\text{C}.$ 



**FIGURE 2-12:** Typical Tuned Capacitance Value vs. Configuration Register Bit Setting  $(V_{DD} = 3V, Temperature = +85^{\circ}C.$ 



**FIGURE 2-13:** Examples of RSSI Output Current Variations Between Channel to Channel and Device to Device at Room Temperature.



**FIGURE 2-14:** Example of Typical  $T_{DR}$ Changes over Temperature. Input Signal Condition: Amplitude = 300 mV<sub>PP</sub> Modulation Depth = 100 %.



**FIGURE 2-15:** Example of Typical  $T_{DF}$ Changes over Temperature. Input Signal Condition: Amplitude = 300 mV<sub>PP</sub> Modulation Depth = 100 %.

### 2.1 Performance Plots



FIGURE 2-16: Input Sensitivity Example.



**FIGURE 2-17:** Typical AGC Initialization Time at Room Temperature ( $V_{DD} = 3V$ ).





FIGURE 2-19: ALERT Output Example: With 32 ms Alarm Timer Timed out.



**FIGURE 2-20:** Examples of Soft Inactivity Timer Timed out: This output is available only if the Output Enable Filter is disabled.



FIGURE 2-21: Examples of Clamp-On and Clamp-Off Commands and Changes in Coil Voltage.



*FIGURE 2-22:* Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 77%, Minimum Modulation Depth (MODMIN) Setting = 60%.



*FIGURE 2-23:* Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 56%, Minimum Modulation Depth (MODMIN) Setting = 60%.



*FIGURE 2-24:* Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 42%, Minimum Modulation Depth (MODMIN) Setting = 33%.



*FIGURE 2-25:* Example of Minimum Modulation Depth Setting: Modulation Depth of Input Signal = 14%, Minimum Modulation Depth (MODMIN) Setting = 14%.



*FIGURE 2-26:* Examples of Output Enable Filters 1 through 3 (Wake-up Filters) and Demodulated Outputs.



*FIGURE 2-27:* Examples of Output Enable Filters 4 through 6 (Wake-up Filters) and Demodulated Outputs.



*FIGURE 2-28:* Examples of Output Enable Filters 7 through 9 (Wake-up Filters) and Demodulated Outputs.



FIGURE 2-29: Input Signal and Demodulated Output When the Output Enable Filter is Disabled.



**FIGURE 2-30:** Input Signal and Demodulator Output When Output Enable Filter is Enabled and Input Meets Filter Timing Requirements.



*FIGURE 2-31:* No Demodulator Output When Output Enable Filter is Enabled But Input Does Not Meet Filter Timing Requirements.



FIGURE 2-32: Carrier Clock Output Examples.

### 3.0 PIN DESCRIPTIONS

| TABLE 3-1: PIN | FUNCTION TABLES |
|----------------|-----------------|
|----------------|-----------------|

| Pin No. | Symbol           | I/O/P | Function                                                                                                                                                                                 |
|---------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>SS</sub>  | Р     | Ground Pin.                                                                                                                                                                              |
| 2       | CS               | I     | Chip Select Digital Input Pin.                                                                                                                                                           |
| 3       | SCLK/ALERT       | I/O   | Clock input for the modified 3-wire SPI interface.<br>ALERT output: This pin goes low if there is a parity error in the<br>Configuration register or the 32 ms alarm timer is timed out. |
| 4       | RSSI             | 0     | Received Signal Strength Indicator (RSSI) current output.                                                                                                                                |
| 5       | NC               | N/A   | No Connect.                                                                                                                                                                              |
| 6       | LFDATA/CCLK/SDIO | I/O   | Demodulated data output.<br>Carrier clock output.<br>Serial input or output data for the modified 3-wire SPI interface.                                                                  |
| 7       | V <sub>DD</sub>  | Р     | Positive Supply Voltage Pin.                                                                                                                                                             |
| 8       | V <sub>DD</sub>  | Р     | Positive Supply Voltage Pin.                                                                                                                                                             |
| 9       | LCZ              | I     | Input pin for external LC antennas.                                                                                                                                                      |
| 10      | LCY              | I     | Input pin for external LC antennas.                                                                                                                                                      |
| 11      | LCX              | I     | Input pin for external LC antennas.                                                                                                                                                      |
| 12      | NC               | N/A   | No Connect.                                                                                                                                                                              |
| 13      | LCCOM            | I     | Common reference input for the external LC antennas.                                                                                                                                     |
| 14      | V <sub>SS</sub>  | Р     | Ground Pin.                                                                                                                                                                              |

Type Identification: I = Input; O = Output; P = Power

### 3.1 Supply Voltage (V<sub>DD</sub>, V<sub>SS</sub>)

The V<sub>DD</sub> pin is the power supply pin for the analog and digital circuitry within the MCP2030. This pin requires an appropriate bypass capacitor of 0.1  $\mu$ F. The voltage on this pin should be maintained in the 2.0V-3.6V range for specified operation.

The  $V_{SS}$  pin is the ground pin and the current return path for both analog and digital circuitry of the MCP2030. If an analog ground plane is available, it is recommended that this device be tied to the analog ground plane of the PCB.

### 3.2 Chip Select (CS)

The  $\overline{CS}$  pin needs to stay high when the device is receiving input signals. Leaving the  $\overline{CS}$  pin low will place the device in the SPI Programming mode.

The  $\overline{\text{CS}}$  pin is an open collector output. This pin has an internal pull-up resistor to ensure that no spurious SPI communication occurs between power-up and pin configuration of the MCU.

### 3.3 SPI Clock Input (SCLK/ALERT)

This pin becomes the SPI clock input (SCLK) when  $\overline{CS}$  is low, and becomes the ALERT output when  $\overline{CS}$  is high.

The ALERT pin is an open collector output. This pin has an internal pull-up resistor to ensure that no spurious SPI communication occurs between power-up and pin configuration of the MCU.

### 3.4 Received Signal Strength Indicator (RSSI)

This pin becomes the Received Signal Strength Indicator (RSSI) output current sink when the RSSI output option is selected.

### 3.5 Demodulated Data Output (LFDATA) Carrier Clock Output (CCLK) SPI Data I/O (SDIO)

When the  $\overline{\text{CS}}$  pin is high, this pin is an output pin for demodulated data or carrier clock depending on output type selection. When carrier clock output (CCLK) is selected, the LFDATA output is a square pulse of the input carrier clock and is available as soon as the AGC stabilization time (T<sub>STAB</sub>) is completed.

When the  $\overline{CS}$  pin is low, this pin becomes the SPI data input and output (SDIO).

### 3.6 LC Input (LCX, LCY, LCZ)

These pins are the input pins for the external LC resonant antenna circuits. The antenna circuits are connected between the LC pin and the LCCOM pin.

### 3.7 LC Common Reference (LCCOM)

This pin is the common reference input pin for the external LC resonant circuit.

### 4.0 APPLICATION INFORMATION

The MCP2030 is a stand-alone 3-channel analog front-end device for low frequency (LF) sensing and bidirectional transponder applications. By connecting three orthogonally placed LC resonant antennas to the LC input pins, it can detect signals from all directions (x, y and z).

The device draws more current when all channels are enabled as compared to a single channel; therefore, it is recommended to disable any unused channels by setting Configuration Register 0 (Register 5-1).

The device's high input sensitivity (as low as  $1 \text{ mV}_{PP}$ ) and ability to detect weakly modulated (as low as 8%) input signals with its low power feature set, makes the device suitable for various applications such as a lowcost hands-free Passive Keyless Entry (PKE) transponder, an LF Initiator sensor for Tire Pressure Monitoring Systems (TPMS) and long-range access control applications in the automotive and security industries.

### 4.1 Battery Back-up and Batteryless Operation

The device supports both battery back-up and batteryless operation by the addition of external components, allowing the device to be partially or completely powered from the field.

Figure 4-1 shows an example of the external circuit for the battery back-up.

Note: Voltage on LCCOM combined with coil input voltage must not exceed the maximum LC input voltage.





External Circuit Example for LF Field Powering and Battery Back-up Mode.

### 4.2 Application Examples

Figure 4-2 shows an example of an external circuit for a bidirectional communication transponder application.

Each LC input pin is connected to an external LC resonant circuit. To achieve the best performance, the resonant frequency of the LC circuit needs to be matched to the detecting carrier frequency of interest. The resonant frequency is given by the following equation:

$$f_o = \frac{1}{2\pi\sqrt{LC}}$$

In typical 125 kHz applications, the L value is a few mH, and the C value is a few hundred pF, for example, L = 4.9 mH, and C = 331 pF.

The resonant frequency can be fine-tuned by programming the internal tuning capacitors. The output of the MCP2030 is fed into the external MCU. The external MCU can send data by clamping on and clamping off the MCP2030 coil voltages using an SPI command, or via a UHF transmitter.

The RSSI output of the MCP2030 can be digitized by the MCU firmware. Users can also consider using a MCU that has an internal analog-to-digital converter (ADC) such as the PIC16F684 or a stand-alone ADC device.

Figure 4-3 shows an example of a hands-free Passive Keyless Entry (PKE) system. The base station unit transmits an LF command. The MCP2030 detects the base station command and feeds the detected output to the external MCU (PIC16F636). If the command is correct, the MCU responds via an external UHF transmitter or by using the LF talk-back modulators of the MCP2030 device.

Figure 4-4 shows an example when the device is used for a tire pressure monitoring sensor application. The device detects the LF Initiator commands and transmits the tire pressure data to the base station via an external UHF transmitter.



FIGURE 4-2: Example of External Circuits for Bidirectional Communication Transponder Applications.



FIGURE 4-3: Example of Bidirectional Hand-free Passive Keyless Entry (PKE) System.



NOTES:

### 5.0 FUNCTIONAL DESCRIPTION AND THEORY OF DEVICE OPERATION

The MCP2030 contains three analog input channels for signal detection and LF talk-back. This section provides the function description of the device.

Each analog input channel has internal tuning capacitors, sensitivity control circuits, an input signal strength limiter and an LF talk-back modulation transistor. An Automatic Gain Control (AGC) loop is used for all three input channel gains. The output of each channel is OR'd and fed into a demodulator. The digital output is passed to the LFDATA pin. Figure 5-1 shows the block diagram of the device and Figure 5-2 shows the input signal path.

There are a total of eight Configuration registers. Six of them are used for device operation options, one for column parity bits and one for status indication of device operation. Each register has 9 bits including one row parity bit. These registers are readable and writable by SPI commands except for the STATUS register, which is read-only.

The device's features are dynamically controllable by programming the Configuration registers.

### 5.1 RF Limiter

The RF Limiter limits LC pin input voltage by de-Q'ing the external LC resonant antenna circuit. The limiter begins de-Q'ing the external LC antenna when the input voltage exceeds  $V_{DE_Q}$ , progressively de-Q'ing harder to reduce the antenna input voltage.

The signal levels from all 3 channels are combined such that the limiter attenuates all 3 channels uniformly, in respect to the channel with the strongest signal.

### 5.2 Modulation Circuit

The modulation circuit consists of a modulation transistor (FET), internal tuning capacitors and external LC antenna components. The modulation transistor and the internal tuning capacitors are connected between the LC input pin and LCCOM pin. Each LC input has its own modulation transistor.

When the modulation transistor turns on, its low Turnon Resistance ( $R_M$ ) clamps the induced LC antenna voltage. The coil voltage is minimized when the modulation transistor turns-on and maximized when the modulation transistor turns-off. The modulation transistor's low turn-on resistance ( $R_M$ ) results in a high modulation depth.

The LF talk-back is achieved by turning on and off the modulation transistor.

The modulation data comes from the external microcontroller section via the digital SPI as "Clamp On", "Clamp Off" commands. Only those inputs that are enabled will execute the Clamp command. A basic block diagram of the modulation circuit is shown in Figure 5-1 and Figure 5-2.

The modulation FET is also shorted momentarily after Soft Reset and Inactivity timer time-out.

### 5.3 Tuning Capacitor

Each channel has internal tuning capacitors for external antenna tuning. The capacitor values are programmed by the Configuration registers up to 63 pF, 1 pF per step.

**Note:** The user can control the tuning capacitor by programming the Configuration registers. See Register 5-2 through Register 5-4 for details.

### 5.4 Variable Attenuator

The variable attenuator is used to attenuate, via AGC control, the input signal voltage to avoid saturating the amplifiers and demodulators.

Note: The variable attenuator function is accomplished by the device itself. The user cannot control its function.

### 5.5 Sensitivity Control

The sensitivity of each channel can be reduced by the channel's Configuration register sensitivity setting. This is used to desensitize the channel from optimum.

**Note:** The user can desensitize the channel sensitivity by programming the Configuration registers. See Register 5-5 and Register 5-6 for details.

### 5.6 AGC Control

The AGC controls the variable attenuator to limit the internal signal voltage to avoid saturation of internal amplifiers and demodulators (Refer to **Section 5.4** "**Variable Attenuator**").

The signal levels from all 3 channels are combined such that the AGC attenuates all 3 channels uniformly in respect to the channel with the strongest signal.

Note: The AGC control function is accomplished by the device itself. The user cannot control its function.

### 5.7 Fixed Gain Amplifiers 1 and 2

FGA1 and FGA2 provides a maximum two-stage gain of 40 dB.

| Note: | The user cannot control the gain of these |
|-------|-------------------------------------------|
|       | two amplifiers.                           |

### 5.8 Auto-Channel Selection

The auto-channel selection feature is enabled if the Auto-Channel Select bit AUTOCHSEL<8> in Configuration Register 5 (Register 5-6) is set, and disabled if the bit is cleared. When this feature is active (i.e., AUTOCHSE <8> = 1), the control circuit checks the demodulator output of each input channel immediately after the AGC settling time (T<sub>STAB</sub>). If the output is high, it allows this channel to pass data, otherwise it is blocked.

The status of this operation is monitored by STATUS Register 7 bits <8:6> (Register 5-8). These bits indicate the current status of the channel selection activity, and automatically updates for every Soft Reset period. The auto-channel selection function resets after each Soft Reset (or after Inactivity timer time-out). Therefore, the blocked channels are re-enabled after Soft Reset.

This feature can make the output signal cleaner by blocking any channel that was not high at the end of  $T_{AGC}$ . This function works only for demodulated data output, and is not applied for carrier clock or RSSI output.

### 5.9 Carrier Clock Detector

The Carrier Clock Detector senses the input carrier cycles. The output of the detector switches digitally at the signal carrier frequency. Carrier clock output is available when the output is selected by the DATOUT bit in Configuration Register 1 (Register 5-2).

### 5.10 Demodulator

The Demodulator consists of a full-wave rectifier, low pass filter, peak detector and Data Slicer that detects the envelope of the input signal.

### 5.11 Data Slicer

The Data Slicer consists of a reference generator and comparator. The Data Slicer compares the input with the reference voltage. The reference voltage comes from the minimum modulation depth requirement setting and input peak voltage. The data from all 3 channels are OR'd together and sent to the output enable filter.

### 5.12 Output Enable Filter

The Output Enable Filter enables the LFDATA output once the incoming signal meets the wake-up sequence requirements (see Section 5.15 "Configurable Output Enable Filter").

### 5.13 Received Signal Strength Indicator (RSSI)

The RSSI provides a current which is proportional to the input signal amplitude (see Section 5.30.3 "Received Signal Strength Indicator (RSSI) Output").

### 5.14 Analog Front-End Timers

The device has an internal 32 kHz RC oscillator. The oscillator is used in several timers:

- Inactivity timer
- Alarm timer
- Pulse width timer
- Period timer
- AGC settling timer

### 5.14.1 RC OSCILLATOR

The RC oscillator generates a 32 kHz internal clock.

#### 5.14.2 INACTIVITY TIMER

The Inactivity Timer is used to automatically return the device to Standby mode, if there is no input signal. The time-out period is approximately 16 ms ( $T_{INACT}$ ), based on the 32 kHz internal clock.

The purpose of the Inactivity Timer is to minimize current draw by automatically returning to the lower current Standby mode, if there is no input signal for approximately 16 ms.

The timer is reset when:

- An amplitude change in LF input signal, either high-to-low or low-to-high
- CS pin is low (any SPI command)
- Timer-related Soft Reset

The timer starts after AGC initialization time ( $T_{AGC}$ ).

The timer causes a Soft Reset when:

 A previously received input signal does not change either high-to-low or low-to-high for T<sub>INACT</sub>

The Soft Reset returns the device to Standby mode where most of the analog circuits, such as the AGC, demodulator and RC oscillator, are powered down. This returns the device to the lower Standby Current mode.

#### 5.14.3 ALARM TIMER

The Alarm Timer is used to notify the external MCU that the device is receiving an input signal that does not pass the output enable filter requirement. The time-out period is approximately 32 ms ( $T_{ALARM}$ ) in the presence of continuing noise.

The Alarm Timer time-out occurs if there is an input signal for longer than 32 ms that does not meet the output enable filter requirements. The Alarm Timer time-out causes:

- a) The ALERT pin to go low.
- b) The ALARM bit to set in the Status STATUS Register 7 (Register 5-8).

The external MCU is informed of the Alarm timer timeout by monitoring the ALERT pin. If the Alarm timer time-out occurs, the external MCU can take appropriate actions such as lowering channel sensitivity or disabling channels. If the noise source is ignored, the device can return to a lower standby current draw state. The timer is reset when the:

- CS pin is low (any SPI command).
- Output enable filter is disabled.
- LFDATA pin is enabled (signal passed output enable filter).

The timer starts after the AGC initialization time.

The timer causes a low output on the ALERT pin when:

 Output enable filter is enabled and modulated input signal is present for T<sub>ALARM</sub>, but does not pass the output enable filter requirement.

| Note: | The Alarm timer is disabled if the output |
|-------|-------------------------------------------|
|       | enable filter is disabled.                |

#### 5.14.4 PULSE WIDTH TIMER

The Pulse Width Timer is used to verify that the received output enable sequence meets both the minimum  $T_{\text{OEH}}$  and minimum  $T_{\text{OEL}}$  requirements.

### 5.14.5 PERIOD TIMER

The Period Timer is used to verify that the received output enable sequence meets the maximum  ${\rm T}_{\rm OET}$  requirement.

### 5.14.6 AGC INITIALIZATION TIMER (T<sub>AGC</sub>)

This timer is used to keep the output enable filter in Reset while the AGC settles on the input signal. The time-out period is approximately 3.5 ms. At the end of this time ( $T_{AGC}$ ), the input should remain high ( $T_{PAGC}$ ), otherwise the counting is aborted and a Soft Reset is issued. See Figure 5-4 for details.

- **Note 1:** The device needs continuous and uninterrupted high input signal during AGC initialization time (T<sub>AGC</sub>). Any absence of signal during this time may reset the timer and a new input signal is needed for AGC settling time, or may result in improper AGC gain settings which will produce invalid output.
  - 2: The rest of the device section wakes up if any of these input channels receive the AGC settling time correctly. STATUS Register 7 bits <4:2> (Register 5-8) indicate which input channels have waken up the device first. Valid input signal on multiple input pins can cause more than one channel's indicator bit to be set.



FIGURE 5-1:

Functional Block Diagram.



### 5.15 Configurable Output Enable Filter

The purpose of this filter is to enable the LFDATA output and wake the external microcontroller only after receiving a specific sequence of pulses on the LC input pins. Therefore, it prevents waking up the external microcontroller due to noise or unwanted input signals. The circuit compares the timing of the demodulated header waveform with a pre-defined value, and enables the demodulated LFDATA output when a match occurs.

The output enable filter consists of a high ( $T_{OEH}$ ) and low duration ( $T_{OEL}$ ) of a pulse immediately after the AGC settling gap time. The selection of high and low times further implies a max period time. The output enable high and low times are determined by SPI programming. Figure 5-3 and Figure 5-4 show the output enable filter waveforms.

There should be no missing cycles during  ${\rm T}_{\rm OEH}.$  Missing cycles may result in failing the output enable condition.



FIGURE 5-3: Output Enable Filter Timing.



#### TABLE 5-1: OUTPUT ENABLE FILTER TIMING

| OEH<br><1:0> | OEL<br><1:0> | T <sub>OEH</sub><br>(ms) | T <sub>OEL</sub><br>(ms) | T <sub>OET</sub><br>(ms) |  |  |  |  |  |  |
|--------------|--------------|--------------------------|--------------------------|--------------------------|--|--|--|--|--|--|
| 01           | 00           | 1                        | 1                        | 3                        |  |  |  |  |  |  |
| 01           | 01           | 1                        | 1                        | 3                        |  |  |  |  |  |  |
| 01           | 10           | 1                        | 2                        | 4                        |  |  |  |  |  |  |
| 01           | 11           | 1                        | 4                        | 6                        |  |  |  |  |  |  |
|              |              |                          |                          |                          |  |  |  |  |  |  |
| 10           | 00           | 2                        | 1                        | 4                        |  |  |  |  |  |  |
| 10           | 01           | 2                        | 1                        | 4                        |  |  |  |  |  |  |
| 10           | 10           | 2                        | 2                        | 5                        |  |  |  |  |  |  |
| 10           | 11           | 2                        | 4                        | 8                        |  |  |  |  |  |  |
|              | •            |                          |                          |                          |  |  |  |  |  |  |
| 11           | 00           | 4                        | 1                        | 6                        |  |  |  |  |  |  |
| 11           | 01           | 4                        | 1                        | 6                        |  |  |  |  |  |  |
| 11           | 10           | 4                        | 2                        | 8                        |  |  |  |  |  |  |
| 11           | 11           | 4                        | 4                        | 10                       |  |  |  |  |  |  |
|              |              |                          |                          |                          |  |  |  |  |  |  |
| 00           | XX           | Filter Disabled          |                          |                          |  |  |  |  |  |  |

Note 1: The timing values of  $T_{OEH}$  and  $T_{OEL}$  are minimum and  $T_{OET}$  is maximum at room temperature and  $V_{DD}$  = 3.0V, 32 kHz oscillator.

 $T_{OEH}$  is measured from the rising edge of the demodulator output to the first falling edge. The pulse width must fall within  $T_{OEH} \le t \le T_{OET}$ .

 $T_{OEL}$  is measured from the falling edge of the demodulator output to the rising edge of the next pulse. The pulse width must fall within  $T_{OEL} \le t \le T_{OET}$ .

 $T_{OET}$  is measured from rising edge to the next rising edge (i.e., the sum of  $T_{OEH}$  and  $T_{OEL}$ ). The sum of  $T_{OEH}$  and  $T_{OEL}$  must be  $t \le T_{OET}$ . If the Configuration Register 0 (Register 5-1), OEH<8:7> is set to '00', then the filter is disabled. See Figure 2-30 for this case.

The filter will reset, requiring a complete new successive high and low period to enable LFDATA, under the following conditions.

- The received high is not greater than the configured minimum T<sub>OEH</sub> value.
- During  $T_{OEH},$  a loss of signal for longer than 56  $\mu s$  causes a filter Reset.
- The received low is not greater than the configured minimum T<sub>OEL</sub> value.
- The received sequence exceeds the maximum  $T_{\mbox{\scriptsize OFT}}$  value:
  - T<sub>OEH</sub> + T<sub>OEL</sub> > T<sub>OET</sub>
  - or T<sub>OEH</sub> > T<sub>OET</sub>
  - or T<sub>OEL</sub> > T<sub>OET</sub>
- A Soft Reset SPI command is received.

If the filter resets due to a long high-time ( $T_{OEH} > T_{OET}$ ), the high-pulse timer will not begin timing again until after a gap of  $T_E$  and another low-to-high transition occurs on the demodulator output.

Disabling the output enable filter disables the  $T_{OEH}$  and  $T_{OEL}$  requirement and the device passes all detected data. See Figure 2-30, Figure 2-31 and Figure 2-32 for examples.

When viewed from an application perspective, from the pin input, the actual output enable filter timing must factor in the analog delays in the input path (such as demodulator charge and discharge times).

- T<sub>OEH</sub> T<sub>DR</sub> + T<sub>DF</sub>
- T<sub>OEL</sub> + T<sub>DR</sub> T<sub>DF</sub>

The output enable filter starts immediately after  ${\rm T}_{\rm GAP}$  the gap after AGC stabilization period.

#### 5.16 Input Sensitivity Control

The device has typical input sensitivity of 3 mV<sub>PP</sub> This means any input signal with amplitude greater than 3 mV<sub>PP</sub> can be detected. The internal AGC loop regulates the detecting signal amplitude when the input level is greater than approximately 20 mV<sub>PP</sub>. This signal amplitude is called "AGC-active level". The AGC loop regulates the input voltage so that the input signal amplitude range will be kept within the linear range of the detection circuits without saturation. The AGC Active Status bit (AGCACT<5>) in STATUS Register 7 (Register 5-8) is set if the AGC loop regulates the input voltage.

Table 5-2 shows the input sensitivity comparison when the AGCSIG option is used. When AGCSIG option bit is set, the demodulated output is available only when the AGC loop is active (see Table 5-1). The channel input sensitivity can be reduced by setting the appropriate Configuration registers. Configuration Register 3 (Register 5-4), Configuration Register 4 (Register 5-5) and Configuration Register 5 (Register 5-6) have the option to reduce each channel gain from 0 dB to approximately -30 dB.

| TABLE 5-2: | INPUT SENSITIVITY VS. MODULATED SIGNAL STRENGTH SETTING (AGCSIG <7>) | ) |
|------------|----------------------------------------------------------------------|---|
|            |                                                                      | / |

| AGCSIG<7><br>(Config. Register 5) | Description                                                                                                                                                                                               | Input<br>Sensitivity<br>(Typical) |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 0                                 | Option Disabled – Detect any input signal level (demodulated data and carrier clock).                                                                                                                     | 3.0 mV <sub>PP</sub>              |
| 1                                 | <ul> <li>Option Enabled – No output until AGC Status = 1 (i.e., V<sub>PEAK</sub> ≈ 20 mV<sub>PP</sub>) (demodulated data and carrier clock).</li> <li>Provides the best signal to noise ratio.</li> </ul> | 20 mV <sub>PP</sub>               |

#### 5.17 Input Channels (Enable/Disable)

Each channel can be individually enabled or disabled by programming bits in Configuration Register 0<3:1> (Register 5-1).

The purpose of having an option to disable a particular channel is to minimize current draw by powering down as much circuitry as possible, if the channel is not needed for operation. The exact circuits disabled when an input is disabled are amplifiers, detector, full-wave rectifier, data slicer, and modulation FET. However, the RF input limiter remains active to protect the silicon from excessive antenna input voltages.

#### 5.18 AGC Amplifier

The circuit automatically amplifies input signal voltage levels to an acceptable level for the data slicer. Fast attack and slow release by nature, the AGC tracks the carrier signal level and not the modulated data bits.

The AGC inherently tracks the strongest of the three antenna input signals. The AGC requires an AGC initialization time ( $T_{AGC}$ ).

The AGC will attempt to regulate a channel's peak signal voltage into the data slicer to a desired regulated AGC voltage – reducing the input path's gain as the signal level attempts to increase above regulated AGC voltage, and allowing full amplification on signal levels below the regulated AGC voltage.

The AGC has two modes of operation:

- During the AGC initialization time (T<sub>AGC</sub>), the AGC time constant is fast, allowing a reasonably short acquisition time of the continuous input signal.
- After T<sub>AGC</sub>, the AGC switches to a slower time constant for data slicing.

Also, the AGC is frozen when the input signal envelope is low. The AGC tracks only high envelope levels.

#### 5.19 AGC Preserve

The AGC preserve feature is used to preserve the AGC value during the AGC initialization time (TAGC) and apply the value to the data slicing circuit for the following data streams instead of using a new tracking value. This feature is useful to demodulate the input signal correctly when the input has random amplitude variations at a given time period. This feature is enabled when the device receives an AGC Preserve On command and disabled if it receives an AGC Preserve Off command. Once the AGC Preserve On command is received, the device acquires a new AGC value during each AGC initialization time and preserves the value until a Soft Reset or an AGC Preserve Off command is issued. Therefore, it does not need to issue another AGC Preserve On command. An AGC Preserve Off command is needed to disable the AGC preserve feature (see Section 5.31.2.5 "AGC Preserve On Command" and Section 5.31.2.6 "AGC Preserve Off Command" for AGC Preserve commands).

#### 5.20 Soft Reset

The Soft Reset is issued in the following events:

- a) After Power-on Reset (POR),
- b) After Inactivity timer time-out,
- c) If an "Abort" occurs,
- d) After receiving SPI Soft Reset command.

The "Abort" occurs if there is no positive signal detected at the end of the AGC initialization period ( $T_{AGC}$ ). The Soft Reset initializes internal circuits and brings the device into a low current Standby mode operation. The internal circuits that are initialized by the Soft Reset include:

- Output Enable Filter
- AGC circuits
- Demodulator
- 32 kHz Internal Oscillator

The Soft Reset has no effect on the Configuration register setup, except for some of the AFE STATUS Register 7 bits. (Register 5-8).

The circuit initialization takes one internal clock cycle (1/32 kHz = 31.25  $\mu$ s). During the initialization, the modulation transistors between each input and LCCOM pins are turned-on to discharge any internal/ external parasitic charges. The modulation transistors are turned-off immediately after the initialization time.

The Soft Reset is executed in Active mode only. It is not valid in Standby mode.

#### 5.21 Minimum Modulation Depth Requirement for Input Signal

The device demodulates the modulated input signal if the modulation depth of the input signal is greater than the minimum requirement that is programmed in Configuration Register 5 (Register 5-6). Figure 5-5 shows the definition of the modulation depth and examples. MODMIN<6:5> of the Configuration Register 5 offer four options. They are 60%, 33%, 14% and 6%. The default setting is 33%.

The purpose of this feature is to enhance the demodulation integrity of the input signal. The 6% setting is the best choice for the input signal with weak modulation depth, which is typically observed near the high-voltage base station antenna and also at fardistance from the base station antenna. It gives the best demodulation sensitivity, but is very susceptible to noise spikes that can result in a bit detection error. The 60% setting can reduce the bit errors caused by noise, but gives the least demodulation sensitivity. See Table 5-3 for minimum modulation depth requirement settings.

TABLE 5-3: SETTING FOR MINIMUM MODULATION DEPTH REQUIREMENT

|   |       | IN Bits<br>legister 5) | Modulation Depth |  |  |  |
|---|-------|------------------------|------------------|--|--|--|
|   | Bit 6 | Bit 5                  |                  |  |  |  |
| İ | 0     | 0                      | 33% (default)    |  |  |  |
|   | 0     | 1                      | 60%              |  |  |  |
|   | 1     | 0                      | 14%              |  |  |  |
|   | 1     | 1                      | 8%               |  |  |  |



FIGURE 5-5: Modulation Depth Examples.

#### 5.22 Low-Current Sleep Mode

The device can stay at an ultra low-current mode (Sleep mode) when it receives a Sleep command via the Serial Peripheral Interface (SPI). All circuits including the RF Limiter, except the minimum circuitry required to retain register memory and SPI capability, will be powered down to minimize the current draw. Power-on Reset or any SPI command, other than the Sleep command, is required to wake the device from Sleep.

#### 5.23 Low-Current Standby Mode

The device is in Standby mode when no input signal is present on the input pins, but is powered and ready to receive any incoming signals.

#### 5.24 Low-Current Active Mode

The device is in Low-Current Active mode when an input signal is present on any input pin and internal circuitry is switching with the received data.

#### 5.25 Error Detection of Configuration Register Data

The Configuration registers are volatile memory. Therefore, the contents of the registers can be corrupted or cleared by any electrical incidence such as battery disconnect. To ensure data integrity, the device has an error detection mechanism using row and column parity bits of the Configuration register memory map. The bit 0 of each register is a row parity bit which is calculated over the eight Configuration bits (from bit 1 to bit 8). The Column Parity Register (Configuration Register 6) holds column parity bits; each bit is calculated over the respective columns (Configuration registers 0 to 5) of the Configuration bits. The STATUS register is not included for the column parity bit calculation. Parity is to be odd. The parity bit set or cleared makes an odd number of set bits. The user needs to calculate the row and column parity bits using the contents of the registers and program them. During operation, the device continuously calculates the row and column parity bits of the configuration memory map. If a parity error occurs, the device lowers the SCLK/ALERT pin (interrupting the microcontroller section) indicating the configuration memory has been corrupted or unloaded and needs to be reprogrammed.

At an initial condition after a Power-on Reset, the values of the registers are all clear (default condition). Therefore, the device will issue the parity bit error by lowering the SCLK/ALERT pin. If the user reprograms the registers with the correct parity bits, the SCLK/ALERT pin will be toggled to logic high level immediately.

The parity bit errors do not change or affect any functional operation.

Table 5-4 shows an example of the register values and corresponding parity bits.

| Register Name                                        | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0<br>(Row Parity) |
|------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|
| Configuration Register 0                             | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0                     |
| Configuration Register 1                             | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 2                             | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 3                             | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 4                             | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1                     |
| Configuration Register 5                             | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0                     |
| Configuration Register 6<br>(Column Parity Register) | 1     | 1     | 0     | 1     | 0     | 1     | 1     | 1     | 1                     |

#### TABLE 5-4: CONFIGURATION REGISTER PARITY BIT EXAMPLE

#### 5.26 Factory Calibration

The device is calibrated during probe test to reduce the device-to-device variation in standby current, internal timing and sensitivity, as well as channel-to-channel sensitivity variation.

### 5.27 De-Q'ing of Antenna Circuit

When the transponder is close to the base station, the transponder coil may develop coil voltage higher than  $V_{DE\_Q}$ . This condition is called "near field". The device detects the strong near field signal through the AGC control, and de-Q'ing the antenna circuit to reduce the input signal amplitude.

#### 5.28 Demodulator

The demodulator recovers the modulation data from the received signal, containing carrier plus data, by appropriate envelope detection. The demodulator has a fast rise (charge) time ( $T_{DR}$ ) and a fall time ( $T_{DF}$ ) appropriate to an envelope of input signal (see **Section 1.0 "Electrical Specifications"** for  $T_{DR}$  and  $T_{DF}$  specifications). The demodulator contains the full-wave rectifier, low-pass filter, peak detector and data slicer.



FIGURE 5-6: Demodulator Charge and Discharge.

#### 5.29 Power-On Reset

This circuit remains in a Reset state until a sufficient supply voltage is applied. The Reset releases when the supply is sufficient for correct device operation, nominally  $V_{POR}$ .

The Configuration registers are all cleared on a Poweron Reset. As the Configuration registers are protected by odd row and column parity, the ALERT pin will be pulled down – indicating to the external microcontroller section that the configuration memory is cleared and requires new programming.

### 5.30 LFDATA Output Selection

The LFDATA output can be configured to pass the Demodulator output, Received Signal Strength Indicator (RSSI) output, or Carrier Clock (CCLK). See Configuration Register 1 (Register 5-2) for more details.

#### 5.30.1 DEMODULATOR OUTPUT

The demodulator output is the default configuration of the output selection. This is the output of an envelope detection circuit. See Figure 5-6 for the demodulator output. For a clean data output or to save operating power, the input channels can be individually enabled or disabled. If more than one channel is enabled, the output is the sum of each output of all enabled channels. There will be no valid output if all three channels are disabled. When the demodulated output is selected, the output is available in two different conditions depending on how the options of Configuration Register 0 (Register 5-1) are set: Output Enable Filter is disabled or enabled. See **Section 2.0 "Typical Performance Curves"** for various demodulated data output.

#### Related Configuration register bits:

- Configuration Register 1 (Register 5-2), DATOUT <8:7>:
  - <u>bit 8 bit 7</u>
  - 0 0: Demodulator Output
  - 0 1: Carrier Clock Output
  - 1 0: RSSI Output
  - 0 1: RSSI Output
- Configuration Register 0 (Register 5-1): all bits

#### 5.30.2 CARRIER CLOCK OUTPUT

When the carrier clock output is selected, the LFDATA output is a square pulse of the input carrier clock and available as soon as the AGC stabilization time  $(T_{AGC})$ is completed. There are two Configuration register options for the carrier clock output: (a) clock divide-by one or (b) clock divide-by four, depending on bit DATOUT<7> of Configuration Register 2 (Register 5-3). The carrier clock output is available immediately after the AGC settling time. The Output Enable Filter. AGCSIG, and MODMIN options are applicable for the carrier clock output in the same way as the demodulated output. The input channel can be individually enabled or disabled for the output. If more than one channel is enabled, the output is the sum of each output of all enabled channels. Therefore, the carrier clock output waveform is not as precise as when only one channel is enabled. It is recommended to enable one channel only if a precise output waveform is desired.

There will be no valid output if all three channels are disabled. See Figure 2-32 for carrier clock output examples.

#### **Related Configuration register bits:**

• Configuration Register 1 (Register 5-2), DATOUT <8:7>:

bit 8 bit 7

- 0 0: Demodulator Output
- 0 1: Carrier Clock Output
- 1 0: RSSI Output
- 1 1: RSSI Output
- Configuration Register 2 (Register 5-3), CLKDIV<7>:
  - 0: Carrier Clock/1
  - 1: Carrier Clock/4
- Configuration Register 0 (Register 5-1): all bits are affected
- Configuration Register 5 (Register 5-6)

#### 5.30.3 RECEIVED SIGNAL STRENGTH INDICATOR (RSSI) OUTPUT

An analog current output is available at the RSSI pin when the Received Signal Strength Indicator (RSSI) output is selected by the Configuration register. The analog current is linearly proportional to the input signal strength.

All timers in the circuit, such as inactivity timer, alarm timer, and AGC initialization time, are disabled during the RSSI mode. Therefore, the RSSI output is not affected by the AGC stabilization time, and available immediately when the RSSI option is selected. The device enters Active mode immediately when the RSSI output is selected. When the device receives an SPI command during the RSSI output, the RSSI mode is temporary disabled until the SPI communication is completed. It returns to the RSSI mode again after the SPI communication is completed. The RSSI mode is held until another output type is selected (CS low turns off the RSSI signal). To obtain the RSSI output for a particular input channel, or to save operating power, the input channel can be individually enabled or disabled. If more than one channel is enabled, the RSSI output is from the strongest signal channel. There will be no valid output if all three channels are disabled.

The RSSI output current is linearly proportional to the input signal strength. There are variations between channel to channel and device to device. See Figure 2-13 for examples. The linearity (ILR<sub>RSSI</sub>) of the RSSI output current is tested by sampling the outputs for three input points:  $37 \text{ mV}_{PP}$ ,  $100 \text{ mV}_{PP}$ , and  $370 \text{ mV}_{PP}$ . The RSSI output current for 100 mV<sub>PP</sub> of input signal is compared with the expected output current obtained from the line that is connecting the two endpoints ( $37 \text{ mV}_{PP}$  and  $370 \text{ mV}_{PP}$ ). Equation 5-1 and Figure 5-7 show the details for the RSSI linearity specification.

#### EQUATION 5-1: RSSI LINEARITY SPECIFICATION

 $ILR_{RSSI}(\%) =$ 

 $I_{RSSI}$  for 370 mV<sub>PP</sub> of Input Signal

where,

Deviation at 100 mV<sub>PP</sub> of Input Signal =

 $[I_{RSSI} \, \text{measured} - I_{RSSI} \, \text{expected}]$  at 100 mV  $_{PP}$  of input signal.

 $I_{RSSI}$  expected = RSSI current obtained from the line that is connecting two endpoints (RSSI output currents for 37 mV<sub>PP</sub> and 370 mV<sub>PP</sub> of inputs).



FIGURE 5-7: RSSI Linearity Test Example.

#### **Related Configuration register bits:**

• Configuration Register 1 (Register 5-2), DATOUT<8:7>:

bit 8 bit 7

- 0 0: Demodulated Output
- 0 1: Carrier Clock Output
- 1 0: RSSI Output
- 1 1: RSSI Output
- Configuration Register 2 (Register 5-3), RSSIFET<8>:
  - 0: Pull-Down MOSFET off
  - 1: Pull-Down MOSFET on.
- Note: The pull-down MOSFET option is valid only when the RSSI output is selected. The MOSFET is not controllable by users when demodulated or carrier clock output option is selected.
- Configuration Register 0 (Register 5-1): all bits are affected.



#### 5.30.3.1 ANALOG-TO-DIGITAL DATA CONVERSION OF RSSI SIGNAL

The RSSI output is an analog current. It needs an external Analog-to-Digital (ADC) data conversion device for digitized output. The ADC data conversion can be accomplished by using a stand-alone external ADC device, an external MCU that has internal ADC features, or an external MCU that has no ADC features but instead uses firmware. The RSSIFET is used to discharge any external charge on the LFDATA pin in the RSSI Output mode. The MOSFET can be turned on or off with bit RSSIFET<8> of Configuration Register 2 (Register 5-3). When it is turned on, the internal MOSFET provides a discharge path for the external capacitor that is connected at the LFDATA pin. This MOSFET option is valid only if RSSI output is selected and not controllable by users for demodulated or carrier clock output options.

See separate application notes for various external ADC implementation methods for this device.

See Figure 5-8 for RSSI output path.

#### 5.31 Configuration Registers

#### 5.31.1 SPI COMMUNICATION

The SPI communication is used to read from or write to the Configuration registers and to send command-only messages. Three pins are used for SPI communication: CS, SCLK/ALERT, and LFDATA/RSSI/ CCLK/SDIO. Figure 5-9, Figure 5-10 and Figure 5-11 show examples of the SPI communication sequences.

When these pins are connected to the external MCU I/O pins, the following are needed:

#### CS

• Pin is permanently an input with an internal pull-up. **SCLK/ALERT** 

 Pin is an open collector output when CS is high. An internal pull-up resistor exists to ensure no spurious SPI communication between powering and the MCU configuring its pins. This pin becomes the SPI clock input when CS is low.

#### LFDATA/CCLK/SDIO

 Pin is a digital output (LFDATA) so long as CS is high. During SPI communication, the pin is the SPI data input (SDI) unless performing a register Read, where it will be the SPI data output (SDO).



#### FIGURE 5-9: Power-Up Sequence.





SPI Write Sequence.



#### 5.31.2 COMMAND DECODER/ CONTROLLER

The circuit executes 8 SPI commands from the external MCU. The command structure is:

Command (3 bits) + Configuration Address (4 bits) + Data Byte and Row Parity Bit with the Most Significant bit first. Table 5-5 shows the available SPI commands. The device operates in SPI mode 0,0. In mode 0,0 the clock idles in the low state (Figure 5-12). SDI data is loaded into the device on the rising edge of SCLK and SDO data is clocked out on the falling edge of SCLK. There must be multiples of 16 clocks (SCLK) while  $\overline{CS}$  is low or commands will abort.

| Command    | Address    | Data               | Row<br>Parity | Description                                                     |  |  |  |
|------------|------------|--------------------|---------------|-----------------------------------------------------------------|--|--|--|
| Command o  | nly – Addr | ess and Data ar    | e "Don't      | Care", but need to be clocked in regardless.                    |  |  |  |
| 000        | XXXX       | XXXX XXXX          | Х             | Clamp on – enable modulation circuit                            |  |  |  |
| 001        | XXXX       | XXXX XXXX          | Х             | Clamp off – disable modulation circuit                          |  |  |  |
| 010        | XXXX       | XXXX XXXX          | Х             | Enter Sleep mode (any other command wakes the AFE)              |  |  |  |
| 011        | XXXX       | XXXX XXXX          | Х             | AGC Preserve On – to temporarily preserve the current AGC level |  |  |  |
| 100        | XXXX       | XXXX XXXX          | Х             | AGC Preserve Off – AGC again tracks strongest input signal      |  |  |  |
| 101        | XXXX       | XXXX XXXX          | Х             | Soft Reset – resets various circuit blocks                      |  |  |  |
| Read Comm  | and – Data | a will be read fro | m the sp      | ecified register address.                                       |  |  |  |
| 110        | 0000       | Config Byte 0      | Р             | General – options that may change during normal operation       |  |  |  |
|            | 0001       | Config Byte 1      | Р             | LCX antenna tuning and LFDATA output format                     |  |  |  |
|            | 0010       | Config Byte 2      | Р             | LCY antenna tuning                                              |  |  |  |
|            | 0011       | Config Byte 3      | Р             | LCZ antenna tuning                                              |  |  |  |
|            | 0100       | Config Byte 4      | Р             | LCX and LCY sensitivity reduction                               |  |  |  |
|            | 0101       | Config Byte 5      | Р             | LCZ sensitivity reduction and modulation depth                  |  |  |  |
|            | 0110       | Column Parity      | Р             | Column parity byte for Config Byte 0 -> Config Byte 5           |  |  |  |
|            | 0111       | Status             | Х             | Status – parity error, which input is active, etc.              |  |  |  |
| Write Comm | and – Data | a will be written  | to the sp     | ecified register address.                                       |  |  |  |
| 111        | 0000       | Config Byte 0      | Р             | Output enable filter, channel enable/disable, etc.              |  |  |  |
|            | 0001       | Config Byte 1      | Р             | LCX antenna tuning and LFDATA output type                       |  |  |  |
|            | 0010       | Config Byte 2      | Р             | LCY antenna tuning                                              |  |  |  |
|            | 0011       | Config Byte 3      | Р             | LCZ antenna tuning                                              |  |  |  |
|            | 0100       | Config Byte 4      | Р             | LCX and LCY sensitivity reduction                               |  |  |  |
|            | 0101       | Config Byte 5      | Р             | LCZ sensitivity reduction and modulation depth                  |  |  |  |
|            | 0110       | Column Parity      | Р             | Column parity byte for Config Byte 0 -> Config Byte 5           |  |  |  |
|            | 0111       | Not Used           | Х             | Register is readable, but not writable                          |  |  |  |

TABLE 5-5: SPI COMMANDS

Note: 'P' denotes the row parity bit (odd parity) for the respective data byte.



FIGURE 5-12: Detailed SPI Timing (AFE).

#### 5.31.2.1 Clamp On Command

This command results in activating (turning on) the modulation transistors of all enabled channels; channels enabled in Configuration Register 0 (Register 5-1).

#### 5.31.2.2 Clamp Off Command

This command results in deactivating (turning off) the modulation transistors of all channels.

#### 5.31.2.3 Sleep Command

This command places the device in Sleep mode – minimizing current draw by disabling all but the essential circuitry. Any other command wakes the device from Sleep (e.g., Clamp Off command).

#### 5.31.2.4 Soft Reset Command

The device issues a Soft Reset when it receives an external Soft Reset command. The external Soft Reset command is typically used to end a SPI communication sequence or to initialize the device for the next signal detection sequence, etc. See **Section 5.20** "**Soft Reset**" for more details on Soft Reset.

If a Soft Reset command is sent during a "Clamp-on" condition, the device still keeps the "Clamp-on" condition after the Soft Reset execution. The Soft Reset is executed in Active mode only, not in Standby mode. The SPI Soft Reset command is ignored if the device is not in Active mode.

#### 5.31.2.5 AGC Preserve On Command

This command results in preserving the AGC level during each AGC initialization time and apply the value to the data slicing circuit for the following data stream. The preserved AGC value is reset by a Soft Reset, and a new AGC value is acquired and preserved when it starts a new AGC initialization time. This feature is disabled by an AGC Preserve Off command (see **Section 5.19 "AGC Preserve"**).

#### 5.31.2.6 AGC Preserve Off Command

This command disables the AGC preserve feature and returns to the normal AGC tracking mode, fast tracking during AGC settling time and slow tracking after that (see **Section 5.19 "AGC Preserve"**).

#### 5.31.3 READ/WRITE COMMANDS FOR CONFIGURATION REGISTERS

The device includes 8 Configuration registers, including a Column Parity register and STATUS register. All registers are readable and writable via SPI, except the STATUS register, which is read-only. Bit 0 of each register is a row parity bit (except for STATUS Register 7) that makes the register contents an odd number.

#### **CONFIGURATION REGISTERS SUMMARY TABLE 5-6**:

|                          |           |              |                    |                            |                               | -                        | -         |       |       |
|--------------------------|-----------|--------------|--------------------|----------------------------|-------------------------------|--------------------------|-----------|-------|-------|
| Register Name            | Bit 8     | Bit 7        | Bit 6              | Bit 5                      | Bit 4                         | Bit 3                    | Bit 2     | Bit 1 | Bit 0 |
| Configuration Register 0 | OEH       | 1            | O                  | EL                         | ALRTIND                       | LCZEN                    | LCYEN     | LCXEN | R0PAR |
| Configuration Register 1 | DATO      | UT           |                    | Channel X Tuning Capacitor |                               |                          |           | R1PAR |       |
| Configuration Register 2 | RSSIFET   | CLKDIV       |                    | Channe                     |                               | annel Y Tuning Capacitor |           |       |       |
| Configuration Register 3 | Unimplen  | nented       |                    | Ch                         | nannel Z Tuning Capacitor     |                          |           |       | R3PAR |
| Configuration Register 4 | Char      | nel X Sensi  | itivity Contro     | ol                         | Channel Y Sensitivity Control |                          |           |       | R4PAR |
| Configuration Register 5 | AUTOCHSEL | AGCSIG       | CSIG MODMIN MODMI  |                            | Channel Z Sensitivity Control |                          |           | itrol | R5PAR |
| Column Parity Register 6 |           |              | Column Parity Bits |                            |                               |                          | R6PAR     |       |       |
| STATUS Register 7        | Active C  | hannel Indic | ators AGCACT       |                            | Wake-up                       | Channel I                | ndicators | ALARM | PEI   |

#### REGISTER

|                                                                              | CONFIGU                                                                           | JRATION      | REGIST         | ER 0 (AC               | DRESS: (                | 000)               |               |               |         |
|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|----------------|------------------------|-------------------------|--------------------|---------------|---------------|---------|
|                                                                              | R/W-0                                                                             | R/W-0        | R/W-0          | R/W-0                  | R/W-0                   | R/W-0              | R/W-0         | R/W-0         | R/W-0   |
|                                                                              | OEH1                                                                              | OEH0         | OEL1           | OEL0                   | ALRTIND                 | LCZEN              | LCYEN         | LCXEN         | R0PAR   |
|                                                                              | bit 8                                                                             |              |                |                        |                         |                    |               |               | bit     |
|                                                                              | OEH<1:0>:<br>00 = Outpu<br>01 = 1 ms<br>10 = 2 ms<br>11 = 4 ms                    | •            |                | <b>.</b> .             | OEH) bit<br>up sequence | required, p        | asses all sig | inal to LFDA  | TA)     |
|                                                                              | OEL<1:0>:<br>00 = 1 ms<br>01 = 1 ms<br>10 = 2 ms<br>11 = 4 ms                     | Output Ena   | ble Filter Lo  | w Time (T <sub>C</sub> | <sub>DEL</sub> ) bit    |                    |               |               |         |
|                                                                              | ALRTIND: $\overline{A}$<br>1 = Parity $\overline{A}$<br>0 = Parity $\overline{A}$ | error and/or |                |                        | eceiving nois           | e, see <b>Sect</b> | ion 5.14.3 "  | Alarm Time    | er")    |
|                                                                              | LCZEN: LC<br>1 = Disable<br>0 = Enable                                            | ed           | it             |                        |                         |                    |               |               |         |
|                                                                              | LCYEN: LC<br>1 = Disable<br>0 = Enable                                            | ed           | it             |                        |                         |                    |               |               |         |
|                                                                              | LCXEN: LC<br>1 = Disable<br>0 = Enable                                            | əd           | it             |                        |                         |                    |               |               |         |
|                                                                              | R0PAR: Re<br>set bits                                                             | gister 0 Par | ity bit – set/ | cleared so             | the 9-bit regis         | ster contains      | s odd parity  | – an odd nu   | mber of |
| l:                                                                           |                                                                                   |              |                |                        |                         |                    |               |               |         |
| ada                                                                          | able bit                                                                          | W = W        | ritable bit    | U                      | = Unimpleme             | ented bit, re      | ad as '0'     |               |         |
| alue at POR $(1)^2$ = Bit is set $(0)^2$ = Bit is cleared x = Bit is unknown |                                                                                   |              |                |                        |                         |                    |               | - Rit is unkn | 2140    |

## **MCP2030**

#### REGISTER 5-2: CONFIGURATION REGISTER 1 (ADDRESS: 0001)

| R/W-0  | R/W-0  | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0 |
|--------|--------|---------|---------|---------|---------|---------|---------|-------|
| DATOUT | DATOUT | LCXTUN5 | LCXTUN4 | LCXTUN3 | LCXTUN2 | LCXTUN1 | LCXTUN0 | R1PAR |
| bit 8  | 0      |         |         |         |         |         |         | bit 0 |
| bit 0  |        |         |         |         |         |         |         | bit 0 |

bit 8-7 DATOUT<1:0>: LFDATA Output type bit

- 00 = Demodulated output
- 01 = Carrier clock output
- 10 = RSSI output
- 11 = RSSI output
- bit 6-1 LCXTUN<5:0>: LCX Tuning Capacitance bit 000000 = +0 pF (Default)

111111 = +63 pF

bit 0 R1PAR: Register 1 Parity Bit – set/cleared so the 9-bit register contains odd parity – an odd number of set bits

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

#### REGISTER 5-3: CONFIGURATION REGISTER 2 (ADDRESS: 0010)

|         |                                                                                                                                                                                           |                                             |                 | •            |                 | ,             |               |             |               |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------|--------------|-----------------|---------------|---------------|-------------|---------------|--|--|
|         | R/W-0                                                                                                                                                                                     | R/W-0                                       | R/W-0           | R/W-0        | R/W-0           | R/W-0         | R/W-0         | R/W-0       | R/W-0         |  |  |
|         | RSSIFET                                                                                                                                                                                   | CLKDIV                                      | LCYTUN5         | LCYTUN4      | LCYTUN3         | LCYTUN2       | LCYTUN1       | LCYTUN0     | R2PAR         |  |  |
|         | bit 8                                                                                                                                                                                     |                                             |                 |              |                 |               |               |             | bit 0         |  |  |
| bit 8   | <ul> <li>RSSIFET: Pull-down MOSFET on LFDATA pad bit (controllable by user in the RSSI mode only)</li> <li>1 = Pull-down RSSI MOSFET on</li> <li>0 = Pull-down RSSI MOSFET off</li> </ul> |                                             |                 |              |                 |               |               |             |               |  |  |
| bit 7   | 1 = Carrie                                                                                                                                                                                | arrier Clock<br>r clock/4<br>r clock/1      | Divide-by bit   | t            |                 |               |               |             |               |  |  |
| bit 6-1 |                                                                                                                                                                                           | <b>i:0&gt;:</b> LCY Tu<br>⊦0 pF (Defau<br>: | 0.              | itance bit   |                 |               |               |             |               |  |  |
|         | 111111 = +                                                                                                                                                                                | ⊦63 pF                                      |                 |              |                 |               |               |             |               |  |  |
| bit 0   | R2PAR: Re                                                                                                                                                                                 | gister 2 Pari                               | ty bit – set/cl | eared so the | e 9-bit registe | er contains o | dd parity – a | n odd numbe | r of set bits |  |  |
| Legend: |                                                                                                                                                                                           |                                             |                 |              |                 |               |               |             |               |  |  |
| Logona. |                                                                                                                                                                                           |                                             |                 |              |                 |               |               |             |               |  |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

# **MCP2030**

| STER 5-4:  | CONFIG                                                 | GURATIO                                                                            | ON REGIS             | TER 3 (Al      | DDRESS:         | 0011)          |               |                 |             |
|------------|--------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|----------------|-----------------|----------------|---------------|-----------------|-------------|
|            | U-0                                                    | U-0                                                                                | R/W-0                | R/W-0          | R/W-0           | R/W-0          | R/W-0         | R/W-0           | R/W-0       |
|            | —                                                      | —                                                                                  | LCZTUN5              | LCZTUN4        | LCZTUN3         | LCZTUN2        | LCZTUN1       | LCZTUN0         | R3PAR       |
|            | bit 8                                                  |                                                                                    |                      |                |                 |                |               |                 | bit (       |
| bit 8-7    | Unimpleme                                              | ented: Read                                                                        | <b>l as</b> '0'      |                |                 |                |               |                 |             |
| bit 6-1    |                                                        |                                                                                    | uning Capaci         | tance bit      |                 |                |               |                 |             |
|            | 000000 = +                                             | :                                                                                  | uit)                 |                |                 |                |               |                 |             |
|            | 111111 = +                                             | •                                                                                  |                      |                |                 |                |               |                 |             |
| bit 0      | R3PAR: Req                                             | gister 3 Par                                                                       | ity Bit – set/cl     | eared so the   | e 9-bit registe | er contains o  | dd parity – a | n odd numbe     | r of set bi |
| Legend:    |                                                        |                                                                                    |                      |                |                 |                |               |                 |             |
| R = Reada  | ble bit                                                | W = W                                                                              | /ritable bit         | U :            | = Unimpleme     | ented bit, rea | id as '0'     |                 |             |
| -n = Value | at POR                                                 | '1' = B                                                                            | it is set            | '0'            | = Bit is clear  | red            | x =           | = Bit is unknow | wn          |
| STER 5-5:  | CONFIG                                                 | GURATIO                                                                            | ON REGIS             | TER 4 (Al      | DDRESS:         | 0100)          |               |                 |             |
|            | R/W-0                                                  | R/W-0                                                                              | R/W-0                | R/W-0          | R/W-0           | R/W-0          | R/W-0         | R/W-0           | R/W-0       |
|            | LCXSEN3                                                | LCXSEN2                                                                            | LCXSEN1              | LCXSEN0        | LCYSEN3         | LCYSEN2        | LCYSEN1       | LCYSEN0         | R4PAR       |
|            | bit 8                                                  |                                                                                    |                      |                |                 | 1              |               | 1               | bit         |
|            | $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$   | dB<br>0 dB<br>2 dB<br>4 dB<br>6 dB<br>3 dB<br>0 dB<br>2 dB<br>4 dB<br>6 dB<br>3 dB |                      |                |                 |                |               |                 |             |
| bit 4-1    | 1111 = -30<br>LCYSEN<3<br>0000 = -0<br>:<br>1111 = -30 | 8: <b>0&gt;<sup>(1)</sup>: Typ</b><br>dB (Default                                  | i <b>cal</b> LCY Ser | nsitivity Redu | uction bit      |                |               |                 |             |
| bit 0      |                                                        |                                                                                    | rity bit – set/c     | leared so the  | e 9-bit registe | er contains o  | dd parity – a | n odd numbe     | r of set bi |
|            |                                                        | -                                                                                  | monotonic inc        |                | -               |                | . , ,         |                 |             |
|            |                                                        |                                                                                    |                      |                |                 |                |               |                 |             |
| Legend:    |                                                        |                                                                                    |                      |                |                 |                |               |                 |             |

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

| GISTER 5-6 | : CONFIG                    | URATIO                       | N REGIST                      | ER 5 (ADI               | DRESS: 0           | 101)                     |                |                             |            |
|------------|-----------------------------|------------------------------|-------------------------------|-------------------------|--------------------|--------------------------|----------------|-----------------------------|------------|
|            | R/W-0                       | R/W-0                        | R/W-0                         | R/W-0                   | R/W-0              | R/W-0                    | R/W-0          | R/W-0                       | R/W-0      |
|            | AUTOCHSEL                   | AGCSIG                       | MODMIN1                       | MODMIN0                 | LCZSEN3            | LCZSEN2                  | LCZSEN1        | LCZSEN0                     | R5PAR      |
|            | bit 8                       |                              |                               |                         |                    |                          |                |                             | bit 0      |
| bit 8      | AUTOCHSEL:                  | Auto-Chanr                   | el Select bit                 |                         |                    |                          |                |                             |            |
|            | 1 = Enabled –<br>blocks the | Device selection channel(s). |                               | (s) that has d          | emodulator         | output "high"            | at the end o   | of T <sub>AGC</sub> ; or of | therwise,  |
|            | 0 = Disabled -              | - Device foll                | ows channel                   | enable/disab            | le bits define     | ed in Registe            | er O           |                             |            |
| bit 7      | AGCSIG: Demo                | odulator Out                 | tput Enable b                 | oit, after the A        | GC loop is a       | active                   |                |                             |            |
|            |                             | •                            | until AGC is<br>begins regula | regulating at<br>iting. | around 20 <b>n</b> | nV <sub>PP</sub> at inpu | it pins. The   | AGC Active S                | Status bit |
|            | 0 = Disabled -              | - The device                 | e passes sigr                 | al of any leve          | el it is capab     | le of detectin           | ng             |                             |            |
| bit 6-5    | MODMIN<1:0>                 | : Minimum I                  | Modulation D                  | epth bit                |                    |                          |                |                             |            |
|            | 00 = 33%                    |                              |                               |                         |                    |                          |                |                             |            |
|            | 01 = 60%<br>10 = 14%        |                              |                               |                         |                    |                          |                |                             |            |
|            | 10 = 14%<br>11 = 8%         |                              |                               |                         |                    |                          |                |                             |            |
| bit 4-1    | LCZSEN<3:0>                 | <sup>(1)</sup> : LCZ Ser     | sitivitv Redu                 | ction bit               |                    |                          |                |                             |            |
|            | 0000 = -0  dB               |                              | ,,                            |                         |                    |                          |                |                             |            |
|            | :                           | ,<br>,                       |                               |                         |                    |                          |                |                             |            |
|            | 1111 = -30 dB               |                              |                               |                         |                    |                          |                |                             |            |
| bit 0      | R5PAR: Regist               | er 5 Parity b                | oit – set/clear               | ed so the 9-b           | it register co     | ontains odd p            | oarity – an oo | d number of                 | set bits   |
|            | Note 1: As                  | sured mone                   | otonic increm                 | ent (or decre           | ment) by de        | sign.                    |                |                             |            |
|            |                             |                              |                               |                         |                    |                          |                |                             |            |

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

#### REGISTER 5-7: COLUMN PARITY REGISTER 6 (ADDRESS: 0110)

|              | 0010                    |                                                                                                                                                  |                 |                 | DDICE00.       | 0110)           |                |                  |             |
|--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------------|-----------------|----------------|------------------|-------------|
|              | R/W-0                   | R/W-0                                                                                                                                            | R/W-0           | R/W-0           | R/W-0          | R/W-0           | R/W-0          | R/W-0            | R/W-0       |
|              | COLPAR7                 | COLPAR6                                                                                                                                          | COLPAR5         | COLPAR4         | COLPAR3        | COLPAR2         | COLPAR1        | COLPAR0          | R6PAR       |
|              | bit 8                   |                                                                                                                                                  |                 |                 |                |                 |                |                  | bit 0       |
| bit 8        | COLPAR7:<br>number of s |                                                                                                                                                  | so that this 8  | th parity bit + | - the sum of t | he Config. re   | gister row pa  | arity bits conta | in an odd   |
| bit 7        |                         | Set/Cleared suber of set bit                                                                                                                     |                 | 7th parity bit  | + the sum of   | the 7th bits ir | n Config. regi | sters 0 throug   | h 5 contain |
| bit 6        |                         | Set/Cleared suber of set bit                                                                                                                     |                 | 6th parity bit  | + the sum of   | the 6th bits ir | n Config. regi | sters 0 throug   | h 5 contain |
| bit 5        |                         | COLPAR4: Set/Cleared such that this 5th parity bit + the sum of the 5th bits in Config. registers 0 through 5 contain an odd number of set bits. |                 |                 |                |                 |                |                  |             |
| bit 4        |                         | Set/Cleared suber of set bit                                                                                                                     |                 | 4th parity bit  | + the sum of   | the 4th bits ir | n Config. regi | sters 0 throug   | h 5 contain |
| bit 3        |                         | Set/Cleared suber of set bit                                                                                                                     |                 | 3rd parity bit  | + the sum of   | the 3rd bits ir | n Config. regi | isters 0 throug  | h 5 contain |
| bit 2        |                         | Set/Cleared solution                                                                                                                             |                 | 2nd parity bit  | t + the sum of | the 2nd bits i  | n Config. reg  | isters 0 throug  | h 5 contain |
| bit 1        |                         | Set/Cleared suber of set bit                                                                                                                     |                 | 1st parity bit  | + the sum of   | the 1st bits ir | n Config. regi | sters 0 throug   | h 5 contain |
| bit 0        | R6PAR: Re               | gister 6 Parit                                                                                                                                   | y bit – set/cle | eared so the s  | 9-bit register | contains odd    | parity – an c  | odd number of    | set bits    |
| Legend:      |                         |                                                                                                                                                  |                 |                 |                |                 |                |                  |             |
| R = Readab   | ole bit                 | W = Wr                                                                                                                                           | itable bit      | U =             | = Unimpleme    | nted bit, read  | l as '0'       |                  |             |
| -n = Value a | at POR                  | '1' = Bit                                                                                                                                        | is set          | '0'             | = Bit is clear | ed              | x =            | Bit is unknov    | vn          |

# MCP2030

| <b>REGISTER 5-8:</b> | STATUS                            | REGISTE        | R 7 (ADD       | RESS: 01        | 11)                      |               |                |               |                     |
|----------------------|-----------------------------------|----------------|----------------|-----------------|--------------------------|---------------|----------------|---------------|---------------------|
|                      | R-0                               | R-0            | R-0            | R-0             | R-0                      | R-0           | R-0            | R-0           | R-0                 |
|                      | CHZACT                            | CHYACT         | CHXACT         | AGCACT          | WAKEZ                    | WAKEY         | WAKEX          | ALARM         | PEI                 |
|                      | bit 8                             |                |                |                 |                          |               |                |               | bit 0               |
|                      |                                   |                |                |                 |                          |               |                |               |                     |
| bit 8                | CHZACT: Cha                       |                |                |                 | Reset)                   |               |                |               |                     |
|                      | 1 = Channel<br>0 = Channel        |                |                |                 |                          |               |                |               |                     |
| bit 7                | CHYACT: Cha                       |                | -              |                 | Reset)                   |               |                |               |                     |
|                      | 1 = Channel                       | Y is passing   | data after T   | AGC             | ,                        |               |                |               |                     |
|                      | 0 = Channel                       |                | -              | 1.00            |                          |               |                |               |                     |
| bit 6                | CHXACT: Cha                       |                |                |                 | Reset)                   |               |                |               |                     |
|                      | 1 = Channel<br>0 = Channel        |                |                |                 |                          |               |                |               |                     |
| bit 5                | AGCACT: AG                        |                | •              |                 | via Soft Res             | set)          |                |               |                     |
|                      | 1 = AGC is a                      | active (Input  | signal is stro | ng). AGC is a   | active when              | input signal  | level is appr  | oximately > 2 | 20 mV <sub>PP</sub> |
|                      | range.<br>0 = AGC is i            | nactive (Innu  | t signal is w  | eak)            |                          |               |                |               |                     |
| bit 4                | WAKEZ: Wak                        | · ·            | 0              | ,               | leared via S             | oft Reset)    |                |               |                     |
|                      | 1 = Channel                       | Z caused a     | device wake    | -up (passed     |                          | ,             |                |               |                     |
|                      | 0 = Channel                       |                |                |                 |                          |               |                |               |                     |
| bit 3                | <pre>WAKEY: Wak 1 = Channel</pre> | •              |                | `               |                          | ,             |                |               |                     |
|                      | 0 = Channel                       |                |                |                 | ÷04 CIUCK CU             | Junter)       |                |               |                     |
| bit 2                | WAKEX: Wak                        | ke-up Channe   | el X Indicato  | r Status bit (d | leared via S             | oft Reset)    |                |               |                     |
|                      | 1 = Channel                       |                |                |                 | +64 clock co             | ounter)       |                |               |                     |
| bit 1                | 0 = Channel<br>ALARM: India       |                |                |                 |                          | d (deared)    | ic rood "CT/   |               | or                  |
| DILT                 | command")                         |                | i an Alainn i  | imer time-out   | Thas occurre             | eu (cleareu v | na leau SIA    | AI US REGISI  | ei                  |
|                      | 1 = The Alar                      |                |                |                 | cause the $\overline{A}$ | LERT output   | t to go low de | epending on   | the state           |
|                      | of bit 4 o<br>0 = The Alar        | of the Configu | 0              | er 0            |                          |               |                |               |                     |
| bit 0                | PEI: Parity Er                    |                |                | es whether a    | Configuratio             | n register pa | arity error ha | s occurred (r | eal time)           |
|                      | 1 = A parity                      | error has occ  | curred and c   |                 | -                        |               | ,              |               | ,                   |
|                      | 0 = A parity                      | error has not  | occurred       |                 |                          |               |                |               |                     |
|                      | Note 1:                           | Bit is hiah wh | enever cha     | nnel is passir  | ng data. Bit is          | s low in Stan | dby mode       |               |                     |
|                      |                                   |                |                |                 | J                        |               | ,              |               |                     |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

See Table 5-7 for the bit conditions of the AFE STATUS register after various SPI commands and the AFE Power-on Reset.

# TABLE 5-7:STATUS REGISTER BIT CONDITION<br/>(AFTER POWER-ON RESET AND VARIOUS SPI COMMANDS)

| Condition                              | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------------------------------------|--------|--------|--------|--------|-------|-------|-------|-------|-------|
| Condition                              | CHZACT | СНҮАСТ | СНХАСТ | AGCACT | WAKEZ | WAKEY | WAKEX | ALARM | PEI   |
| POR                                    | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 1     |
| Read Command<br>(STATUS Register only) | u      | u      | u      | u      | u     | u     | u     | 0     | u     |
| Sleep Command                          | u      | u      | u      | u      | u     | u     | u     | u     | u     |
| Soft Reset Executed <sup>(1)</sup>     | 0      | 0      | 0      | 0      | 0     | 0     | 0     | u     | u     |

**Legend:** u = unchanged

Note 1: See Section 5.20 "Soft Reset" and Section 5.31.2.4 "Soft Reset Command" for the condition of Soft Reset execution.

#### 6.0 PACKAGING INFORMATION

#### 6.1 Package Marking Information

#### 14-Lead PDIP



14-Lead SOIC



14-Lead TSSOP



Example



#### Example





| Legen | d: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|-------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: | be carrie                                 | nt the full Microchip part number cannot be marked on one line, it will d over to the next line, thus limiting the number of available s for customer-specific information.                                                                                                                                                                                                    |

14-Lead Plastic Dual In-line (P) – 300 mil Body (PDIP)



|                            | Units     |      | INCHES* |      | Ν     | <b>IILLIMETERS</b> | 3     |
|----------------------------|-----------|------|---------|------|-------|--------------------|-------|
| Dimensio                   | on Limits | MIN  | NOM     | MAX  | MIN   | NOM                | MAX   |
| Number of Pins             | n         |      | 14      |      |       | 14                 |       |
| Pitch                      | р         |      | .100    |      |       | 2.54               |       |
| Top to Seating Plane       | Α         | .140 | .155    | .170 | 3.56  | 3.94               | 4.32  |
| Molded Package Thickness   | A2        | .115 | .130    | .145 | 2.92  | 3.30               | 3.68  |
| Base to Seating Plane      | A1        | .015 |         |      | 0.38  |                    |       |
| Shoulder to Shoulder Width | Е         | .300 | .313    | .325 | 7.62  | 7.94               | 8.26  |
| Molded Package Width       | E1        | .240 | .250    | .260 | 6.10  | 6.35               | 6.60  |
| Overall Length             | D         | .740 | .750    | .760 | 18.80 | 19.05              | 19.30 |
| Tip to Seating Plane       | L         | .125 | .130    | .135 | 3.18  | 3.30               | 3.43  |
| Lead Thickness             | С         | .008 | .012    | .015 | 0.20  | 0.29               | 0.38  |
| Upper Lead Width           | B1        | .045 | .058    | .070 | 1.14  | 1.46               | 1.78  |
| Lower Lead Width           | В         | .014 | .018    | .022 | 0.36  | 0.46               | 0.56  |
| Overall Row Spacing        | § eB      | .310 | .370    | .430 | 7.87  | 9.40               | 10.92 |
| Mold Draft Angle Top       | α         | 5    | 10      | 15   | 5     | 10                 | 15    |
| Mold Draft Angle Bottom    | β         | 5    | 10      | 15   | 5     | 10                 | 15    |

\* Controlling Parameter § Significant Characteristic

Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-005





|                          | Units       |      | INCHES* |      | MILLIMETERS |      |      |  |
|--------------------------|-------------|------|---------|------|-------------|------|------|--|
| Dimen                    | sion Limits | MIN  | NOM     | MAX  | MIN         | NOM  | MAX  |  |
| Number of Pins           | n           |      | 14      |      |             | 14   |      |  |
| Pitch                    | р           |      | .050    |      |             | 1.27 |      |  |
| Overall Height           | А           | .053 | .061    | .069 | 1.35        | 1.55 | 1.75 |  |
| Molded Package Thickness | A2          | .052 | .056    | .061 | 1.32        | 1.42 | 1.55 |  |
| Standoff §               | A1          | .004 | .007    | .010 | 0.10        | 0.18 | 0.25 |  |
| Overall Width            | E           | .228 | .236    | .244 | 5.79        | 5.99 | 6.20 |  |
| Molded Package Width     | E1          | .150 | .154    | .157 | 3.81        | 3.90 | 3.99 |  |
| Overall Length           | D           | .337 | .342    | .347 | 8.56        | 8.69 | 8.81 |  |
| Chamfer Distance         | h           | .010 | .015    | .020 | 0.25        | 0.38 | 0.51 |  |
| Foot Length              | L           | .016 | .033    | .050 | 0.41        | 0.84 | 1.27 |  |
| Foot Angle               | φ           | 0    | 4       | 8    | 0           | 4    | 8    |  |
| Lead Thickness           | С           | .008 | .009    | .010 | 0.20        | 0.23 | 0.25 |  |
| Lead Width               | В           | .014 | .017    | .020 | 0.36        | 0.42 | 0.51 |  |
| Mold Draft Angle Top     | α           | 0    | 12      | 15   | 0           | 12   | 15   |  |
| Mold Draft Angle Bottom  | β           | 0    | 12      | 15   | 0           | 12   | 15   |  |
| * Controlling Decomptor  |             |      |         |      |             |      |      |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-065

14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body (TSSOP)



|                          | Units    |      | INCHES |      | N    | 1ILLIMETERS | S*   |
|--------------------------|----------|------|--------|------|------|-------------|------|
| Dimensior                | 1 Limits | MIN  | NOM    | MAX  | MIN  | NOM         | MAX  |
| Number of Pins           | n        |      | 14     |      |      | 14          |      |
| Pitch                    | р        |      | .026   |      |      | 0.65        |      |
| Overall Height           | А        |      |        | .043 |      |             | 1.10 |
| Molded Package Thickness | A2       | .033 | .035   | .037 | 0.85 | 0.90        | 0.95 |
| Standoff §               | A1       | .002 | .004   | .006 | 0.05 | 0.10        | 0.15 |
| Overall Width            | Е        | .246 | .251   | .256 | 6.25 | 6.38        | 6.50 |
| Molded Package Width     | E1       | .169 | .173   | .177 | 4.30 | 4.40        | 4.50 |
| Molded Package Length    | D        | .193 | .197   | .201 | 4.90 | 5.00        | 5.10 |
| Foot Length              | L        | .020 | .024   | .028 | 0.50 | 0.60        | 0.70 |
| Foot Angle               | φ        | 0    | 4      | 8    | 0    | 4           | 8    |
| Lead Thickness           | С        | .004 | .006   | .008 | 0.09 | 0.15        | 0.20 |
| Lead Width               | В        | .007 | .010   | .012 | 0.19 | 0.25        | 0.30 |
| Mold Draft Angle Top     | α        | 0    | 5      | 10   | 0    | 5           | 10   |
| Mold Draft Angle Bottom  | β        | 0    | 5      | 10   | 0    | 5           | 10   |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. JEDEC Equivalent: MO-153 Drawing No. C04-087

### APPENDIX A: REVISION HISTORY

### **Revision A (November 2005)**

• Original Release of this Document.

# MCP2030

NOTES:

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.           | X /XX XXX Examples:                                                                                                                                                                                                 |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device 1           | Temperature       Package       Pattern       a)       MCP2030-I/P:       Industrial Temp.,         Range       14LD PDIP.       b)       MCP2030-I/SL:       Industrial Temp.,         14LD SOIC.       14LD SOIC. |
| Device:            | MCP2030: Standard V <sub>DD</sub> range<br>MCP2030T: (Tape and Reel)<br>C) MCP2030-I/ST: Industrial Temp.,<br>14LD TSSOP.                                                                                           |
| Temperature Range: | $I = -40^{\circ}C \text{ to } +85^{\circ}C$                                                                                                                                                                         |
| Package:           | P = PDIP (300 mil, 14-pin)<br>SL = SOIC (Gull wing, 150 mil body, 14-pin)<br>ST = TSSOP (4.4 mm, 14-pin)                                                                                                            |

# MCP2030

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

**Kokomo** Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**San Jose** Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Gumi** Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Penang** Tel: 604-646-8870 Fax: 604-646-5086

Philippines - Manila Tel: 632-634-9065

Fax: 632-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820