



# MC9RS08KA8 MC9RS08KA4

Reference Manual

# RS08 Microcontrollers

#### **Related Documentation:**

• MC9RS08KA8 (Data Sheet)
Contains pin assignments and diagrams, all electrical specifications, and mechanical drawing outlines.

Find the most current versions of all documents at: http://www.freescale.com

MC9RS08KA8RM Rev. 4 5/2015







# MC9RS08KA8 Features

#### 8-Bit RS08 Central Processor Unit (CPU)

- Up to 20 MHz CPU at 1.8 V to 5.5 V across temperature range of –40°C to 85°C
- Subset of HC08 instruction set with added BGND instruction

#### **On-Chip Memory**

- 8 KB flash read/program/erase over full operating voltage and temperature
  - KA4 has 4 KB flash
- 254 byte random-access memory (RAM)
  - KA4 has 126 byte RAM
- Security circuitry to prevent unauthorized access to RAM and flash contents

#### **Power-Saving Modes**

- Wait and stop
- Wakeup from power-saving modes using real-time interrupt (RTI), KBI, or ACMP

#### **Clock Source Options**

- Oscillator (XOSC) Loop-Control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 39.0625 kHz or 1 MHz to 5 MHz
- Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supports bus frequencies up to 10 MHz

#### **System Protection**

- Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
- Low-Voltage detection with reset or interrupt
- Illegal opcode detection with reset

- Illegal address detection with reset
- Flash-Block protection

#### **Development Support**

- Single-Wire background debug interface
- Breakpoint capability to allow single breakpoint setting during in-circuit debugging

#### **Peripherals**

- ADC 12-channel, 10-bit resolution;
   2.5 μs conversion time; automatic compare function; operation in stop; fully functional from 2.7 V to 5.5 V (8-channels available on 16-pin package)
- TPM One 2-channel; selectable input capture, output compare, or buffered edgeor center-aligned PWM on each channel
- IIC Inter-Integrated circuit bus module capable of operation up to 100 kbps with maximum bus loading; capable of higher baudrates with reduced loading
- MTIM1 and MTIM2 Two 8-bit modulo timers
- KBI Keyboard interrupts with rising or falling edge detect; eight KBI ports in 16-pin and 20-pin packages
- ACMP Analog comparator; full rail-to-rail supply operation; option to compare to fixed internal bandgap reference voltage; can operate in stop mode

#### Input/Output

- 14/18 GPIOs including one output only pin and one input only pin
- Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins

#### **Package Options**

- 16-pin SOIC, PDIP or TSSOP
- 20-pin SOIC or PDIP





# MC9RS08KA8 Series Reference Manual

Covers: MC9RS08KA8 MC9RS08KA4

> MC9RS08KA8 Rev. 4 5/2015





# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

### http://freescale.com

The following revision history table summarizes changes contained in this document.

| Revision<br>Number | Revision<br>Date | Description of Changes                                      |  |  |
|--------------------|------------------|-------------------------------------------------------------|--|--|
| Rev. 1             | 1/2008           | Initial public release                                      |  |  |
| Rev. 2             | 3/2008           | Removed ICSLCLK signal in Figure 11-2.                      |  |  |
| Rev. 3             | 9/2008           | Revised Figure 1-2. Added 16-pin TSSOP package information. |  |  |
| Rev.4              | 5/2015           | Updated Figure 11-2.                                        |  |  |

This product incorporates SuperFlash® technology licensed from SST.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. © Freescale Semiconductor, Inc., 2008-2015. All rights reserved.



# **List of Chapters**

| •                                 | Title<br>vice Overview            | Page<br>1717 |
|-----------------------------------|-----------------------------------|--------------|
| <b>Chapter 2 Pins and Connec</b>  | tions                             | 21           |
| <b>Chapter 3 Modes of Operati</b> | on                                | 25           |
| Chapter 4 Memory                  |                                   | 29           |
| Chapter 5 Resets, Interrupts      | s, and General System Control     | 41           |
| Chapter 6 Parallel Input/Out      | tput Control                      | 51           |
| Chapter 7 Keyboard Interru        | pt (RS08KBIV1)                    | 63           |
| <b>Chapter 8 Central Processo</b> | or Unit (RS08CPUV1)               | 69           |
| Chapter 9 Analog Comparat         | tor (RS08ACMPV1)                  | 87           |
| Chapter 10 10-bit Analog-to       | -Digital Converter (RS08ADC10V1). | 93           |
| Chapter 11 Internal Clock S       | ource (RS08ICSOSCV1)              | 119          |
| Chapter 12 Inter-Integrated       | Circuit (RS08IICV2)               | 131          |
| <b>Chapter 13 Modulo Timer (F</b> | RS08MTIMV1)                       | 151          |
| Chapter 14 16-Bit Timer/PW        | /M (RS08TPMV2)                    | 161          |
| Chanter 15 Development Su         | innort                            | 177          |





# **Contents**

| Sec | ction Number Title                             | Page             |
|-----|------------------------------------------------|------------------|
|     | Chapter 1                                      | Over the second  |
| 1.1 | MC9RS08KA8 Device Overview                     |                  |
| 1.1 | MCU Block Diagram                              |                  |
| 1.3 | System Clock Distribution                      |                  |
| 1.5 | System Clock Distribution                      | 17               |
|     | Chapter 2                                      |                  |
| 2 1 | Pins and Conne                                 |                  |
| 2.1 | Introduction                                   |                  |
| 2.2 | Device Pin Assignment                          |                  |
| 2.3 | Recommended System Connections                 |                  |
| 2.4 | Pin Detail                                     |                  |
|     |                                                |                  |
|     | 2.4.2 PTA5/TCLK/RESET/V <sub>PP</sub> Pin      |                  |
|     |                                                |                  |
|     | 2.4.4 General-Purpose I/O and Peripheral Ports | 23               |
|     | Chapter 3                                      |                  |
|     | Modes of Oper                                  |                  |
| 3.1 | Introduction                                   |                  |
| 3.2 | Features                                       |                  |
| 3.3 | Run Mode                                       |                  |
| 3.4 | Active Background Mode                         |                  |
| 3.5 | Wait Mode                                      |                  |
| 3.6 | Stop Mode                                      |                  |
|     | 3.6.1 Active BDM Enabled in Stop Mode          |                  |
|     | 3.6.2 LVD Enabled in Stop Mode                 | 28               |
|     | Chapter 4                                      |                  |
|     | Memory                                         |                  |
| 4.1 | Memory Map                                     | 29               |
| 4.2 | Unimplemented Memory                           | 30               |
| 4.3 | Indexed/Indirect Addressing                    | 30               |
| 4.4 | RAM and Register Addresses and Bit Assignments | 31               |
| 4.5 | RAM                                            | 34               |
| 4.6 | Flash                                          | 35               |
|     | 4.6.1 Features                                 | 35               |
|     | 4.6.2 Flash Programming Procedure              | 35               |
|     | 4.6.3 Flash Mass Erase Operation               | 36               |
|     | MC9RS08KA8 Series Reference                    | e Manual, Rev. 4 |



|       | 4.6.4 Security                                                        | 36 |
|-------|-----------------------------------------------------------------------|----|
| 4.7   | Flash Registers and Control Bits                                      |    |
|       | 4.7.1 Flash Options Register (FOPT and NVOPT)                         | 37 |
|       | 4.7.2 Flash Control Register (FLCR)                                   |    |
| 4.8   | Page Select Register (PAGESEL)                                        |    |
|       | Chanter F                                                             |    |
|       | Chapter 5 Resets, Interrupts, and General System Control              |    |
| 5.1   | Introduction                                                          |    |
| 5.2   | Features                                                              |    |
| 5.3   | MCU Reset                                                             |    |
| 5.4   | Computer Operating Properly (COP) Watchdog                            |    |
| 5.5   | Interrupts                                                            |    |
| 5.6   | Low-Voltage Detect (LVD) System                                       |    |
|       | 5.6.1 Power-On Reset Operation                                        |    |
|       | 5.6.2 LVD Reset Operation                                             |    |
|       | 5.6.3 LVD Interrupt Operation                                         |    |
| 5.7   | Real-Time Interrupt (RTI)                                             |    |
| 5.8   | Reset, Interrupt, and System Control Registers and Control Bits       |    |
|       | 5.8.1 System Reset Status Register (SRS)                              |    |
|       | 5.8.2 System Options Register (SOPT)                                  |    |
|       | 5.8.3 System Device Identification Register (SDIDH, SDIDL)            |    |
|       | 5.8.4 System Real-Time Interrupt Status and Control Register (SRTISC) |    |
|       | 5.8.5 System Power Management Status and Control 1 Register (SPMSC1)  |    |
|       | 5.8.6 System Interrupt Pending Register (SIP1)                        | 49 |
|       | Chapter 6                                                             |    |
| 6.1   | Parallel Input/Output Control Pin Behavior in Low-Power Modes         | 52 |
| 6.2   | Parallel I/O Registers                                                |    |
| 0.2   | 6.2.1 Port A Registers                                                |    |
|       | 6.2.2 Port B Registers                                                |    |
|       | 6.2.3 Port C Registers                                                |    |
| 6.3   | Pin Control Registers                                                 |    |
| 0.5   | 6.3.1 Port A Pin Control Registers                                    |    |
|       | 6.3.2 Port B Pin Control Registers                                    |    |
|       | 6.3.3 Port C Pin Control Registers                                    |    |
|       |                                                                       |    |
|       | Chapter 7 Keyboard Interrupt (RS08KBIV1)                              |    |
| 7.1   | Introduction                                                          | 63 |
| , . 1 | 7.1.1 Features                                                        |    |
|       | 7.1.2 Modes of Operation                                              |    |
|       | 7.1.3 Block Diagram                                                   |    |
| 7.2   | External Signal Description                                           |    |
|       |                                                                       |    |



| 7.3 | Register Definition                                             | 04 |
|-----|-----------------------------------------------------------------|----|
|     | 7.3.1 KBI Status and Control Register (KBISC)                   | 65 |
|     | 7.3.2 KBI Pin Enable Register (KBIPE)                           | 65 |
|     | 7.3.3 KBI Edge Select Register (KBIES)                          |    |
| 7.4 |                                                                 |    |
|     | 7.4.1 Edge Only Sensitivity                                     |    |
|     | 7.4.2 Edge and Level Sensitivity                                |    |
|     | 7.4.3 KBI Pullup/Pulldown Resistors                             |    |
|     | 7.4.4 KBI Initialization                                        |    |
|     | Chapter 8                                                       |    |
| 8.1 | Central Processor Unit (RS08CPUV1 Introduction                  |    |
| 8.2 |                                                                 |    |
| 0.2 | 8.2.1 Accumulator (A)                                           |    |
|     | 8.2.2 Program Counter (PC)                                      |    |
|     | 8.2.3 Shadow Program Counter (SPC)                              |    |
|     | 8.2.4 Condition Code Register (CCR)                             |    |
|     | 8.2.5 Indexed Data Register (D[X])                              |    |
|     | 8.2.6 Index Register (X)                                        |    |
|     | 8.2.7 Page Select Register (PAGESEL)                            |    |
| 8.3 |                                                                 |    |
| 0.5 | 8.3.1 Inherent Addressing Mode (INH)                            |    |
|     | 8.3.2 Relative Addressing Mode (REL)                            |    |
|     | 8.3.3 Immediate Addressing Mode (IMM)                           |    |
|     | 8.3.4 Tiny Addressing Mode (TNY)                                |    |
|     | 8.3.5 Short Addressing Mode (SRT)                               |    |
|     | 8.3.6 Direct Addressing Mode (DIR)                              |    |
|     | 8.3.7 Extended Addressing Mode (EXT)                            |    |
|     | 8.3.8 Indexed Addressing Mode (IX, Implemented by Pseudo Instru |    |
| 8.4 |                                                                 |    |
| 0.7 | 8.4.1 Reset Sequence                                            |    |
|     | 8.4.2 Interrupts                                                |    |
|     | 8.4.3 Wait and Stop Mode                                        |    |
|     | 8.4.4 Active Background Mode                                    |    |
| 8.5 | ——————————————————————————————————————                          |    |
|     | Chapter 9                                                       |    |
|     | Analog Comparator (RS08ACMPV1)                                  | )  |
| 9.1 |                                                                 |    |
|     | 9.1.1 Features                                                  |    |
|     | 9.1.2 Modes of Operation                                        | 88 |
|     | 9.1.3 Block Diagram                                             | 88 |
| 9.2 |                                                                 |    |
| 9.3 | Register Definition                                             | 89 |



|      | 9.3.1 ACMP Status and Control Register (ACMPSC)    | 90  |
|------|----------------------------------------------------|-----|
| 9.4  | Functional Description                             |     |
|      |                                                    |     |
|      | Chapter 10                                         |     |
| 10.1 | 10-bit Analog-to-Digital Converter (RS08ADC10V1)   | 0.2 |
| 10.1 | Introduction                                       |     |
|      | 10.1.1 Module Configurations                       |     |
|      | 10.1.2 Peatures                                    |     |
| 10.2 | External Signal Description                        |     |
| 10.2 | 10.2.1 Analog Power (V <sub>DDAD</sub> )           |     |
|      | 10.2.2 Analog Ground (V <sub>SSAD</sub> )          |     |
|      | 10.2.3 Voltage Reference High (V <sub>REFH</sub> ) |     |
|      | 10.2.4 Voltage Reference Low (V <sub>REFL</sub> )  |     |
|      | 10.2.5 Analog Channel Inputs (ADx)                 |     |
| 10.3 | Register Definition                                |     |
|      | 10.3.1 Status and Control Register 1 (ADCSC1)      |     |
|      | 10.3.2 Status and Control Register 2 (ADCSC2)      |     |
|      | 10.3.3 Data Result High Register (ADCRH)           |     |
|      | 10.3.4 Data Result Low Register (ADCRL)            |     |
|      | 10.3.5 Compare Value High Register (ADCCVH)        | 101 |
|      | 10.3.6 Compare Value Low Register (ADCCVL)         | 102 |
|      | 10.3.7 Configuration Register (ADCCFG)             |     |
|      | 10.3.8 Pin Control 1 Register (APCTL1)             |     |
|      | 10.3.9 Pin Control 2 Register (APCTL2)             |     |
|      | 10.3.10Pin Control 3 Register (APCTL3)             |     |
| 10.4 | Functional Description                             |     |
|      | 10.4.1 Clock Select and Divide Control             |     |
|      | 10.4.2 Input Select and Pin Control                |     |
|      | 10.4.3 Hardware Trigger                            |     |
|      | 10.4.4 Conversion Control                          |     |
|      | 10.4.5 Automatic Compare Function                  |     |
|      | 10.4.6 MCU Wait Mode Operation                     |     |
| 10.5 | 10.4.7 MCU Stop Mode Operation                     |     |
| 10.5 | Initialization Information                         |     |
| 10.6 | 10.5.1 ADC Module Initialization Example           |     |
| 10.0 | Application Information                            |     |
|      | 10.6.2 Sources of Error                            |     |
|      | 10.0.2 Sources of Effor                            | 113 |
|      | Chapter 11                                         |     |
|      | Internal Clock Source (RS08ICSOSCV1)               |     |
| 11.1 | Introduction                                       | 119 |
|      | 11.1.1 Features                                    | 121 |
|      | 11.1.2 Modes of Operation                          | 121 |
|      |                                                    |     |

MC9RS08KA8 Series Reference Manual, Rev. 4



|      | 11.1.3 Block Diagram                               | 122 |
|------|----------------------------------------------------|-----|
| 11.2 | External Signal Description                        |     |
|      | Register Definition                                |     |
|      | 11.3.1 ICS Control Register 1 (ICSC1)              |     |
|      | 11.3.2 ICS Control Register 2 (ICSC2)              |     |
|      | 11.3.3 ICS Trim Register (ICSTRM)                  |     |
|      | 11.3.4 ICS Status and Control (ICSSC)              |     |
| 11.4 | Functional Description                             |     |
|      | 11.4.1 Operational Modes                           | 127 |
|      | 11.4.2 Mode Switching                              | 129 |
|      | 11.4.3 Bus Frequency Divider                       | 129 |
|      | 11.4.4 Low Power Bit Usage                         | 129 |
|      | 11.4.5 Internal Reference Clock                    | 130 |
|      | 11.4.6 Optional External Reference Clock           | 130 |
|      | 11.4.7 Fixed Frequency Clock                       | 130 |
|      | Chapter 12                                         |     |
| 12.1 | Inter-Integrated Circuit (RS08IICV2)  Introduction | 131 |
|      | 12.1.1 Module Configuration                        | 131 |
|      | 12.1.2 Features                                    | 133 |
|      | 12.1.3 Modes of Operation                          | 133 |
|      | 12.1.4 Block Diagram                               | 133 |
| 12.2 | External Signal Description                        | 134 |
|      | 12.2.1 SCL — Serial Clock Line                     |     |
|      | 12.2.2 SDA — Serial Data Line                      |     |
| 12.3 | Register Definition                                |     |
|      | 12.3.1 IIC Address Register (IICA)                 |     |
|      | 12.3.2 IIC Frequency Divider Register (IICF)       |     |
|      | 12.3.3 IIC Control Register (IICC1)                |     |
|      | 12.3.4 IIC Status Register (IICS)                  |     |
|      | 12.3.5 IIC Data I/O Register (IICD)                |     |
|      | 12.3.6 IIC Control Register 2 (IICC2)              |     |
| 12.4 | Functional Description                             |     |
|      | 12.4.1 IIC Protocol                                |     |
|      | 12.4.2 10-bit Address                              |     |
|      | 12.4.3 General Call Address                        |     |
|      | Resets                                             |     |
| 12.6 | Interrupts                                         |     |
|      | 12.6.1 Byte Transfer Interrupt                     |     |
|      | 12.6.2 Address Detect Interrupt                    |     |
|      | 12.6.3 Arbitration Lost Interrupt                  |     |
| 12.7 | Initialization/Application Information             | 149 |



# Chapter 13 Modulo Timer (RS08MTIMV1)

| 13.1 | Introduction                                                  | 151 |
|------|---------------------------------------------------------------|-----|
|      | 13.1.1 Features                                               | 153 |
|      | 13.1.2 Modes of Operation                                     | 153 |
|      | 13.1.3 Block Diagram                                          |     |
| 13.2 | External Signal Description                                   | 154 |
| 13.3 | Register Definition                                           | 154 |
|      | 13.3.1 MTIM Status and Control Register (MTIMSC)              | 155 |
|      | 13.3.2 MTIM Clock Configuration Register (MTIMCLK)            | 156 |
|      | 13.3.3 MTIM Counter Register (MTIMCNT)                        | 156 |
|      | 13.3.4 MTIM Modulo Register (MTIMMOD)                         | 157 |
| 13.4 | Functional Description                                        | 158 |
|      | 13.4.1 MTIM Operation Example                                 | 159 |
|      | Chapter 14<br>16-Bit Timer/PWM (RS08TPMV2)                    |     |
| 14.1 | Introduction                                                  |     |
|      | 14.1.1 Features                                               |     |
|      | 14.1.2 Block Diagram                                          |     |
| 14.2 | External Signal Description                                   |     |
|      | 14.2.1 External TPM Clock Sources                             |     |
|      | 14.2.2 TPMxCHn — TPMx Channel n I/O Pins                      |     |
| 14.3 | Register Definition                                           |     |
|      | 14.3.1 Timer Status and Control Register (TPMxSC)             |     |
|      | 14.3.2 Timer Counter Registers (TPMxCNTH:TPMxCNTL)            |     |
|      | 14.3.3 Timer Counter Modulo Registers (TPMxMODH:TPMxMODL)     |     |
|      | 14.3.4 Timer Channel n Status and Control Register (TPMxCnSC) |     |
|      | 14.3.5 Timer Channel Value Registers (TPMxCnVH:TPMxCnVL)      |     |
| 14.4 | Functional Description                                        |     |
|      | 14.4.1 Counter                                                |     |
|      | 14.4.2 Channel Mode Selection                                 |     |
| 145  | 14.4.3 Center-Aligned PWM Mode                                |     |
| 14.5 | TPM Interrupts                                                |     |
|      | 14.5.1 Clearing Timer Interrupt Flags                         |     |
|      | 14.5.2 Timer Overflow Interrupt Description                   |     |
|      | 14.5.3 Channel Event Interrupt Description                    |     |
|      | 14.5.4 PWM End-of-Duty-Cycle Events                           | 1/6 |
|      | Chapter 15 Development Support                                |     |
|      | Introduction                                                  |     |
|      | Features                                                      |     |
| 15.3 | RS08 Background Debug Controller (BDC)                        |     |
|      | 15.3.1 BKGD Pin Description                                   | 179 |
|      |                                                               |     |

MC9RS08KA8 Series Reference Manual, Rev. 4



|      | 15.3.2 Communication Details                    | 179 |
|------|-------------------------------------------------|-----|
|      | 15.3.3 SYNC and Serial Communication Timeout    | 182 |
| 15.4 | BDC Registers and Control Bits                  | 183 |
|      | 15.4.1 BDC Status and Control Register (BDCSCR) |     |
|      | 15.4.2 BDC Breakpoint Match Register            |     |
| 15.5 | RS08 BDC Commands                               | 184 |





# Chapter 1 MC9RS08KA8 Device Overview

#### 1.1 Overview

The MC9RS08KA8 series microcontroller unit (MCU) is an extremely low-cost, small pin count, high performance device intended for home appliances, medical equipment, and as a general purpose microcontroller. This device is composed of standard on-chip modules including a very small and highly efficient RS08 CPU core, 254 bytes RAM, 8K bytes flash, two 8-bit modulo timers,12-channel 10-bit ADC, 2-channel 16-bit Timer/PWM, inter-integrated circuit bus module, keyboard interrupt, and analog comparator. The device is available in 16- and 20-pin packages.

## 1.2 MCU Block Diagram

The block diagram, Figure 1-1, shows the MC9RS08KA8 MCU structure.



#### Chapter 1 MC9RS08KA8 Device Overview



Figure 1-1. MC9RS08KA8 Series Block Diagram

Table 1-1 provides the functional versions of the on-chip modules.

Table 1-1. Block Versions

| Module                                   | Version |
|------------------------------------------|---------|
| RS08 CPU                                 | 1       |
| Analog Comparator (RS08 ACMP)            | 1       |
| Keyboard Interrupt (RS08 KBI)            | 1       |
| Modulo Timer (RS08 MTIM)                 | 1       |
| Internal Clock Source (RS08 ICSOSC)      | 1       |
| Analog-to-Digital Converter (RS08 ADC10) | 1       |
| Inter-Integrated Circuit (RS08 IIC)      | 2       |
| 16-Bit Timer/PWM (RS08 TPM)              | 2       |
| XOSC                                     | 1       |



# 1.3 System Clock Distribution



The fixed frequency clock (FFCLK) is internally synchronized to the bus clock and must not exceed one half of the bus clock frequency.

Figure 1-2. System Clock Distribution Diagram

Figure 1-2 shows a simplified clock connection diagram for the MCU. The bus clock frequency is half the ICS output frequency and used by all internal modules.



Chapter 1 MC9RS08KA8 Device Overview



# **Chapter 2 Pins and Connections**

#### 2.1 Introduction

This chapter describes signals that connect to package pins. It includes a pinout diagram, a signal properties table, and a detailed signal discussion.

# 2.2 Device Pin Assignment

Figure 2-1 and Figure 2-2 show the pin assignments in the packages for the MC9RS08KA8 series.



Figure 2-1. MC9RS08KA8 Series 20-Pin PDIP/SOIC Package



Figure 2-2. MC9RS08KA8 Series 16-Pin PDIP/SOIC/TSSOP Package



# 2.3 Recommended System Connections

Figure 2-3 shows the reference connection for background debug and flash programming.



NOTES:

Figure 2-3. Reference System Connection Diagram

### 2.4 Pin Detail

This section provides a detailed description of system connections.

#### 2.4.1 Power Pins

 $V_{DD}$  and  $V_{SS}$  are the primary power supply pins for the MCU. This voltage source supplies power to all I/O buffer circuitry and to an internal voltage regulator. The internal voltage regulator provides a regulated lower-voltage source to the CPU and other MCU internal circuitry.

Typically, application systems have two separate capacitors across the power pins: a bulk electrolytic capacitor such as a  $10~\mu F$  tantalum capacitor, to provide bulk charge storage for the overall system, and a

<sup>&</sup>lt;sup>1</sup> Not required if using the internal clock option.

<sup>&</sup>lt;sup>2</sup> These are the same pins as PTB6 and PTB7.



bypass capacitor such as a  $0.1\mu F$  ceramic capacitor, located as near to the MCU power pins as practical to suppress high-frequency noise.

## 2.4.2 PTA5/TCLK/RESET/V<sub>PP</sub> Pin

After a power-on reset (POR) into user mode, the PTA5/TCLK/ $\overline{RESET}/V_{pp}$  pin defaults to a general-purpose input port pin, PTA5. Setting RSTPE in SOPT configures the pin to be the  $\overline{RESET}$  input pin. After configured as  $\overline{RESET}$ , the pin remains as  $\overline{RESET}$  until the next reset. The  $\overline{RESET}$  pin can be used to reset the MCU from an external source when the pin is driven low. When enabled as the  $\overline{RESET}$  pin (RSTPE = 1), the internal pullup device is automatically enabled.

External  $V_{PP}$  voltage (typically 12 V, see MC9RS08KA8 Series *Data Sheet*) is required on this pin when performing flash programming or erasing. The  $V_{PP}$  connection is always connected to the internal flash module regardless of the pin function. To avoid over stressing the flash, external  $V_{PP}$  voltage must be removed and voltage higher than  $V_{DD}$  must be avoided when flash programming or erasing does not occur.

#### NOTE

This pin does not contain a clamp diode to  $V_{DD}$  and must not be driven above  $V_{DD}$  when flash programming or erasing does not occur.

#### 2.4.3 PTA4/ACMPO/BKGD/MS Pin

The background/mode select function is shared with an output-only pin on PTA4 pin and the optional analog comparator output. While in reset, the pin functions as a mode select pin. Immediately after reset rises, the pin functions as the background pin and can be used for background debug communication. While functioning as a background / mode select pin, this pin has an internal pullup device enabled. To use as an output-only port, clear BKGDPE in SOPT.

If nothing is connected to this pin, the MCU enters normal operating mode at the rising edge of reset. If a debug system is connected to the 6-pin standard background debug header, it can hold BKGD/MS low during the power-on-reset, which forces the MCU to active background mode.

The BKGD pin is used primarily for background debug controller (BDC) communications using a custom protocol that uses 16 clock cycles of the target MCU's BDC clock per bit time. The target MCU's BDC clock equals the bus clock rate; therefore, significant capacitance must not be connected to the BKGD/MS pin that could interfere with background serial communications.

Although the BKGD pin is a pseudo open-drain pin, the background debug communication protocol provides brief, actively driven, high speedup pulses to ensure fast rise times. Small capacitances from the internal pullup device do not affect rise and fall times on the BKGD pin.

# 2.4.4 General-Purpose I/O and Peripheral Ports

The remaining pins are shared among general-purpose I/O and on-chip peripheral functions such as timers and the analog comparator. Immediately after reset, all of these pins are configured as high-impedance general-purpose inputs with internal pullup/pulldown devices disabled.



24

#### **Chapter 2 Pins and Connections**

#### **NOTE**

To avoid extra current drain from floating input pins, the reset initialization routine in the application program must enable on-chip pullup/pulldown devices or change the direction of unused pins to outputs.

Table 2-1. Pin Availability by Package Pin-Count

|    | in<br>nber |          | <— Low              | est <b>Priority</b> | —> Highest |                 |
|----|------------|----------|---------------------|---------------------|------------|-----------------|
| 20 | 16         | Port Pin | Alt 1               | Alt 2               | Alt 3      | Alt 4           |
| 1  | 1          | PTA5     |                     | TCLK                | RESET      | V <sub>PP</sub> |
| 2  | 2          | PTA4     | ACMPO               | BKGD                | MS         |                 |
| 3  | 3          |          |                     |                     |            | V <sub>DD</sub> |
| 4  | 4          |          |                     |                     |            | V <sub>ss</sub> |
| 5  | 5          | PTB7     | SCL <sup>1</sup>    |                     |            | EXTAL           |
| 6  | 6          | PTB6     | SDA <sup>1</sup>    |                     |            | XTAL            |
| 7  | 7          | PTB5     | TPMCH1 <sup>2</sup> |                     |            |                 |
| 8  | 8          | PTB4     | TPMCH0 <sup>2</sup> |                     |            |                 |
| 9  | _          | PTC3     |                     |                     | ADP11      |                 |
| 10 | _          | PTC2     |                     |                     | ADP10      |                 |
| 11 | _          | PTC1     |                     |                     | ADP9       |                 |
| 12 | _          | PTC0     |                     |                     | ADP8       |                 |
| 13 | 9          | PTB3     | KBIP7               |                     | ADP7       |                 |
| 14 | 10         | PTB2     | KBIP6               |                     | ADP6       |                 |
| 15 | 11         | PTB1     | KBIP5               |                     | ADP5       |                 |
| 16 | 12         | PTB0     | KBIP4               |                     | ADP4       |                 |
| 17 | 13         | PTA3     | KBIP3               | SCL <sup>1</sup>    | ADP3       |                 |
| 18 | 14         | PTA2     | KBIP2               | SDA <sup>1</sup>    | ADP2       |                 |
| 19 | 15         | PTA1     | KBIP1               | TPMCH1 <sup>2</sup> | ADP1       | ACMP-           |
| 20 | 16         | PTA0     | KBIP0               | TPMCH0 <sup>2</sup> | ADP0       | ACMP+           |

<sup>1</sup> IIC pins can be remapped to PTA3 and PTA2

MC9RS08KA8 Series Reference Manual, Rev. 4

<sup>&</sup>lt;sup>2</sup> TPM pins can be remapped to PTA0 and PTA1



# **Chapter 3 Modes of Operation**

#### 3.1 Introduction

This chapter describes the MC9RS08KA8 series operating modes. It also details entry into each mode, exit from each mode, and functionality while in each of the modes.

#### 3.2 Features

- Active background mode for code development
- Wait mode:
  - CPU shuts down to conserve power
  - System clocks continue running
  - Full voltage regulation is maintained
- Stop mode:
  - System clocks are stopped
  - All internal circuits remain powered for fast recovery

#### 3.3 Run Mode

Run mode is the normal operating mode for the MC9RS08KA8 series. This mode is selected when the BKGD/MS pin is high at the rising edge of reset. In this mode, the CPU executes code from internal memory beginning at the address \$3FFD. A JMP instruction (opcode \$BC) with operand located at \$3FFE—\$3FFF must be programmed into the user application for correct reset operation. The operand defines the location where the user program starts. Instead of using the vector fetching process as in HC08/S08 families, the user program is responsible for performing a JMP instruction to relocate the program counter to the correct user program start location.

## 3.4 Active Background Mode

The active background mode functions are managed through the background debug controller (BDC) in the RS08 core. The BDC provides the means for analyzing MCU operation during software development.

Active background mode is entered in any of four ways:

- When the BKGD/MS pin is low during power-on-reset (POR) or immediately after issuing a background debug force reset (BDC RESET) command
- When a BACKGROUND command is received through the BKGD pin
- When a BGND instruction is executed



#### **Chapter 3 Modes of Operation**

• When a BDC breakpoint is encountered

After active background mode is entered, the CPU stays in a suspended state waiting for serial background commands rather than executing instructions from the user application program.

Background commands are of two types:

- Non-intrusive commands Commands that can be issued while the user program is running, can be issued through the BKGD pin while the MCU is in run mode. Non-intrusive commands can also be executed when the MCU is in the active background mode. Non-intrusive commands include:
  - Memory access commands
  - Memory-access-with-status commands
  - BACKGROUND command
- Active background commands Can be executed only while the MCU is in active background mode, include commands to:
  - Read or write CPU registers
  - Trace one user program instruction at a time
  - Leave active background mode to return to the user application program (GO)

Active background mode is used to program user application code into the flash program memory before the MCU is operated in run mode for the first time. When the MC9RS08KA8 series is shipped, the flash program memory is usually erased so no program can be executed in run mode until the flash memory is initially programmed. The active background mode can also be used to erase and reprogram the flash memory after it is programmed.

For additional information about active background mode, refer to the Chapter 15, "Development Support."

### 3.5 Wait Mode

Wait mode is entered by executing a WAIT instruction. Upon execution of the WAIT instruction, the CPU enters a low-power state in which it is not clocked. The program counter (PC) is halted at the position where the WAIT instruction executes. When an interrupt request occurs:

- 1. MCU exits wait mode and resumes processing.
- 2. PC is incremented by one and fetches the next instruction to be processed.

The user program must probe the corresponding interrupt source that woke the MCU because no vector fetching process is involved.

While the MCU is in wait mode, not all background debug commands can be used. Only the BACKGROUND command and memory-access-with-status commands are available. The memory-access-with-status commands do not allow memory access, but they report an error indicating that the MCU is in stop or wait mode. The BACKGROUND command can be used to wake the MCU from wait mode and enter active background mode.



Table 3-1 summarizes the behavior of the MCU in wait mode.

**Table 3-1. Wait Mode Behavior** 

| Мо | de   | СРИ     | Digital<br>Peripherals | ICS | ACMP          | Regulator | I/O Pins    | RTI           | ADC           |
|----|------|---------|------------------------|-----|---------------|-----------|-------------|---------------|---------------|
| Wa | it S | Standby | Optionally on          | On  | Optionally on | On        | States held | Optionally on | Optionally on |

# 3.6 Stop Mode

Stop mode is entered upon execution of a STOP instruction when the STOPE bit in the system option register is set. In stop mode, all internal clocks to the CPU and modules are halted. If the STOPE bit is not set when the CPU executes a STOP instruction, the MCU does not enter stop mode, and an illegal opcode reset is forced

Table 3-2 summarizes the behavior of the MCU in stop mode.

**Table 3-2. Stop Mode Behavior** 

| Mode | СРИ     | Digital<br>Peripherals | ICS <sup>1</sup> | ACMP <sup>2</sup> | Regulator <sup>3</sup> | I/O Pins    | RTI           | ADC <sup>4</sup> |
|------|---------|------------------------|------------------|-------------------|------------------------|-------------|---------------|------------------|
| Stop | Standby | Standby                | Optionally on    | Optionally on     | Optionally on          | States held | Optionally on | Optionally on    |

<sup>&</sup>lt;sup>1</sup> ICS requires IREFSTEN = 1 and LVDE and LVDSE must be set to allow operation in stop.

Upon entering stop mode, all clocks in the MCU are halted. The ICS is turned off by default when the IREFSTEN bit is cleared and the voltage regulator enters standby. The states of all of the internal registers and logic, as well as the RAM content, are maintained. The I/O pin states are held.

Exit from stop is done by asserting reset, any enabled asynchronous interrupt, or the real-time interrupt. The asynchronous interrupts are the KBI pins, LVD interrupt, ADC interrupt or the ACMP interrupt.

If stop is exited by asserting the  $\overline{RESET}$  pin, the MCU is reset and program execution starts at location \$3FFD. If exited by an asynchronous interrupt or real-time interrupt, the next instruction after the location where the STOP instruction was executed is executed accordingly. The user program must probe for the corresponding interrupt source that woke the CPU.

A separate self-clocked source ( $\approx 1$  kHz) for the real-time interrupt allows a wakeup from stop mode with no external components. When RTIS = 000, the real-time interrupt function is disabled. When MCU is in STOP mode, LVD is disabled, and RTICLKS = 1, the internal 1 kHz oscillator is disabled and power consumption is lower.

<sup>&</sup>lt;sup>2</sup> If bandgap reference is required, the LVDE and LVDSE bits in the SPMSC1 must both be set before entering stop.

When BDM is enabled, the Regulator is on. Or else, only when LVDE and LVDSE bits both in the SPMSC1 to be set, Regulator is in on mode.

Requires the asynchronous ADC clock, LVDE and LVDSE bits both in the SPMSC1 to be set, otherwise ADC is in standby mode.



#### **Chapter 3 Modes of Operation**

The external clock source can also be enabled for the real-time interrupt to allow a wakeup from stop mode with no external components. Setting the ERCLKEN=1 and EREFSTEN=1 enables the external clock source when in STOP mode.

To enable ADC in STOP mode, the asynchronous ADC clock and LVD must be enabled by setting LVDE and LVDSE, otherwise the ADC is in standby.

To enable XOSC to operate with an external reference clock source in STOP mode, LVD must be enabled by setting LVDE and LVDSE.

## 3.6.1 Active BDM Enabled in Stop Mode

Entry into active background mode from run mode is enabled if the ENBDM bit in BDCSCR is set. This register is described in the Chapter 15, "Development Support." If ENBDM is set when the CPU executes a STOP instruction, the system clocks to the background debug logic remain active when the MCU enters stop mode so background debug communication is still possible. The voltage regulator does not enter its low-power standby state. It maintains full internal regulation.

Most background commands are not available in stop mode. The memory-access-with-status commands do not allow memory access. They report an error indicating that the MCU is in stop or wait mode. The BACKGROUND command can be used to wake the MCU from stop and enter active background mode if the ENBDM bit is set. After active background mode is entered, all background commands are available.

Table 3-3 summarizes the MCU behavior in stop when entry into the active background mode is enabled.

| Mode | СРИ     | Digital<br>Peripherals | ICS | ACMP          | Regulator | I/O Pins    | RTI           | ADC           |
|------|---------|------------------------|-----|---------------|-----------|-------------|---------------|---------------|
| Stop | Standby | Standby                | On  | Optionally on | on        | States held | Optionally on | Optionally on |

**Table 3-3. BDM Enabled Stop Mode Behavior** 

# 3.6.2 LVD Enabled in Stop Mode

The LVD system can generate an interrupt or a reset when the supply voltage drops below the LVD voltage. The voltage regulator remains active if the LVD is enabled in stop (LVDE and LVDSE bits in SPMSC1 both set) when the CPU executes a STOP instruction.

Table 3-4 summarizes the behavior of the MCU in stop when LVD is enabled.

| Table 3-4. L | VD E | Enabled 9 | Stop | Mode | Behavior |
|--------------|------|-----------|------|------|----------|
|--------------|------|-----------|------|------|----------|

| Mode | СРИ     | Digital<br>Peripherals | ICS           | АСМР          | Regulator | I/O Pins    | RTI           | ADC <sup>1</sup> |
|------|---------|------------------------|---------------|---------------|-----------|-------------|---------------|------------------|
| Stop | Standby | Standby                | Optionally on | Optionally on | On        | States held | Optionally on | Optionally on    |

Requires the asynchronous ADC clock to be enabled.



# **Chapter 4 Memory**

# 4.1 Memory Map

The memory map of the MCU is divided into the following groups:

- Fast access RAM using tiny and short instructions (\$0000 \$000D)
- Indirect data access D[X] (\$000E)
- Index register X for D[X] (\$000F)
- Frequently used peripheral registers (\$0010 \$001E, \$0020 \$002F)
- PAGESEL register (\$001F)
- RAM for MC9RS08KA8 (\$0030 \$00BF, \$0100 \$015F)
- RAM for MC9RS08KA4 (\$0030 \$009F)
- Paging window (\$00C0 \$00FF)
- Other peripheral registers (\$0200 \$023F)
- Nonvolatile memory for MC9RS08KA8 (\$2000 \$3FFF)
- Nonvolatile memory for MC9RS08KA4 (\$3000 \$3FFF)

#### **Chapter 4 Memory**



Figure 4-1. MC9RS08KA8 Series Memory Maps

## 4.2 Unimplemented Memory

Attempting to access data or an instruction at an unimplemented memory address causes reset.

# 4.3 Indexed/Indirect Addressing

Register D[X] and register X combined perform indirect data access. Register D[X] is mapped to address \$000E. Register X is located in address \$000F. The 8-bit register X contains the address used when register D[X] is accessed. Register X is cleared to zero upon reset. By programming register X, any location on the

MC9RS08KA8 Series Reference Manual, Rev. 4



first page (\$0000-\$00FF) can be read/written via register D[X]. Figure 4-2 shows the relationship between D[X] and register X. For example, in HC08/S08 syntax *latex* is comparable to *lda D[X]* in RS08 coding when register X has been programmed with the index value.

The physical location of \$000E is in RAM. Accessing the location through D[X] returns \$000E RAM content when register X contains \$0E. The physical location of \$000F is register X, itself. Reading the location through D[X] returns register X content. Writing to the location modifies register X.



Figure 4-2. Indirect Addressing Registers

# 4.4 RAM and Register Addresses and Bit Assignments

Use short and direct addressing mode instructions to read and write to the fast access RAM area. For tiny addressing mode instructions, the operand is encoded with the opcode to a single byte.



#### **Chapter 4 Memory**

Frequently used registers can make use of the short addressing mode instructions for faster load, store, and clear operations. For short addressing mode instructions, the operand is encoded along with the opcode to a single byte.

**Table 4-1. Register Summary** 

| Address            | Register Name     | Bit 7 | 6     | 5     | 4        | 3       | 2     | 1     | Bit 0 |
|--------------------|-------------------|-------|-------|-------|----------|---------|-------|-------|-------|
| \$0000 -<br>\$000D |                   |       |       |       | Fast Acc | ess RAM |       |       |       |
| \$000E             | D[X] <sup>1</sup> | Bit 7 | 6     | 5     | 4        | 3       | 2     | 1     | Bit 0 |
| \$000F             | X                 | Bit 7 | 6     | 5     | 4        | 3       | 2     | 1     | Bit 0 |
| \$00 <b>10</b>     | ADCSC1            | COCO  | AIEN  | ADCO  |          |         | ADCH  |       |       |
| \$00 <b>11</b>     | ADCSC2            | ADACT | ADTRG | ACFE  | ACFGT    | _       | _     | _     | _     |
| \$00 <b>12</b>     | ADCRH             | 0     | 0     | 0     | 0        | 0       | 0     | ADR9  | ADR8  |
| \$00 <b>13</b>     | ADCRL             | ADR7  | ADR6  | ADR5  | ADR4     | ADR3    | ADR2  | ADR1  | ADR0  |
| \$0014             | KBISC             | 0     | 0     | 0     | 0        | KBF     | KBACK | KBIE  | KBMOD |
| \$00 <b>15</b>     | TPMC0SC           | CH0F  | CH0IE | MS0B  | MS0A     | ELS0B   | ELS0A | 0     | 0     |
| \$0016             | TPMC0VH           | Bit15 | 14    | 13    | 12       | 11      | 10    | 9     | Bit8  |
| \$00 <b>17</b>     | TPMC0VL           | Bit7  | 6     | 5     | 4        | 3       | 2     | 1     | Bit0  |
| \$00 <b>18</b>     | TPMC1SC           | CH1F  | CH1IE | MS1B  | MS1A     | ELS1B   | ELS1A | 0     | 0     |
| \$00 <b>19</b>     | TPMC1VH           | Bit15 | 14    | 13    | 12       | 11      | 10    | 9     | Bit8  |
| \$00 <b>1A</b>     | TPMC1VL           | Bit7  | 6     | 5     | 4        | 3       | 2     | 1     | Bit0  |
| \$00 <b>1B</b>     | ACMPSC            | ACME  | ACBGS | ACF   | ACIE     | ACO     | ACOPE | ACN   | ИOD   |
| \$00 <b>1C</b>     | PTAD              | 0     | 0     | PTAD5 | PTAD4    | PTAD3   | PTAD2 | PTAD1 | PTAD0 |
| \$00 <b>1D</b>     | PTBD              | PTBD7 | PTBD6 | PTBD5 | PTBD4    | PTBD3   | PTBD2 | PTBD1 | PTBD0 |
| \$00 <b>1E</b>     | PTCD              | 0     | 0     | 0     | 0        | PTCD3   | PTCD2 | PTCD1 | PTCD0 |
| \$001F             | PAGESEL           | AD13  | AD12  | AD11  | AD10     | AD9     | AD8   | AD7   | AD6   |
| \$0020             | MTIM1SC           | TOF   | TOIE  | TRST  | TSTP     | 0       | 0     | 0     | 0     |
| \$0021             | MTIM1CLK          | 0     | 0     | CL    | KS       |         | P     | S     |       |
| \$0022             | MTIM1CNT          |       |       |       | COL      | JNT     |       |       |       |
| \$0023             | MTIM1MOD          |       |       |       | MC       | OD      |       |       |       |
| \$0024             | MTIM2SC           | TOF   | TOIE  | TRST  | TSTP     | 0       | 0     | 0     | 0     |
| \$0025             | MTIM2CLK          | 0     | 0     | CL    | KS       |         | Р     | S     |       |
| \$0026             | MTIM2CNT          |       |       |       | COL      | JNT     |       |       |       |
| \$0027             | MTIM2MOD          |       |       |       | MC       | OD      |       |       |       |
| \$0028             | IICA              | AD7   | AD6   | AD5   | AD4      | AD3     | AD2   | AD1   | 0     |
| \$0029             | IICF              | MU    | ILT   |       |          | IC      | R     |       |       |
| \$002A             | IICC1             | IICEN | IICIE | MST   | TX       | TXAK    | RSTA  | 0     | 0     |
| \$002B             | IICS              | TCF   | IAAS  | BUSY  | ARBL     | 0       | SRW   | IICIF | RXAK  |
| \$002C             | IICD              |       |       |       | DA       | TA      |       |       | 1     |
| \$002D             | IICC2             | GCAEN | ADEXT | 0     | 0        | 0       | AD10  | AD9   | AD8   |
| \$002E             | Unimplemented     | _     | _     | _     | _        | _       | _     | _     | _     |
| \$002F             | Unimplemented     | _     | _     | _     | _        | _       | _     | _     | _     |
| \$0030 -<br>\$00BF |                   |       |       |       | R        | AM      |       |       |       |
| \$00C0 -<br>\$00FF | ļ                 |       |       |       | Paging   | Window  |       |       |       |

#### MC9RS08KA8 Series Reference Manual, Rev. 4



### Table 4-1. Register Summary (continued)

| Address            | Register Name | Bit 7   | 6       | 5       | 4       | 3        | 2        | 1       | Bit 0   |
|--------------------|---------------|---------|---------|---------|---------|----------|----------|---------|---------|
| \$0100 -<br>\$015F |               |         |         |         | R       | AM       |          |         |         |
| \$0160 -<br>\$01FF | Unimplemented | _       | _       | _       | _       | _        | _        | _       | _       |
| \$0200             | SRS           | POR     | PIN     | COP     | ILOP    | ILAD     | 0        | LVD     | 0       |
| \$0201             | SOPT          | COPE    | COPT    | STOPE   | IICPS   | TPMCH1PS | TPMCH0PS | BKGDPE  | RSTPE   |
| \$0202             | SIP1          | IIC     | KBI     | ACMP    | ADC     | TPM      | MTIM2    | MTIM1   | RTI     |
| \$0203             | Unimplemented |         |         |         |         |          |          |         |         |
| \$0204             | Reserved      |         |         |         |         |          |          |         |         |
| \$0205             | Unimplemented |         |         |         |         |          |          |         |         |
| \$0206             | SDIDH         | REV3    | REV2    | REV1    | REV0    |          | ID[1     | 1:8]    |         |
| \$0207             | SDIDL         |         |         |         | ID[     | 7:0]     |          |         |         |
| \$0208             | SRTISC        | RTIF    | RTIACK  | RTICLKS | RTIE    | 0        |          | RTIS    |         |
| \$0209             | SPMSC1        | LVDF    | LVDACK  | LVDIE   | LVDRE   | LVDSE    | LVDE     | 0       | BGBE    |
| \$020A             | Reserved      |         |         |         |         |          |          |         |         |
| \$020B             | Reserved      |         |         |         |         |          |          |         |         |
| \$020C -<br>\$020F | Unimplemented |         | _       | _       | _       | _        | _        | _       | _       |
| \$0210             | FOPT          | 0       | 0       | 0       | 0       | 0        | 0        | 0       | SECD    |
| \$0211             | FLCR          | 0       | 0       | 0       | 0       | HVEN     | MASS     | 0       | PGM     |
| \$0212 -<br>\$0213 | Reserved      |         |         |         |         |          |          |         |         |
| \$0214             | ADCCVH        | 0       | 0       | 0       | 0       | 0        | 0        | ADCV9   | ADCV8   |
| \$0215             | ADCCVL        | ADCV7   | ADCV6   | ADCV5   | ADCV4   | ADCV3    | ADCV2    | ADCV1   | ADCV0   |
| \$0216             | ADCCFG        | ADLPC   | ΑD      | ΝV      | ADLSMP  | МО       | DE       | ADI     | CLK     |
| \$0217             | APCTL1        | ADPC7   | ADPC6   | ADPC5   | ADPC4   | ADPC3    | ADPC2    | ADPC1   | ADPC0   |
| \$0218             | APCTL2        | 0       | 0       | 0       | 0       | ADPC11   | ADPC10   | ADPC9   | ADPC8   |
| \$0219 -<br>\$021F | Unimplemented |         |         |         |         |          |          |         |         |
| \$0220             | PTADD         | 0       | 0       | 0       | 0       | PTADD3   | PTADD2   | PTADD1  | PTADD0  |
| \$0221             | PTAPE         | 0       | 0       | PTAPE5  | 0       | PTAPE3   | PTAPE2   | PTAPE1  | PTAPE0  |
| \$0222             | PTAPUD        | 0       | 0       | PTAPUD5 | 0       | PTAPUD3  | PTAPUD2  | PTAPUD1 | PTAPUD0 |
| \$0223             | PTASE         | 0       | 0       | 0       | PTASE4  | PTASE3   | PTASE2   | PTASE1  | PTASE0  |
| \$0224             | PTBDD         | PTBDD7  | PTBDD6  | PTBDD5  | PTBDD4  | PTBDD3   | PTBDD2   | PTBDD1  | PTBDD0  |
| \$0225             | PTBPE         | PTBPE7  | PTBPE6  | PTBPE5  | PTBPE4  | PTBPE3   | PTBPE2   | PTBPE1  | PTBPE0  |
| \$0226             | PTBPUD        | PTBPUD7 | PTBPUD6 | PTBPUD5 | PTBPUD4 | PTBPUD3  | PTBPUD2  | PTBPUD1 | PTBPUD0 |
| \$0227             | PTBSE         | PTBSE7  | PTBSE6  | PTBSE5  | PTBSE4  | PTBSE3   | PTBSE2   | PTBSE1  | PTBSE0  |
| \$0228             | PTCDD         | 0       | 0       | 0       | 0       | PTCDD3   | PTCDD2   | PTCDD1  | PTCDD0  |
| \$0229             | PTCPE         | 0       | 0       | 0       | 0       | PTCPE3   | PTCPE2   | PTCPE1  | PTCPE0  |
| \$022A             | PTCPUD        | 0       | 0       | 0       | 0       | PTCPUD3  | PTCPUD2  | PTCPUD1 | PTCPUD0 |
| \$022B             | PTCSE         | 0       | 0       | 0       | 0       | PTCSE3   | PTCSE2   | PTCSE1  | PTCSE0  |
| \$022C             | Unimplemented | _       | _       | _       | _       | _        | _        | _       | _       |
| \$022D             | Unimplemented | _       | _       | _       | _       | _        | _        | _       | _       |
| \$022E             | Unimplemented | _       |         | _       | _       | _        | _        | _       | _       |



**Chapter 4 Memory** 

**Table 4-1. Register Summary (continued)** 

| Address             | Register Name | Bit 7  | 6      | 5      | 4             | 3              | 2       | 1       | Bit 0    |
|---------------------|---------------|--------|--------|--------|---------------|----------------|---------|---------|----------|
| \$022F              | Unimplemented | _      | _      | _      | _             | _              | _       | _       | _        |
| \$0230              | TPMSC         | TOF    | TOIE   | CPWMS  | CLKSB         | CLKSA          | PS2     | PS1     | PS0      |
| \$0231              | TPMCNTH       | Bit15  | 14     | 13     | 12            | 11             | 10      | 9       | Bit8     |
| \$0232              | TPMCNTL       | Bit7   | 6      | 5      | 4             | 3              | 2       | 1       | Bit0     |
| \$0233              | TPMMODH       | Bit15  | 14     | 13     | 12            | 11             | 10      | 9       | Bit8     |
| \$0234              | TPMMODL       | Bit7   | 6      | 5      | 4             | 3              | 2       | 1       | Bit0     |
| \$0235              | KBIPE         | KBIPE7 | KBIPE6 | KBIPE5 | KBIPE4        | KBIPE3         | KBIPE2  | KBIPE1  | KBIPE0   |
| \$0236              | KBIES         | KBEDG7 | KBEDG6 | KBEDG5 | KBEDG4        | KBEDG3         | KBEDG2  | KBEDG1  | KBEDG0   |
| \$0237              | PTADS         | 0      | 0      | 0      | PTADS4        | PTADS3         | PTADS2  | PTADS1  | PTADS0   |
| \$0238              | PTBDS         | PTBDS7 | PTBDS6 | PTBDS5 | PTBDS4        | PTBDS3         | PTBDS2  | PTBDS1  | PTBDS0   |
| \$0239              | PTCDS         | 0      | 0      | 0      | 0             | PTCDS3         | PTCDS2  | PTCDS1  | PTCDS0   |
| \$023A              | Unimplemented |        |        |        |               |                |         |         |          |
| \$023B              | Unimplemented |        |        |        |               |                |         |         |          |
| \$023C              | ICSC1         | CL     | KS     | RDIV   |               |                | IREFS   | IRCLKEN | IREFSTEN |
| \$023D              | ICSC2         | BD     | VIV    | RANGE  | HGO           | LP             | EREFS   | ERCLKEN | EREFSTEN |
| \$023E              | ICSTRM        |        |        |        | TR            | RIM            |         |         |          |
| \$023F              | ICSSC         | 0      | 0      | 0      | 0             | CLI            | KST     | OSCINIT | FTRIM    |
|                     | •             |        |        |        |               |                |         |         |          |
| \$3FF8              | Reserved      | _      | _      | _      | _             | _              | _       | _       | _        |
| \$3FF9              | Reserved      | _      | _      | _      | _             | _              | _       | _       | _        |
| \$3FFA <sup>2</sup> | Reserved      |        |        | Reserv | ed for Room 1 | Temperature IC | CS Trim |         |          |
| \$3FFB <sup>2</sup> | Reserved      |        |        |        | Reserved      |                |         |         | FTRIM    |
| \$3FFC              | NVOPT         | 0      | 0      | 0      | 0             | 0              | 0       | 0       | SECD     |
|                     |               |        |        |        |               |                |         |         |          |

<sup>=</sup> Unimplemented or Reserved

The ICS factory-trimmed value will be stored in 0x3FFA and 0x3FFB (bit 0). The factory-trimmed bus frequency is 10 MHz.

#### 4.5 RAM

The device includes three static RAM sections. The locations from \$0000 to \$000D can be directly accessed using the more efficient tiny addressing mode instructions and short addressing mode instructions. Location \$000E RAM can be accessed through D[X] register when register X is \$0E or through the paging window location \$00CE when PAGESEL register is \$00. The second section of RAM starts from \$0030 to \$00BF and can be accessed using direct addressing mode instructions. The third section of RAM starts from \$0100 to \$015F.

The RAM retains data when the MCU is in low-power wait and stop mode. RAM data is unaffected by any reset if the supply voltage does not drop below the minimum value for RAM retention.

<sup>1</sup> Physical RAM in \$000E can be accessed through D[X] register when the content of the index register X is \$0E.

<sup>&</sup>lt;sup>2</sup> If using the MCU untrimmed, \$3FFA and \$3FFB may be used by applications.



#### 4.6 Flash

The flash memory is for program storage. In-circuit programming allows the operating program to be loaded into the flash memory after final assembly of the application product. You can program the entire array through the single-wire background debug interface. Because the device does not include on-chip charge pump circuitry, external  $V_{PP}$  is required for program and erase operations.

#### 4.6.1 Features

Flash memory features include:

- Up to 1000 program/erase cycles at typical voltage and temperature
- Security feature for flash

## 4.6.2 Flash Programming Procedure

Flash memory is programmed on a row basis. A row consists of 64 consecutive bytes starting from addresses \$2X00, \$2X40, \$2X80, or \$2XC0. To program a row of flash memory:

- 1. Apply external V<sub>pp</sub>.
- 2. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming.
- 3. Write any data to any flash location via the high-page-accessing window \$00C0-\$00FF, within the address range of the row to be programmed. (Prior to the data writing operation, the PAGESEL register must be configured correctly to map the high-page-accessing window to the corresponding flash row.)
- 4. Wait for a time,  $t_{nvs}$ .
- 5. Set the HVEN bit.
- 6. Wait for a time,  $t_{pgs}$ .
- 7. Write data to the flash location to be programmed.
- 8. Wait for a time,  $t_{prog}$ .
- 9. Repeat steps seven and eight until all bytes within the row are programmed.
- 10. Clear the PGM bit.
- 11. Wait for a time, t<sub>nvh</sub>.
- 12. Clear the HVEN bit.
- 13. After time,  $t_{rev}$ , the memory can be accessed in read mode again.
- 14. Remove external V<sub>PP</sub>.

This program sequence is repeated throughout the memory until all data is programmed.

#### NOTE

Software code executed from flash locations cannot program or erase flash memory. To program or erase flash, commands must be executed from RAM or BDC commands. User code must not enter wait or stop during an erase or program sequence.

MC9RS08KA8 Series Reference Manual, Rev. 4



#### **Chapter 4 Memory**

These operations must be performed in the order shown, or other unrelated operations may occur between the steps.

## 4.6.3 Flash Mass Erase Operation

To mass erase the entire flash memory:

- 1. Apply external V<sub>pp</sub>.
- 2. Set the MASS bit in the flash control register.
- 3. Write any data to any flash location via the high page accessing window \$00C0-\$00FF. (Prior to the data writing operation, the PAGESEL register must be configured correctly to map the high-page-accessing window to any flash locations.)
- 4. Wait for a time,  $t_{nvs}$ .
- 5. Set the HVEN bit.
- 6. Wait for a time  $t_{me}$ .
- 7. Clear the MASS bit.
- 8. Wait for a time,  $t_{nvh1}$ .
- 9. Clear the HVEN bit.
- 10. After  $t_{rev}$  time, the memory can be accessed in read mode again.
- 11. Remove external  $V_{pp}$ .

#### NOTE

Software code executed from flash locations cannot program or erase flash memory. To program or erase flash, commands must be executed from RAM or BDC commands. User code must not enter wait or stop during an erase or program sequence.

These operations must be performed in the order shown or other unrelated operations may occur between the steps.

# 4.6.4 Security

The MC9RS08KA8 series includes circuitry to help prevent unauthorized access to flash memory contents. When security is engaged, flash is a secure resource. The RAM, direct-page registers, and background debug controller are unsecured resources. Attempts to access a secure memory location are blocked (reads return all 0s) if they are through the background debug interface, or when BKGDPE is set.

Security is engaged or disengaged based on the state of a nonvolatile register bit (SECD) in the FOPT register. During reset, the nonvolatile location NVOPT contents are copied from flash into the working FOPT register in high-page register space. Engage security by programming the NVOPT location. You can do this while the flash memory is programmed. The erased state (SECD = 1) makes the MCU unsecure. When SECD in NVOPT is programmed (SECD = 0), the next time the device is reset via POR, internal reset, or external reset, security is engaged. To disengage security, mass erase must be performed via BDM commands and followed by any reset.



The separate background debug controller can still be used for registers and RAM access. Via BDM commands, flash mass erase is possible by writing to the flash control register that follows the flash mass erase procedure listed in Section 4.6.3, "Flash Mass Erase Operation."

Security can always be disengaged through the background debug interface when you:

- 1. Mass erase flash via background BDM commands or RAM loaded program.
- 2. Perform reset. The device boots up with security disengaged.

#### NOTE

When the device boots up to normal operating mode, where MS pin is high during reset, with SECD programmed (SECD = 0), flash security is engaged. BKGDPE is reset to 0, all BDM communication is blocked, and background debug is not allowed.

## 4.7 Flash Registers and Control Bits

The flash module has a nonvolatile register NVOPT (\$3FFC) in flash memory which is copied into the corresponding control register FOPT (\$0210) at reset.

#### 4.7.1 Flash Options Register (FOPT and NVOPT)

During reset, the nonvolatile location NVOPT contents are copied from flash into FOPT. Bits 7 through 1 are not used and always read 0. This register may be read at any time, but writes have no meaning or effect. To change the value in this register, erase and reprogram the NVOPT location in flash memory then issue a new MCU reset.



Figure 4-3. Flash Options Register (FOPT)

**Table 4-2. FOPT Field Descriptions** 

| Field     | Description                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0<br>SECD | Security State Code — This bit field determines the MCU security state. When the MCU is secured, the flash memory contents cannot be accessed by instructions from any unsecured source including the background debug interface; see Section 4.6.4, "Security."  0 Security engaged.  1 Security disengaged. |  |  |  |  |  |

MC9RS08KA8 Series Reference Manual, Rev. 4

Freescale Semiconductor

37

#### 4.7.2 Flash Control Register (FLCR)



Figure 4-4. Flash Control Register (FLCR)

**Table 4-3. FLCR Field Descriptions** 

| Field                 | Description                                                                                                                                                                                                                                                                                     |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>HVEN             | High Voltage Enable — This read/write bit enables high voltages to the flash array for program and erase operations. HVEN can be set only if PGM = 1 or MASS = 1 and the proper sequence for program or erase is followed.  0 High voltage disabled to array.  1 High voltage enabled to array. |
| 2<br>MASS             | Mass Erase Control Bit — This read/write bit configures the memory for mass erase operation.  0 Mass-erase operation not selected.  1 Mass-erase operation selected.                                                                                                                            |
| 0<br>PGM <sup>1</sup> | Program Control Bit — This read/write bit configures the memory for program operation. PGM is interlocked with the MASS bit, so both bits cannot be equal to 1 or set to 1 at the same time.  O Program operation not selected.  1 Program operation selected.                                  |

<sup>&</sup>lt;sup>1</sup> When flash security is engaged, writing to PGM bit has no effect. As a result, flash programming is not allowed.

## 4.8 Page Select Register (PAGESEL)

There is a 64-byte window (\$00C0 - \$00FF) in the direct-page reserved for paging access. Programming the page-select register determines the corresponding 64-byte block on the memory map for direct-page access. For example, when the PAGESEL register is programmed with value \$08, the high-page registers (\$0200 - \$023F) can be accessed through the paging window (\$00C0 - \$00FF) via direct addressing mode instructions.



Figure 4-5. Page Select Register (PAGESEL)

**Table 4-4. PAGESEL Field Descriptions** 

| Field | Description                                                                                                                                                                                                   |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | <b>Page Selector</b> — These bits define the address line bit 6 to bit 13, which determines the 64-byte block boundary of the memory block accessed via the direct page window. See Figure 4-6 and Table 4-5. |  |

MC9RS08KA8 Series Reference Manual, Rev. 4



#### 14-bit memory address

Start address of memory block selected



Figure 4-6. Memory Block Boundary Selector

Table 4-5 shows the memory block to be accessed through paging window (\$00C0 - \$00FF).

| Page | Memory Address |  |  |  |  |
|------|----------------|--|--|--|--|
| \$00 | \$0000-\$003F  |  |  |  |  |
| \$01 | \$0040-\$007F  |  |  |  |  |
| \$02 | \$0080-\$00BF  |  |  |  |  |
| \$03 | \$00C0-\$00FF  |  |  |  |  |
| \$04 | \$0100-\$013F  |  |  |  |  |
|      |                |  |  |  |  |
|      |                |  |  |  |  |
| \$FE | \$3F80-\$3FBF  |  |  |  |  |
| \$FF | \$3FC0-\$3FFF  |  |  |  |  |

Table 4-5. Paging Window for \$00C0-\$00FF

#### NOTE

Physical location \$0000-\$000E is RAM. Physical location \$000F is register X. The D[X] register is mapped to address \$000E only. The physical RAM in \$000E can be accessed through the D[X] register when the X register is \$0E or \$CE with PAGESEL as \$00.

When PAGESEL register is \$00, the paging window is mapped to the first page (\$00 – \$3F). Paged location \$00C0 – \$00CE is mapped to physical location \$0000 – \$000E, that is, RAM. Paged location \$00CF is mapped to register X. Therefore, accessing address \$CE returns the physical RAM content in \$000E. Accessing address \$000E returns D[X] register content.



**Chapter 4 Memory** 

MC9RS08KA8 Series Reference Manual, Rev. 4



## Chapter 5 Resets, Interrupts, and General System Control

#### 5.1 Introduction

This chapter discusses basic reset, interrupt mechanisms, and the various reset and interrupt sources in the MC9RS08KA8 series. Some interrupt sources from peripheral modules are discussed in detail in other chapters of this reference manual. This chapter gathers basic information about all reset and interrupt sources in one place for easy reference. A few reset and wakeup sources, including the computer operating properly (COP) watchdog and real-time interrupt (RTI), are not part of on-chip peripheral systems with their own chapters but are part of the system control logic.

#### 5.2 Features

Reset and interrupt features include:

- Multiple sources of reset for flexible system configuration and reliable operation
- System reset status register (SRS) to indicate the source of the most recent reset
- System interrupt pending register (SIP1) to indicate the status of pending system interrupts
  - Analog comparator interrupt with enable
  - Keyboard interrupt with enable
  - Modulo timer interrupt with enable
  - Real-time interrupt with enable
  - ADC interrupt with enable
  - IIC interrupt with enable
  - TPM interrupt with enable

#### 5.3 MCU Reset

Resetting the MCU provides a way to start processing from a known set of conditions. During reset, most control and status registers are forced to initial values, and the program counter is started from location \$3FFD. A JMP instruction (opcode \$BC) with operand located at \$3FFE – \$3FFF must be programmed into the user application for correct reset operation. The operand defines the location at which the user program starts. On-chip peripheral modules are disabled and I/O pins are initially configured as general-purpose, high-impedance inputs with pullup/pulldown devices disabled.

The MC9RS08KA8 series has seven reset sources:

- External pin reset (PIN) Enabled using RSTPE in SOPT
- Power-on reset (POR)



#### Chapter 5 Resets, Interrupts, and General System Control

- Low-voltage detect (LVD)
- Computer operating properly (COP) timer
- Illegal opcode detect (ILOP)
- Illegal address detect (ILAD)
- Background debug forced reset via BDC command BDC\_RESET

Each source except the background debug forced reset has an associated bit in the system reset status register (SRS).

#### 5.4 Computer Operating Properly (COP) Watchdog

The COP watchdog is used to force a system reset if the application software fails to execute as expected. To prevent a system reset from the COP timer (when it is enabled), application software must periodically reset the COP counter. If the application program gets lost and fails to reset the COP counter before it times out, a system reset is generated to force the system back to a known starting point.

After any reset, the COPE becomes set in SOPT, which enables the COP watchdog (see Section 5.8.2, "System Options Register (SOPT)."). If the COP watchdog is not used in an application, it is disabled by clearing COPE. The COP counter is reset by writing any value to the address of SRS. This write does not affect the data in the read-only SRS. Instead, the act of writing to this address is decoded and sends a reset signal to the COP counter.

There is an associated short and long time-out controlled by COPT in SOPT. Table 5-1 summarizes the COPT bit control functions. The COP watchdog operates from the 1 kHz clock source and defaults to the associated long time-out (2<sup>8</sup> cycles).

Table 5-1. COP Configuration Options

| COPT | COP Overflow Count <sup>1</sup> |  |  |  |
|------|---------------------------------|--|--|--|
| 0    | 2 <sup>5</sup> cycles (32 ms)   |  |  |  |
| 1    | 2 <sup>8</sup> cycles (256 ms)  |  |  |  |

Values in this column are based on t<sub>RTI</sub> ≈ 1 ms. See t<sub>RTI</sub> in the "MC9RS08KA8 Series Data Sheet," for the tolerance value.

Even if the application uses the reset default settings of COPE and COPT, write to the write-once SOPT registers during reset initialization to lock in the settings so they cannot be changed accidentally if the application program gets lost. The initial write to SOPT resets the COP counter.

In background debug mode, the COP counter does not increment.

When the MCU enters stop mode, the COP counter is re-initialized to zero upon entry to stop mode. The COP counter begins from zero as soon as the MCU exits stop mode.

#### 5.5 Interrupts

The MC9RS08KA8 series do not include an interrupt controller with vector table lookup mechanism as used on the HC08 and HCS08 devices. However, the interrupt sources from modules such as LVD, KBI,



ADC, RTI and ACMP are still available to wake the CPU from wait or stop mode. It is the user application's responsibility to poll the corresponding module to determine the source of wakeup.

Each wakeup source of the module is associated with a corresponding interrupt enable bit. If the bit is disabled, the interrupt source is gated, and that particular source cannot wake the CPU from wait or stop mode. However, the corresponding interrupt flag is still set to indicate that an external wakeup event occurred.

The system interrupt pending register (SIP1) indicates the system-pending interrupt status. When the read-only bit of the SIP1 is enabled, it shows a pending interrupt to be serviced from the indicated module. Writing to the register bit has no effect. The pending interrupt flag is cleared automatically when all the corresponding interrupt flags from the indicated module are cleared.

## 5.6 Low-Voltage Detect (LVD) System

The MC9RS08KA8 series include a system to protect memory contents and control MCU system states against low voltage conditions during supply voltage variations. The system is composed of a power-on reset (POR) circuit and an LVD circuit with a predefined trip voltage. The LVD circuit is enabled with LVDE in SPMSC1. The LVD is disabled upon entering stop mode unless LVDSE is set in SPMSC1. If LVDSE and LVDE are both set, the current consumption in stop with the LVD enabled is greater.

#### 5.6.1 Power-On Reset Operation

When power is initially applied to the MCU, or when the supply voltage drops below the  $V_{POR}$  level, the POR circuit causes a reset condition. As the supply voltage rises, the LVD circuit holds the MCU in reset until the supply rises above the  $V_{LVD}$  level. The POR bit and LVD bit in SRS are set after a POR.

#### 5.6.2 LVD Reset Operation

The LVD can be configured to generate a reset upon detecting a low voltage condition by setting LVDRE to 1. After an LVD reset occurs, the LVD system holds the MCU in reset until the supply voltage rises above the level  $V_{\rm LVD}$ . The LVD bit in the SRS register is set after an LVD reset or POR.

## 5.6.3 LVD Interrupt Operation

When a low voltage condition is detected and the LVD circuit is configured using SPMSC1 for interrupt operation (LVDE set, LVDIE set, and LVDRE clear), LVDF in SPMSC1 is set and an LVD interrupt request occurs.

#### 5.7 Real-Time Interrupt (RTI)

The real-time interrupt function can be used to generate periodic interrupts. The RTI is driven from the 1 kHz internal clock oscillator or the external clock souce. The RTICLKS bit in SRTISC is used to select the RTI clock source. The 1 kHz internal or external clock sources for the RTI can be used when the MCU is in run, wait, or stop mode. When using the external oscillator in normal or wait mode, setting ERCLKEN=1. When using the external oscillator in stop mode, set ERCLKEN=1 and EREFSTEN=1.



#### Chapter 5 Resets, Interrupts, and General System Control

The SRTISC register includes a read-only status flag, a write-only acknowledge bit, and a 3-bit control value (RTIS) used to select one of seven wakeup periods or disable RTI. The RTI has a local interrupt enable RTIE to allow masking of the real-time interrupt. The RTI can be disabled by writing each bit of RTIS to 0s, and no interrupts are generated. See Section 5.8.4, "System Real-Time Interrupt Status and Control Register (SRTISC)," for more information.

#### 5.8 Reset, Interrupt, and System Control Registers and Control Bits

Refer to the direct-page register summary in Chapter 4, "Memory," for the absolute address assignments for all registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

Some control bits in the SOPT register are related to operation modes. Although brief descriptions of these bits are provided here, the related functions are further discussed in Chapter 3, "Modes of Operation."

### 5.8.1 System Reset Status Register (SRS)

This high page register includes read-only status flags to indicate the source of the most recent reset. When a debug host forces reset by the BDC\_RESET command, all of the status bits in SRS are cleared. Writing any value to this register address clears the COP watchdog timer without affecting this register's contents. The reset state of these bits depends on what caused the MCU to reset.

| _                | 7   | 6      | 5               | 4             | 3             | 2              | 1    | 0 |
|------------------|-----|--------|-----------------|---------------|---------------|----------------|------|---|
| R                | POR | PIN    | COP             | ILOP          | ILAD          | 0              | LVD  | 0 |
| w                |     | Wr     | iting any value | e to SRS addr | ess clears CO | P watchdog tin | ner. |   |
| POR:             | 1   | 0      | 0               | 0             | 0             | 0              | 1    | 0 |
| LVR:             | U   | 0      | 0               | 0             | 0             | 0              | 1    | 0 |
| Any other reset: | 0   | Note 1 | Note 1          | Note 1        | Note 1        | 0              | 0    | 0 |

Any of these reset sources that are active at the time of reset entry causes the corresponding bit(s) to be set; bits corresponding to sources not active at the time of reset entry are cleared.

Figure 5-1. System Reset Status (SRS)

Table 5-2. SRS Field Descriptions

| Field    | Description                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>POR | Power-On Reset — Reset caused by power-on detection logic. Because the internal supply voltage was ramping up at the time, the low-voltage reset (LVR) status bit is also set to indicate that the reset occurred while the internal supply was below the LVR threshold.  O Reset not caused by POR.  1 POR caused reset. |  |  |  |  |  |
| 6<br>PIN | External Reset Pin — Reset caused by an active-low level on the external reset pin.  0 Reset not caused by external reset pin.  1 External reset pin caused reset.                                                                                                                                                        |  |  |  |  |  |

MC9RS08KA8 Series Reference Manual, Rev. 4

Freescale Semiconductor



| Field     | Description                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 5<br>COP  | Computer Operating Properly (COP) Watchdog — Reset caused by the COP watchdog timer timing out.  COPE = 0 can block the reset source.  Reset not caused by COP timeout.  COP timeout caused reset.                                                                                                                                                                          |  |  |  |  |  |
| 4<br>ILOP | Illegal Opcode — Reset was caused by an attempt to execute an unimplemented or illegal opcode. The STOP instruction is considered illegal if STOPE = 0 in the SOPT register disables stop mode. The BGND instruction is considered illegal if ENBDM = 0 in the BDCSC register disables stop mode.  0 Reset not caused by an illegal opcode.  1 Illegal opcode caused reset. |  |  |  |  |  |
| 3<br>ILAD | Illegal Address — Reset caused by an attempt to access either data or an instruction at an unimplemented memory address.  O Reset not caused by an illegal address.  Illegal address caused reset.                                                                                                                                                                          |  |  |  |  |  |
| 1<br>LVD  | Low Voltage Detect — If the LVDRE bit is set and the supply drops below the LVD trip voltage, an LVD reset occurs. POR sets this bit.  O Reset not caused by LVD trip or POR.  1 Either LVD trip or POR caused reset.                                                                                                                                                       |  |  |  |  |  |

## 5.8.2 System Options Register (SOPT)

This high page register is a write-once register so only the first write after reset is honored. It can be read at any time. Any subsequent attempt to write to SOPT (intentionally or unintentionally) is ignored to avoid accidental changes to these sensitive settings. SOPT must be written during the user's reset initialization program to set the desired controls even if the desired settings and reset settings are the same.



When the device is power on reset, BKGEPE is reset to 1. When the device is reset into normal operating mode (MS is high during reset), BKGDPE is reset to 1 if flash security is disengaged (SECD = 1). BKGDPE is reset to 0 if flash security is engaged (SECD = 0). When the device is reset into active BDM mode (MS is low during reset), BKGDPE is always reset to 1 such that BDM communication is allowed.

Figure 5-2. System Options Register 1 (SOPT)

#### Chapter 5 Resets, Interrupts, and General System Control

Table 5-3. SOPT Register Field Descriptions

| Field                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>COPE                  | COP Watchdog Enable — This write-once bit selects whether the COP watchdog is enabled.  0 COP watchdog timer disabled.  1 COP watchdog timer enabled (force reset on timeout).                                                                                                                                                                                                                                                                                                           |
| 6<br>COPT                  | COP Watchdog Timeout — This write-once bit selects the timeout period of the COP.  O Short timeout period selected.  Long timeout period selected.                                                                                                                                                                                                                                                                                                                                       |
| 5<br>STOPE                 | Stop Mode Enable — This write-once bit is used to enable stop mode. If stop mode is disabled and a user program attempts to execute a STOP instruction, an illegal opcode reset is forced.  O Stop mode disabled.  1 Stop mode enabled.                                                                                                                                                                                                                                                  |
| 4<br>IICPS                 | IIC Pin Select — This bit selects the location of the SDA and SCL pins of the IIC module.  0 SDA on PTA2, SCL on PTA3.  1 SDA on PTB6, SCL on PTB7.                                                                                                                                                                                                                                                                                                                                      |
| 3<br>TPMCH1PS              | TPMCH1 Pin Select— This bit selects the location of the TPMCH1 pin of the TPM module. 0 TPMCH1 on PTA1. 1 TPMCH1 on PTB5.                                                                                                                                                                                                                                                                                                                                                                |
| 2<br>TPMCH0PS              | TPMCH0 Pin Select— This bit selects the location of the TPMCH0 pin of the TPM module. 0 TPMCH0 on PTA0. 1 TPMCH0 on PTB4.                                                                                                                                                                                                                                                                                                                                                                |
| 1<br>BKGDPE <sup>1,2</sup> | Background Debug Mode Pin Enable —When set, this write-once bit enables the PTA4/ACMPO/BKGD/MS pin to function as BKGD/MS. When clear, the pin functions as one of its output only alternative functions. This pin defaults to the BKGD/MS function following any MCU reset.  0 PTA4/ACMPO/BKGD/MS pin functions as PTA4 or ACMPO.  1 PTA4/ACMPO/BKGD/MS pin functions as BKGD/MS.                                                                                                       |
| 0<br>RSTPE                 | RESET Pin Enable — When set, this write-once bit enables the PTA5/TCLK/RESET/V <sub>PP</sub> pin to function as RESET. When clear, the pin functions as one of its input-only alternative functions. This pin is input-only port function following an MCU POR. When RSTPE is set, an internal pullup device is enabled on RESET.  0 PTA5/TCLK/RESET/V <sub>PP</sub> pin functions as PTA5/TCLK/V <sub>PP</sub> 1 PTA5/TCLK/RESET/V <sub>PP</sub> pin functions as RESET/V <sub>PP</sub> |

When the device is power on reset, BKGEPE is reset to 1. When the device is reset into normal operating mode (MS is high during reset), BKGDPE is reset to 1 if flash security is disengaged (SECD = 1). BKGDPE is reset to 0 if flash security is engaged (SECD = 0). When the device is reset into active BDM mode (MS is low during reset), BKGDPE is reset to 1 so that BDM communication is allowed.

## 5.8.3 System Device Identification Register (SDIDH, SDIDL)

These high-page, read-only registers are included so host development systems can identify the RS08 derivative and revision number. This allows the development software to recognize where specific memory blocks, registers, and control bits are located in a target MCU.

<sup>&</sup>lt;sup>2</sup> BKGDPE can write only once from value 1 to 0. Writing from value 0 to 1 by user software is not allowed. BKGDPE can be changed back to 1 only by a POR or reset with proper condition as stated in Note 1.



| _      | 7          | 6            | 5               | 4          | 3    | 2    | 1   | 0   |
|--------|------------|--------------|-----------------|------------|------|------|-----|-----|
| R      | REV3       | REV2         | REV1            | REV0       | ID11 | ID10 | ID9 | ID8 |
| w      |            |              |                 |            |      |      |     |     |
| Reset: | 0 (Note 1) | 0 (Note 1)   | 0 (Note 1)      | 0 (Note 1) | 1    | 0    | 0   | 0   |
|        |            | = Unimplemer | nted or Reserve | ed         |      |      |     |     |

<sup>&</sup>lt;sup>1</sup> The revision number hard coded into these bits reflects the current silicon revision level.

Figure 5-3. System Device Identification Register — High (SDIDH)

**Table 5-4. SDIDH Register Field Descriptions** 

| Field           | Description                                                                                                                                                                           |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4<br>REV[3:0] | <b>Revision Number</b> — The high-order 4 bits of address SDIDH are hard coded to reflect the current mask set revision number (0 – F).                                               |
| 3:0<br>ID[11:8] | Part Identification Number — Each derivative in the RS08 Family has a unique identification number. The MC9RS08KA8 is hard coded to the value \$0803. See also ID bits in Figure 5-4. |



Figure 5-4. System Device Identification Register — Low (SDIDL)

**Table 5-5. SDIDL Register Field Descriptions** 

| Field          | Description                                                                                                                                                                           |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>ID[7:0] | Part Identification Number — Each derivative in the RS08 Family has a unique identification number. The MC9RS08KA8 is hard coded to the value \$0803. See also ID bits in Figure 5-3. |

## 5.8.4 System Real-Time Interrupt Status and Control Register (SRTISC)

This high-page register contains status and control bits for the RTI.



Figure 5-5. System RTI Status and Control Register (SRTISC)



#### Chapter 5 Resets, Interrupts, and General System Control

#### **Table 5-6. SRTISC Register Field Descriptions**

| Field        | Description                                                                                                                                                                                                                                      |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RTIF    | Real-Time Interrupt Flag — Read-only status bit indicates the periodic wakeup timer has timed out.  O Periodic wakeup timer not timed out.  1 Periodic wakeup timer timed out.                                                                   |
| 6<br>RTIACK  | Real-Time Interrupt Acknowledge — Write-only bit acknowledges real-time interrupt request (write 1 to clear RTIF). Writing 0 has no meaning or effect. Reads always return 0.                                                                    |
| 5<br>RTICLKS | Real-Time Interrupt Clock Select — Read/write bit selects the clock source for the real-time interrupt.  O Real-time interrupt request clock source is internal 1 kHz oscillator.  1 Real-time interrupt request clock source is external clock. |
| 4<br>RTIE    | Real-Time Interrupt Enable — Read-write bit enables real-time interrupts.  0 Real-time interrupts disabled.  1 Real-time interrupts enabled.                                                                                                     |
| 2:0<br>RTIS  | Real-Time Interrupt Delay Selects — These read/write bits select the period for the RTI. See Table 5-7.                                                                                                                                          |

#### Table 5-7. Real-Time Interrupt Period

| RTIS | Using the 1 kHz Oscillator Source <sup>1</sup> | Using the External Clock Input    |
|------|------------------------------------------------|-----------------------------------|
| 000  | Disable and clear the RTI Counter              | Disable and clear the RTI Counter |
| 001  | 8 ms                                           | 1/f <sub>extclk</sub> x 256       |
| 010  | 32 ms                                          | 1/f <sub>extclk</sub> x 1024      |
| 011  | 64 ms                                          | 1/f <sub>extclk</sub> x 2048      |
| 100  | 128 ms                                         | 1/f <sub>extclk</sub> x 4096      |
| 101  | 256 ms                                         | 1/f <sub>extclk</sub> x 8192      |
| 110  | 512 ms                                         | 1/f <sub>extclk</sub> x 16384     |
| 111  | 1.024 s                                        | 1/f <sub>extclk</sub> x 32768     |

<sup>1</sup> Values are shown in this column based on f<sub>RTI</sub>= 1 kHz. Consult electricals specification from MC9RS08KA8 Series *Data Sheet*.



## 5.8.5 System Power Management Status and Control 1 Register (SPMSC1)

This high page register contains status and control bits to support the low voltage detect function, and to enable the bandgap voltage reference for use by the ACMP and the LVD module.



<sup>1</sup> This bit can be written only one time after reset. Additional writes are ignored.

Figure 5-6. System Power Management Status and Control 1 Register (SPMSC1)

Table 5-8. SPMSC1 Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LVDF   | Low-Voltage Detect Flag — Provided LVDE = 1, this read-only status bit indicates a low-voltage detect event.                                                                                                                                                   |
| 6<br>LVDACK | Low-Voltage Detect Acknowledge — Write-only bit is used to acknowledge low voltage detection errors (write 1 to clear LVDF). Reads always return 0.                                                                                                            |
| 5<br>LVDIE  | Low-Voltage Detect Interrupt Enable — Enables hardware interrupt requests for LVDF.  0 Hardware interrupt disabled (use polling).  1 Request a hardware interrupt when LVDF = 1.                                                                               |
| 4<br>LVDRE  | Low-Voltage Detect Reset Enable — Write-once bit enables low-voltage detect events to generate a hardware reset (provided LVDE = 1).  0 LVDF does not generate hardware resets.  1 Force an MCU reset when LVDF = 1.                                           |
| 3<br>LVDSE  | Low-Voltage Detect Stop Enable — Provided LVDE = 1, this read/write bit determines whether the low-voltage-detect function operates when MCU is in stop mode.  0 Low-voltage detect disabled during stop mode.  1 Low-voltage detect enabled during stop mode. |
| 2<br>LVDE   | Low-Voltage Detect Enable — Write-once bit enables low-voltage detect logic and the operation of other bits in this register.  0 LVD logic disabled.  1 LVD logic enabled.                                                                                     |
| 0<br>BGBE   | Bandgap Buffer Enable — Enables an internal buffer for the bandgap-voltage reference for use by the ACMP module on one of its internal channels.  0 Bandgap buffer disabled.  1 Bandgap buffer enabled.                                                        |

## 5.8.6 System Interrupt Pending Register (SIP1)

This high-page register contains status of the pending interrupt from the modules.



#### Chapter 5 Resets, Interrupts, and General System Control



Figure 5-7. System Interrupt Pending Register (SIP1)

Table 5-9. SIP1 Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>IIC   | IIC Interrupt Pending — Read-only bit indicates a pending interrupt from the IIC module. Clearing the IICIF flag of the IICS register clears this bit. Reset also clears this bit.  0 No pending IIC interrupt; i.e., IICIF flag and/or IICIE bit is cleared.  1 Pending IIC interrupt; i.e., IICIF flag and IICIE bit are set.                                                                                                                                                                                                                               |
| 6<br>KBI   | Keyboard Interrupt Pending — Read-only bit indicates a pending interrupt from the KBI module. Clearing the KBF flag of the KBISC register clears this bit. Reset also clears this bit.  O No pending KBI interrupt; i.e., KBF flag and/or KBIE bit is cleared.  Pending KBI interrupt; i.e., KBF flag and KBIE bit are set.                                                                                                                                                                                                                                   |
| 5<br>ACMP  | Analog Comparator Interrupt Pending — Read-only bit indicates a pending interrupt from the ACMP module.  Clearing the ACF flag of the ACMPSC register clears this bit. Reset also clears this bit.  No pending ACMP interrupt; i.e., ACF flag and/or ACIE bit is cleared.  Pending a ACMP interrupt; i.e., ACF flag and ACIE bit are set.                                                                                                                                                                                                                     |
| 4<br>ADC   | ADC Interrupt Pending — Read-only bit indicates a pending interrupt from the ADC module.  Clearing the COCO flag of the ADCSC1 register clears this bit. Reset also clears this bit.  0 No pending ADC interrupt, i.e., COCO flag and/or AIEN bit is cleared.  1 Pending ADC interrupt, i.e., COCO flag and AIEN bit are set.                                                                                                                                                                                                                                 |
| 3<br>TPM   | Timer/PWM Interrupt Pending — Read-only bit indicates a pending interrupts from the TPM module. Clearing the TOF flag of the TPMSC register and/or CHnF flags of the TPMCnSC register clears this bit. Reset also clears this bit.  O No pending Timer/PWM interrupt i.e., either TOF flag and/or TOIE bit is cleared.; Or CH0F flag and/or CH0IE bit is cleared.; Or CH1F flag and/or CH1IE bit is cleared.  Pending Timer/PWM interrupt, i.e., either TOF flag and TOIE bit is set.; Or CH0F flag and CH0IE bit is set.; Or CH1F flag and CH1IE bit is set. |
| 2<br>MTIM2 | Modulo Timer 2 Interrupt Pending — Read-only bit indicates a pending interrupt from the MTIM2 module.  Clearing the TOF flag of the MTIM2SC register clears this bit. Reset also clears this bit.  No pending MTIM2 interrupt; i.e., TOF flag and/or TOIE bit is cleared.  Pending MTIM2 interrupt; i.e., TOF flag and TOIE bit are set.                                                                                                                                                                                                                      |
| 1<br>MTIM1 | Modulo Timer 1 Interrupt Pending — Read-only bit indicates a pending interrupt from the MTIM1 module.  Clearing the TOF flag of the MTIM1SC register clears this bit. Reset also clears this bit.  0 No pending MTIM1 interrupt; i.e., TOF flag and/or TOIE bit is cleared.  1 Pending MTIM1 interrupt; i.e., TOF flag and TOIE bit are set.                                                                                                                                                                                                                  |
| 0<br>RTI   | Real-Time Interrupt Pending — Read-only bit indicates a pending interrupt from the RTI. Clearing the RTIF flag of the SRTISC register clears this bit. Reset also clears this bit.  O No pending RTI interrupt; i.e., RTIF flag and/or RTIE bit is cleared.  1 Pending RTI interrupt; i.e., RTIF flag and RTIE bit are set.                                                                                                                                                                                                                                   |

#### MC9RS08KA8 Series Reference Manual, Rev. 4



## Chapter 6 Parallel Input/Output Control

This chapter explains software controls related to parallel input/output (I/O) and pin control. See Chapter 2, "Pins and Connections," for more information about pin assignments and external hardware considerations for these pins.

All these I/O pins are shared with on-chip peripheral functions (see Table 2-1). The peripheral modules have priority over the I/Os. When a peripheral is enabled, the I/O functions associated with the shared pins are disabled. After reset, the shared peripheral functions are disabled so the I/O controls the pins. All the I/Os are configured as inputs (PTADDn = 0) with pullup/pulldown devices disabled (PTAPEn = 0), except for output-only pin PTA4, which defaults to the BKGD/MS function. All pins' default-low-drive strengths are selected (PTxDSn= 0) after reset

Reading and writing parallel I/Os is performed through the port data registers. The direction, either input or output, is controlled through the port data direction registers. The block diagram in Figure 6-1 illustrates the parallel I/O port function for an individual pin.



Figure 6-1. Parallel I/O Block Diagram

The data direction control bit (PTADDn) determines whether the output buffer for the associated pin is enabled, and also controls the source for port data register reads. The input buffer for the associated pin is always enabled unless the pin is enabled as an analog function or is an output-only pin.

When a shared digital function is enabled for a pin, the shared function controls the output buffer. However, the data direction register bit continues controlling the source for reads of the port data register.



#### **Chapter 6 Parallel Input/Output Control**

When a shared analog function is enabled for a pin, the input and output buffers are disabled. A value of 0 is read for any port data bit where the bit is an input (PTADDn = 0) and the input buffer is disabled. In general, whenever a pin is shared with an alternative digital function and an analog function, the analog function has priority such that if the digital and analog functions are enabled, the analog function controls the pin.

It is useful to write to the port data register before changing the direction of a port pin to become an output. This ensures the pin is not driven temporarily with an old data value that happened to be in the port data register.

A set of registers associated with the parallel I/O ports is located in the high page register space that operate independently of the parallel I/O registers. These registers are used to control pullup/pulldown and slew rate for the pins. See Section 6.3, "Pin Control Registers."

#### 6.1 Pin Behavior in Low-Power Modes

In wait and stop modes, all pin states are maintained because internal logic stays powered up. Upon recovery, all pin functions revert to the state they were in prior to entering stop mode.

## 6.2 Parallel I/O Registers

This section provides information about registers associated with the parallel I/O ports. The parallel I/O data registers are located within the \$001F memory boundary of the memory map, so that short and direct addressing mode instructions can be used.

Refer to the tables in Chapter 4, "Memory," for the absolute address assignments for all parallel I/O. This section refers to registers and control bits only by their names. A Freescale Semiconductor-provided equate or header file is normally used to translate these names into the appropriate absolute addresses.

## 6.2.1 Port A Registers

Port A parallel I/O function is controlled by the data and data direction registers described in this section.



Figure 6-2. Port A Data Register (PTAD)

MC9RS08KA8 Series Reference Manual, Rev. 4



| Table 6-1. PTAD Register Field Descriptions |
|---------------------------------------------|
|---------------------------------------------|

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0<br>PTAD[5:0] | Port A Data Register Bits — For port A pins that are inputs, reads return the logic level on the pin. For port A pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port A pins that are configured as outputs, the logic level is driven out on the corresponding MCU pin.  Reset forces PTAD to all 0s, but these 0s are not driven out on the corresponding pins because reset also configures all port pins as high-impedance inputs with pullup/pulldowns disabled. |



Figure 6-3. Port A Data Direction Register (PTADD)

**Table 6-2. PTADD Register Field Descriptions** 

| Field             | Description                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>PTADD[3:0] | <b>Data Direction for Port A Bits</b> — These read/write bits control the port A pins direction and what is read for PTAD reads.                                                 |
|                   | <ul><li>0 Input (output driver disabled) and reads return the pin value.</li><li>1 Output driver enabled for port A bit n and PTAD reads return the contents of PTADn.</li></ul> |

## 6.2.2 Port B Registers

Port B parallel I/O function is controlled by the data and data direction registers described in this section.



Figure 6-4. Port B Data Register (PTBD)

Table 6-3. PTBD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBD[7:0] | Port B Data Register Bits — For port B pins that are inputs, reads return the logic level on the pin. For port B pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port B pins configured as outputs, the logic level is driven out on the corresponding MCU pin.  Reset forces PTBD to all 0s, but these 0s are not driven out on the corresponding pins because reset also configures all port pins as high-impedance inputs with pullup/pulldowns disabled. |

MC9RS08KA8 Series Reference Manual, Rev. 4

#### **Chapter 6 Parallel Input/Output Control**



Figure 6-5. Port B Data Direction Register (PTBDD)

Table 6-4. PTBDD Register Field Descriptions

| Field             | Description                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBDD[7:0] | <b>Data Direction for Port B Bits</b> — These read/write bits control the port B pins direction and what is read for PTBD reads.                                             |
|                   | <ul><li>Input (output driver disabled) and reads return the pin value.</li><li>Output driver enabled for port B bit n and PTBD reads return the contents of PTBDn.</li></ul> |

### 6.2.3 Port C Registers

Port C parallel I/O function is controlled by the data and data direction registers described in this section.



Figure 6-6. Port C Data Register (PTCD)

#### **Table 6-5. PTCD Register Field Descriptions**

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>PTCD[3:0] | Port C Data Register Bits — For port C pins that are inputs, reads return the logic level on the pin. For port C pins configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port C pins configured as outputs, the logic level is driven out on the corresponding MCU pin. Reset forces PTCD to all 0s, but these 0s are not driven out on the corresponding pins because reset also configures all port pins as high-impedance inputs with pullup/pulldowns disabled. |



Figure 6-7. Port C Data Direction Register (PTCDD)



| Table 6-6. PTCDD Register Field Descriptions |
|----------------------------------------------|
|----------------------------------------------|

| Field             | Description                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>PTCDD[3:0] | <b>Data Direction for Port C Bits</b> — These read/write bits control the direction of port C pins and what is read for PTCD reads.                                              |
|                   | <ul><li>0 Input (output driver disabled) and reads return the pin value.</li><li>1 Output driver enabled for port C bit n and PTCD reads return the contents of PTCDn.</li></ul> |

## 6.3 Pin Control Registers

This section provides information about the registers associated with the parallel I/O ports that are used for pin control functions.

Refer to the tables in Chapter 4, "Memory," for the absolute address assignments of the pin control registers. This section refers to registers and control bits only by their names. A Freescale Semiconductor-provided equate or header file normally is used to translate these names into the appropriate absolute addresses.

#### NOTE

An output pin can be selected to have high output drive strength by setting the corresponding bit in the drive strength select register (PTxDSn). When high drive is selected, a pin is capable of sourcing and sinking greater current. Even though every I/O pin can be selected as high drive, do not exceed the total current source and sink limits for the MCU. Drive strength selection affects the DC behavior of I/O pins. However, the AC behavior is also affected. High drive allows a pin to drive a greater load with the same switching speed as a low drive enabled pin into a smaller load. Because of this, the EMC emissions may be affected by enabling pins as high drive.

## 6.3.1 Port A Pin Control Registers

The pins associated with port A are controlled by the registers provided in this section. These registers control the pin pullup/pulldown and slew rate of the port A pins independent of the parallel I/O registers.

## 6.3.1.1 Internal Pulling Device Enable

An internal pulling device can be enabled for each port pin by setting the corresponding bit in the pulling device enable register (PTAPEn). The pulling device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral output function regardless of the state of the corresponding pulling-device-enable-register bit. The pulling device is also disabled if the analog function controls the pin.

#### **Chapter 6 Parallel Input/Output Control**



Figure 6-8. Internal Pulling Device Enable for Port A Register (PTAPE)

**Table 6-7. PTAPE Register Field Descriptions** 

| Field | Description                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Internal Pulling Device Enable for Port A Bits — Each of these control bits determines whether the internal pulling device is enabled for the associated PTA pin. For port A pins configured as outputs, these bits have no effect and the internal pulling devices are disabled.  0 Internal pulling device disabled for port A bit n.  1 Internal pulling device enabled for port A bit n. |

#### 6.3.1.2 Pullup/Pulldown Control

Pullup/pulldown control is used to select the pullup or pulldown device enabled by the corresponding PTAPE bit.



Figure 6-9. Pullup/Pulldown Device Control for Port A (PTAPUD)

**Table 6-8. PTAPUD Register Field Descriptions** 

| Field | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Pullup/Pulldown Device Control for Port A Bits — Each of these control bits determines whether the internal pullup or pulldown device is selected for the associated PTA pin. The actual pullup/pulldown device is only enabled by enabling the associated PTAPE bit.  0 Internal pullup device is selected for port A bit n.  1 Internal pulldown device is selected for port A bit n. |

#### 6.3.1.3 Output Slew Rate Control Enable

Slew rate control can be enabled for each port pin by setting the corresponding bit in the slew rate control register (PTASEn). When enabled, slew control limits the rate at which an output can be transited to reduce EMC emissions. Slew rate control has no effect on pins configured as inputs.





Figure 6-10. Slew Rate Enable for Port A Register (PTASE)

**Table 6-9. PTASE Register Field Descriptions** 

| Field             | Description                                                                                                                                                                                                                                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0<br>PTASE[4:0] | Output Slew Rate Enable for Port A Bits — Each of these control bits determines whether the output slew rate control is enabled for the associated PTA pin. For port A pins configured as inputs, these bits have no effect.  O Output slew rate control disabled for port A bit n.  Output slew rate control enabled for port A bit n. |

#### 6.3.1.4 Port A Drive Strength Selection Register (PTADS)



Figure 6-11. Output Drive Strength Selection for Port A (PTASE)

**Table 6-10. PTASE Register Field Descriptions** 

| Field             | Description                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:0<br>PTADS[4:0] | Output Drive Strength Selection for Port A Bits — Each of these control bits selects between low and high output drive for the associated PTA pin.  1 Low output drive enabled for port A bit n.  2 Low output drive enabled for port A bit n. |

## 6.3.2 Port B Pin Control Registers

The pins associated with port B are controlled by the registers provided in this section. These registers control the pin pullup/pulldown and slew rate of the port B pins independent of the parallel I/O registers.

#### 6.3.2.1 Internal Pulling Device Enable

An internal pulling device can be enabled for each port pin by setting the corresponding bit in the pulling device enable register (PTBPEn). The pulling device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral output function regardless of the state of the corresponding pulling device enable register bit. The pulling device is also disabled if the analog function controls the pin.

#### Chapter 6 Parallel Input/Output Control



Figure 6-12. Internal Pulling Device Enable for Port B Register (PTBPE)

**Table 6-11. PTBPE Register Field Descriptions** 

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTBPE[7:0] | Internal Pulling Device Enable for Port A Bits — Each of these control bits determines whether the internal pulling device is enabled for the associated PTB pin. For port B pins that are configured as outputs, these bits have no effect and the internal pullup devices are disabled.  O Internal pulling device disabled for port B bit n.  Internal pulling device enabled for port B bit n. |

#### 6.3.2.2 Pullup/Pulldown Control

Pullup/pulldown control is used to select the pullup or pulldown device enabled by the corresponding PTBPE bit.



Figure 6-13. Pullup/Pulldown Device Control for Port B (PTBPUD)

Table 6-12. PTBPUD Register Field Descriptions

| Field | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Pullup/Pulldown Device Control for Port B Bits — Each of these control bits determines whether the internal pullup or pulldown device is selected for the associated PTB pin. The actual pullup/pulldown device is only enabled by enabling the associated PTBPE bit.  0 Internal pullup device is selected for port B bit n.  1 Internal pulldown device is selected for port B bit n. |

#### 6.3.2.3 Output Slew Rate Control Enable

Slew rate control can be enabled for each port pin by setting the corresponding bit in the slew rate control register (PTBSEn). When enabled, slew control limits the rate at which an output can be transited to reduce EMC emissions. Slew rate control has no effect on pins configured as inputs.





Figure 6-14. Slew Rate Enable for Port B Register (PTBSE)

Table 6-13. PTBSE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                      |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBSE[7:0] | Output Slew Rate Enable for Port B Bits — Each of these control bits determines whether the output slew rate control is enabled for the associated PTB pin. For port B pins that are configured as inputs, these bits have no effect.  O Output slew rate control disabled for port B bit n.  Output slew rate control enabled for port B bit n. |

#### 6.3.2.4 Port B Drive Strength Selection Register (PTBDS)



Figure 6-15. Output Drive Strength Selection for Port B (PTBDS)

**Table 6-14. PTBDS Register Field Descriptions** 

| Field      | Description                                                                                                                                                                                                                                    |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTBDS[7:0] | Output Drive Strength Selection for Port B Bits — Each of these control bits selects between low and high output drive for the associated PTB pin.  1 Low output drive enabled for port B bit n.  2 Low output drive enabled for port B bit n. |

## 6.3.3 Port C Pin Control Registers

The pins associated with port C are controlled by the registers provided in this section. These registers control the pin pullup/pulldown and slew rate of the port C pins independent of the parallel I/O registers.

#### 6.3.3.1 Internal Pulling Device Enable

An internal pulling device can be enabled for each port pin by setting the corresponding bit in the pulling device enable register (PTCPEn). The pulling device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral output function regardless of the state of the corresponding pulling device enable register bit. The pulling device is also disabled if the analog function controls the pin.

#### Chapter 6 Parallel Input/Output Control



Figure 6-16. Internal Pulling Device Enable for Port C Register (PTCPE)

**Table 6-15. PTCPE Register Field Descriptions** 

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>PTCPE[3:0] | Internal Pulling Device Enable for Port C Bits — Each of these control bits determines whether the internal pulling device is enabled for the associated PTC pin. For port C pins that are configured as outputs, these bits have no effect and the internal pullup devices are disabled.  O Internal pulling device disabled for port C bit n.  1 Internal pulling device enabled for port C bit n. |

#### 6.3.3.2 Pullup/Pulldown Control

Pullup/pulldown control is used to select the pullup or pulldown device enabled by the corresponding PTCPE bit.



Figure 6-17. Pullup/Pulldown Device Control for Port C (PTCPUD)

**Table 6-16. PTCPUD Register Field Descriptions** 

| Field | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Pullup/Pulldown Device Control for Port C Bits — Each of these control bits determines whether the internal pullup or pulldown device is selected for the associated PTC pin. The actual pullup/pulldown device is only enabled by enabling the associated PTCPE bit.  0 Internal pullup device is selected for port C bit n.  1 Internal pulldown device is selected for port C bit n. |

## 6.3.3.3 Output Slew Rate Control Enable

Slew rate control can be enabled for each port pin by setting the corresponding bit in the slew rate control register (PTCSEn). When enabled, slew control limits the rate at which an output can be transited to reduce EMC emissions. Slew rate control has no effect on pins configured as inputs.





Figure 6-18. Slew Rate Enable for Port C Register (PTCSE)

**Table 6-17. PTCSE Register Field Descriptions** 

| Field      | Description                                                                                                                                                                                                                                                                                                                                      |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTCSE[3:0] | Output Slew Rate Enable for Port C Bits — Each of these control bits determines whether the output slew rate control is enabled for the associated PTC pin. For port C pins that are configured as inputs, these bits have no effect.  O Output slew rate control disabled for port C bit n.  Output slew rate control enabled for port C bit n. |

### 6.3.3.4 Port C Drive Strength Selection Register (PTCDS)



Figure 6-19. Output Drive Strength Selection for Port C (PTCDS)

**Table 6-18. PTCDS Register Field Descriptions** 

| Field             | Description                                                                                                                                                                                                                                        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>PTCDS[3:0] | Output Drive Strength Selection for Port C Bits — Each of these control bits is selected between low and high output drive for the associated PTC pin.  1 Low output drive enabled for port C bit n.  2 Low output drive enabled for port C bit n. |



**Chapter 6 Parallel Input/Output Control** 



# **Chapter 7 Keyboard Interrupt (RS08KBIV1)**

#### 7.1 Introduction

The keyboard interrupt (KBI) module provides independently enabled external interrupt sources.

#### 7.1.1 Features

The KBI features include:

- Each keyboard interrupt pin has an individual pin enable bit
- Each keyboard interrupt pin is programmable as falling edge (or rising edge) only, or both falling edge and low level (or both rising edge and high level) interrupt sensitivity
- One software-enabled keyboard interrupt
- Exit from low-power modes

#### 7.1.2 Modes of Operation

This section defines the KBI operation in wait, stop, and background debug modes.

#### 7.1.2.1 Operation in Wait Mode

The KBI continues to operate in wait mode if enabled before executing the WAIT instruction. Therefore, an enabled KBI pin (KBPEn = 1) can be used to bring the MCU out of wait mode if the KBI interrupt is enabled (KBIE = 1).

#### 7.1.2.2 Operation in Stop Mode

The KBI operates asynchronously in stop mode if enabled before executing the STOP instruction. Therefore, an enabled KBI pin (KBPEn = 1) can be used to bring the MCU out of stop mode if the KBI interrupt is enabled (KBIE = 1).

### 7.1.2.3 Operation in Active Background Mode

When the microcontroller is in active background mode, the KBI continues to operate normally.

## 7.1.3 Block Diagram

Figure 7-1 shows the block diagram for the keyboard interrupt module.

#### Chapter 7 Keyboard Interrupt (RS08KBIV1)



Figure 7-1. Keyboard Interrupt (KBI) Block Diagram

## 7.2 External Signal Description

The KBI input pins can be used to detect falling edges, or both falling edge and low-level-interrupt requests. The KBI input pins can also be used to detect rising edges, or both rising edge and high level interrupt requests.

Table 7-1 shows KBI signal properties.

Table 7-1. Signal Properties

| Signal | Function                | 1/0 |
|--------|-------------------------|-----|
| KBIPn  | Keyboard interrupt pins | 1   |

## 7.3 Register Definition

The KBI includes three registers:

- An 8-bit pin status and control register
- An 8-bit pin enable register
- An 8-bit edge select register

Refer to the direct-page register summary in Chapter 4, "Memory," for the absolute address assignments for all KBI registers. This section refers to registers and control bits only by their names.

The KBI registers are summarized in Table 7-2.

Table 7-2. KBI Register Summary

| Name   |   | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|--------|---|---------|---------|---------|---------|---------|---------|---------|---------|
| KBISC  | R | 0       | 0       | 0       | 0       | KBF     | 0       | - KBIE  | KBMOD   |
| KDIOO  | W |         |         |         |         |         | KBACK   |         |         |
| KBIPE  | R | KBIPE7  | KBIPE6  | KBIPE5  | KBIPE4  | KBIPE3  | KBIPE2  | KBIPE1  | KBIPE0  |
| NDII E | W | NDII L7 | NDII LO | KDII L3 | KDII L4 | KDII LO | NDII LE | NDII L1 | NDII LO |

MC9RS08KA8 Series Reference Manual, Rev. 4



| Name     |        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| KBIES    | R<br>W | KBEDG7 | KBEDG6 | KBEDG5 | KBEDG4 | KBEDG3 | KBEDG2 | KBEDG1 | KBEDG0 |
| PIN NAME | ı      | KBIP7  | KBIP6  | KBIP5  | KBIP4  | KBIP3  | KBIP2  | KBIP1  | KBIP0  |

## 7.3.1 KBI Status and Control Register (KBISC)

KBISC contains the status flag and control bits used to configure the KBI.



Figure 7-2. KBI Status and Control Register (KBISC)

**Table 7-3. KBISC Register Field Descriptions** 

| Field      | Description                                                                                                                                                                                        |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>KBF   | Keyboard Interrupt Flag — KBF indicates a keyboard interrupt is detected. Writes have no effect on KBF.  0 No keyboard interrupt detected.  1 Keyboard interrupt detected.                         |
| 2<br>KBACK | <b>Keyboard Acknowledge</b> — Writing a 1 to KBACK is part of the flag-clearing mechanism. KBACK always reads as 0.                                                                                |
| 1<br>KBIE  | Keyboard Interrupt Enable — KBIE enables keyboard interrupt requests.  0 Keyboard interrupt request not enabled.  1 Keyboard interrupt request enabled.                                            |
| 0<br>KBMOD | Keyboard Detection Mode — KBMOD (along with the KBEDG bits) controls the detection mode of the keyboard interrupt pins.  0 Keyboard detects edges only.  1 Keyboard detects both edges and levels. |

## 7.3.2 KBI Pin Enable Register (KBIPE)

KBIPE contains the pin-enable-control bits.



Figure 7-3. KBI Pin Enable Register (KBIPE)

Chapter 7 Keyboard Interrupt (RS08KBIV1)

Table 7-4. KBIPE Register Field Descriptions

| Field         | Description                                                                                                                                                                                                  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>KBIPEn | Keyboard Pin Enables — Each of the KBIPEn bits enables the corresponding keyboard interrupt pin.  O Corresponding pin not enabled as keyboard interrupt.  1 Corresponding pin enabled as keyboard interrupt. |

#### 7.3.3 KBI Edge Select Register (KBIES)

KBIES contains the edge select control bits.



Figure 7-4. KBI Edge Select Register (KBIES)

Table 7-5. KBIES Register Field Descriptions

| Field | Description                                                                                                                                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Keyboard Edge Selects — Each KBEDGn bit selects the falling edge/low level or rising edge/high level function of the corresponding pin.  0 Falling edge/low level.  1 Rising edge/high level. |

## 7.4 Functional Description

This on-chip peripheral module is called a keyboard interrupt (KBI) module because it was originally designed to simplify the connection and use of row-column matrices of keyboard switches. However, these inputs are also useful as extra external interrupt inputs and as an external means of waking the MCU from stop or wait low-power modes.

The KBI module allows its pins to act as additional interrupt sources. Writing to the KBIPEn bits in the keyboard interrupt pin enable register (KBIPE) independently enables or disables each KBI pin. Each KBI pin can be configured as edge-sensitive or edge-and-level sensitive based on the KBMOD bit in the keyboard interrupt status and control register (KBISC). Edge-sensitive can be software programmed to be falling or rising; the level can be low or high. The polarity of the edge- or edge-and-level sensitivity is selected using the KBEDGn bits in the keyboard interrupt edge select register (KBIES).

## 7.4.1 Edge Only Sensitivity

Synchronous logic is used to detect edges. A falling edge is detected when an enabled keyboard interrupt (KBIPEn=1) input signal is seen as a logic 1 (the deasserted level) during one bus cycle and then a logic 0 (the asserted level) during the next cycle. A rising edge is detected when the input signal is seen as a logic 0 (the deasserted level) during one bus cycle and then a logic 1 (the asserted level) during the next cycle. Before the first edge is detected, all enabled keyboard interrupt input signals must be at the



deasserted logic levels. After any edge is detected, all enabled keyboard interrupt input signals must return to the deasserted level before any new edge can be detected.

A valid edge on an enabled KBI pin will set KBF in KBISC. If KBIE in KBISC is set, an interrupt request will be presented to the CPU. Clearing of KBF is accomplished by writing a 1 to KBACK in KBISC.

#### 7.4.2 Edge and Level Sensitivity

A valid edge or level on an enabled KBI pin will set KBF in KBISC. If KBIE in KBISC is set, an interrupt request will be presented to the CPU. Clearing of KBF is accomplished by writing a 1 to KBACK in KBISC, provided all enabled keyboard inputs are at their deasserted levels. KBF remains set if any enabled KBI pin is asserted while attempting to clear by writing a 1 to KBACK.

#### 7.4.3 KBI Pullup/Pulldown Resistors

The KBI pins can be configured to use an internal pullup/pulldown resistor using the associated I/O port pullup enable register. If an internal resistor is enabled, the KBIES register is used to select whether the resistor is a pullup (KBEDGn = 0) or a pulldown (KBEDGn = 1).

#### 7.4.4 KBI Initialization

When a keyboard interrupt pin is first enabled, it is possible to get a false keyboard interrupt flag. To prevent a false interrupt request during keyboard initialization, the user must do the following:

- 1. Mask keyboard interrupts by clearing KBIE in KBISC.
- 2. Enable the KBI polarity by setting the appropriate KBEDGn bits in KBIES.
- 3. If using internal pullup/pulldown device, configure the associated pullup enable bits in PTxPE.
- 4. Enable the KBI pins by setting the appropriate KBIPEn bits in KBIPE.
- 5. Write to KBACK in KBISC to clear any false interrupts.
- 6. Set KBIE in KBISC to enable interrupts.



Chapter 7 Keyboard Interrupt (RS08KBIV1)



## Chapter 8 Central Processor Unit (RS08CPUV1)

#### 8.1 Introduction

This chapter is a summary of information about the registers, addressing modes, and instruction set of the RS08 Family CPU. For a more detailed discussion, refer to the RS08 Core Reference Manual, volume 1, Freescale Semiconductor document order number RS08RMv1.

The RS08 CPU has been developed to target extremely low-cost embedded applications using a process-independent design methodology, allowing it to keep pace with rapid developments in silicon processing technology.

The main features of the RS08 core are:

- Streamlined programmer's model
- Subset of HCS08 instruction set with minor instruction extensions
- Minimal instruction set for cost-sensitive embedded applications
- New instructions for shadow program counter manipulation, SHA and SLA
- New short and tiny addressing modes for code size optimization
- 16K bytes accessible memory space
- Reset will fetch the first instruction from \$3FFD
- Low-power modes supported through the execution of the STOP and WAIT instructions
- Debug and FLASH programming support using the background debug controller module
- Illegal address and opcode detection with reset

## 8.2 Programmer's Model and CPU Registers

Figure 8-1 shows the programmer's model for the RS08 CPU. These registers are not located in the memory map of the microcontroller. They are built directly inside the CPU logic.



#### Chapter 8 Central Processor Unit (RS08CPUV1)



Figure 8-1. CPU Registers

In addition to the CPU registers, there are three memory mapped registers that are tightly coupled with the core address generation during data read and write operations. They are the indexed data register (D[X]), the index register (X), and the page select register (PAGESEL). These registers are located at \$000E, \$000F, and \$001F, respectively.



Figure 8-2. Memory Mapped Registers

## 8.2.1 Accumulator (A)

This general-purpose 8-bit register is the primary data register for RS08 MCUs. Data can be read from memory into A with a load accumulator (LDA) instruction. The data in A can be written into memory with a store accumulator (STA) instruction. Various addressing mode variations allow a great deal of flexibility in specifying the memory location involved in a load or store instruction. Exchange instructions allow values to be exchanged between A and SPC high (SHA) and also between A and SPC low (SLA).

Arithmetic, shift, and logical operations can be performed on the value in A as in ADD, SUB, RORA, INCA, DECA, AND, ORA, EOR, etc. In some of these instructions, such as INCA and LSLA, the value in A is the only input operand and the result replaces the value in A. In other cases, such as ADD and AND, there are two operands: the value in A and a second value from memory. The result of the arithmetic or logical operation replaces the value in A.

Some instructions, such as memory-to-memory move instructions (MOV), do not use the accumulator. DBNZ also relieves A because it allows a loop counter to be implemented in a memory variable rather than the accumulator.

During reset, the accumulator is loaded with \$00.

MC9RS08KA8 Series Reference Manual, Rev. 4



#### 8.2.2 Program Counter (PC)

The program counter is a 14-bit register that contains the address of the next instruction or operand to be fetched.

During normal execution, the program counter automatically increments to the next sequential memory location each time an instruction or operand is fetched. Jump, branch, and return operations load the program counter with an address other than that of the next sequential location. This is called a change-of-flow.

During reset, the program counter is loaded with \$3FFD and the program will start execution from this specific location.

### 8.2.3 Shadow Program Counter (SPC)

The shadow program counter is a 14-bit register. During a subroutine call using either a JSR or a BSR instruction, the return address will be saved into the SPC. Upon completion of the subroutine, the RTS instruction will restore the content of the program counter from the shadow program counter.

During reset, the shadow program counter is loaded with \$3FFD.

#### 8.2.4 Condition Code Register (CCR)

The 2-bit condition code register contains two status flags. The content of the CCR in the RS08 is not directly readable. The CCR bits can be tested using conditional branch instructions such as BCC and BEQ. These two register bits are directly accessible through the BDC interface. The following paragraphs provide detailed information about the CCR bits and how they are used. Figure 8-3 identifies the CCR bits and their bit positions.



Figure 8-3. Condition Code Register (CCR)

The status bits (Z and C) are cleared to 0 after reset.

The two status bits indicate the results of arithmetic and other instructions. Conditional branch instructions will either branch to a new program location or allow the program to continue to the next instruction after the branch, depending on the values in the CCR status bit. Conditional branch instructions, such as BCC, BCS, and BNE, cause a branch depending on the state of a single CCR bit.

Often, the conditional branch immediately follows the instruction that caused the CCR bit(s) to be updated, as in this sequence:

cmp #5 ; compare accumulator A to 5
blo lower ; branch if A smaller 5
more: deca ; do this if A not higher than or same as 5
lower:

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Chapter 8 Central Processor Unit (RS08CPUV1)

Other instructions may be executed between the test and the conditional branch as long as the only instructions used are those which do not disturb the CCR bits that affect the conditional branch. For instance, a test is performed in a subroutine or function and the conditional branch is not executed until the subroutine has returned to the main program. This is a form of parameter passing (that is, information is returned to the calling program in the condition code bits).

#### Z — Zero Flag

The Z bit is set to indicate the result of an operation was \$00.

Branch if equal (BEQ) and branch if not equal (BNE) are simple branches that branch based solely on the value in the Z bit. All load, store, move, arithmetic, logical, shift, and rotate instructions cause the Z bit to be updated.

#### C — Carry

After an addition operation, the C bit is set if the source operands were both greater than or equal to \$80 or if one of the operands was greater than or equal to \$80 and the result was less than \$80. This is equivalent to an unsigned overflow. A subtract or compare performs a subtraction of a memory operand from the contents of a CPU register so after a subtract operation, the C bit is set if the unsigned value of the memory operand was greater than the unsigned value of the CPU register. This is equivalent to an unsigned borrow or underflow.

Branch if carry clear (BCC) and branch if carry set (BCS) are branches that branch based solely on the value in the C bit. The C bit is also used by the unsigned branches BLO and BHS. Add, subtract, shift, and rotate instructions cause the C bit to be updated. The branch if bit set (BRSET) and branch if bit clear (BRCLR) instructions copy the tested bit into the C bit to facilitate efficient serial-to-parallel conversion algorithms. Set carry (SEC) and clear carry (CLC) allow the carry bit to be set or cleared directly. This is useful in combination with the shift and rotate instructions and for routines that pass status information back to a main program, from a subroutine, in the C bit.

The C bit is included in shift and rotate operations so those operations can easily be extended to multi-byte operands. The shift and rotate operations can be considered 9-bit shifts that include an 8-bit operand or CPU register and the carry bit of the CCR. After a logical shift, C holds the bit that was shifted out of the 8-bit operand. If a rotate instruction is used next, this C bit is shifted into the operand for the rotate, and the bit that gets shifted out the other end of the operand replaces the value in C so it can be used in subsequent rotate instructions.

## 8.2.5 Indexed Data Register (D[X])

This 8-bit indexed data register allows the user to access the data in the direct page address space indexed by X. This register resides at the memory mapped location \$000E. For details on the D[X] register, please refer to Section 8.3.8, "Indexed Addressing Mode (IX, Implemented by Pseudo Instructions)."

## 8.2.6 Index Register (X)

This 8-bit index register allows the user to index or address any location in the direct page address space. This register resides at the memory mapped location \$000F. For details on the X register, please refer to Section 8.3.8, "Indexed Addressing Mode (IX, Implemented by Pseudo Instructions)."



## 8.2.7 Page Select Register (PAGESEL)

This 8-bit page select register allows the user to access all memory locations in the entire 16K-byte address space through a page window located from \$00C0 to \$00FF. This register resides at the memory mapped location \$001F. For details on the PAGESEL register, please refer to the RS08 Core Reference Manual.

# 8.3 Addressing Modes

Whenever the MCU reads information from memory or writes information into memory, an addressing mode is used to determine the exact address where the information is read from or written to. This section explains several addressing modes and how each is useful in different programming situations.

Every opcode tells the CPU to perform a certain operation in a certain way. Many instructions, such as load accumulator (LDA), allow several different ways to specify the memory location to be operated on, and each addressing mode variation requires a separate opcode. All of these variations use the same instruction mnemonic, and the assembler knows which opcode to use based on the syntax and location of the operand field. In some cases, special characters are used to indicate a specific addressing mode (such as the # [pound] symbol, which indicates immediate addressing mode). In other cases, the value of the operand tells the assembler which addressing mode to use. For example, the assembler chooses short addressing mode instead of direct addressing mode if the operand address is from \$0000 to \$001F. Besides allowing the assembler to choose the addressing mode based on the operand address, assembler directives can also be used to force direct or tiny/short addressing mode by using the ">" or "<" prefix before the operand, respectively.

Some instructions use more than one addressing mode. For example, the move instructions use one addressing mode to access the source value from memory and a second addressing mode to access the destination memory location. For these move instructions, both addressing modes are listed in the documentation. All branch instructions use relative (REL) addressing mode to determine the destination for the branch, but BRCLR, BRSET, CBEQ, and DBNZ also must access a memory operand. These instructions are classified by the addressing mode used for the memory operand, and the relative addressing mode for the branch offset is assumed.

The discussion in the following paragraphs includes how each addressing mode works and the syntax clues that instruct the assembler to use a specific addressing mode.

# 8.3.1 Inherent Addressing Mode (INH)

This addressing mode is used when the CPU inherently knows everything it needs to complete the instruction and no addressing information is supplied in the source code. Usually, the operands that the CPU needs are located in the CPU's internal registers, as in LSLA, CLRA, INCA, SLA, RTS, and others. A few inherent instructions, including no operation (NOP) and background (BGND), have no operands.

# 8.3.2 Relative Addressing Mode (REL)

Relative addressing mode is used to specify the offset address for branch instructions relative to the program counter. Typically, the programmer specifies the destination with a program label or an



expression in the operand field of the branch instruction; the assembler calculates the difference between the location counter (which points at the next address after the branch instruction at the time) and the address represented by the label or expression in the operand field. This difference is called the offset and is an 8-bit two's complement number. The assembler stores this offset in the object code for the branch instruction.

During execution, the CPU evaluates the condition that controls the branch. If the branch condition is true, the CPU sign-extends the offset to a 14-bit value, adds the offset to the current PC, and uses this as the address where it will fetch the next instruction and continue execution rather than continuing execution with the next instruction after the branch. Because the offset is an 8-bit two's complement value, the destination must be within the range -128 to +127 locations from the address that follows the last byte of object code for the branch instruction.

A common method to create a simple infinite loop is to use a branch instruction that branches to itself. This is sometimes used to end short code segments during debug. Typically, to get out of this infinite loop, use the debug host (through background commands) to stop the program, examine registers and memory, or to start execution from a new location. This construct is not used in normal application programs except in the case where the program has detected an error and wants to force the COP watchdog timer to timeout. (The branch in the infinite loop executes repeatedly until the watchdog timer eventually causes a reset.)

## 8.3.3 Immediate Addressing Mode (IMM)

In this addressing mode, the operand is located immediately after the opcode in the instruction stream. This addressing mode is used when the programmer wants to use an explicit value that is known at the time the program is written. A # (pound) symbol is used to tell the assembler to use the operand as a data value rather than an address where the desired value will be accessed.

The size of the immediate operand is always 8 bits. The assembler automatically will truncate or extend the operand as needed to match the size needed for the instruction. Most assemblers generate a warning if a 16-bit operand is provided.

It is the programmer's responsibility to use the # symbol to tell the assembler when immediate addressing will be used. The assembler does not consider it an error to leave off the # symbol because the resulting statement is still a valid instruction (although it may mean something different than the programmer intended).

# 8.3.4 Tiny Addressing Mode (TNY)

TNY addressing mode is capable of addressing only the first 16 bytes in the address map, from \$0000 to \$000F. This addressing mode is available for INC, DEC, ADD, and SUB instructions. A system can be optimized by placing the most computation-intensive data in this area of memory.

Because the 4-bit address is embedded in the opcode, only the least significant four bits of the address must be included in the instruction; this saves program space and execution time. During execution, the CPU adds 10 high-order 0s to the 4-bit operand address and uses the combined 14-bit address (\$000x) to access the intended operand.



## 8.3.5 Short Addressing Mode (SRT)

SRT addressing mode is capable of addressing only the first 32 bytes in the address map, from \$0000 to \$001F. This addressing mode is available for CLR, LDA, and STA instructions. A system can be optimized by placing the most computation-intensive data in this area of memory.

Because the 5-bit address is embedded in the opcode, only the least significant five bits of the address must be included in the instruction; this saves program space and execution time. During execution, the CPU adds nine high-order 0s to the 5-bit operand address and uses the combined 14-bit address (\$000x or \$001x) to access the intended operand.

# 8.3.6 Direct Addressing Mode (DIR)

DIR addressing mode is used to access operands located in direct address space (\$0000 through \$00FF).

During execution, the CPU adds six high-order 0s to the low byte of the direct address operand that follows the opcode. The CPU uses the combined 14-bit address (\$00xx) to access the intended operand.

## 8.3.7 Extended Addressing Mode (EXT)

In the extended addressing mode, the 14-bit address of the operand is included in the object code in the low-order 14 bits of the next two bytes after the opcode. This addressing mode is only used in JSR and JMP instructions for jump destination address in RS08 MCUs.

# 8.3.8 Indexed Addressing Mode (IX, Implemented by Pseudo Instructions)

Indexed addressing mode is sometimes called indirect addressing mode because an index register is used as a reference to access the intended operand.

An important feature of indexed addressing mode is that the operand address is computed during execution based on the current contents of the X index register located in \$000F of the memory map rather than being a constant address location that was determined during program assembly. This allows writing of a program that accesses different operand locations depending on the results of earlier program instructions (rather than accessing a location that was determined when the program was written).

The index addressing mode supported by the RS08 Family uses the register X located at \$000F as an index and D[X] register located at \$000E as the indexed data register. By programming the index register X, any location in the direct page can be read/written via the indexed data register D[X].

These pseudo instructions can be used with all instructions supporting direct, short, and tiny addressing modes by using the D[X] as the operand.

# 8.4 Special Operations

Most of what the CPU does is described by the instruction set, but a few special operations must be considered, such as how the CPU starts at the beginning of an application program after power is first



applied. After the program begins running, the current instruction normally determines what the CPU will do next. Two exceptional events can cause the CPU to temporarily suspend normal program execution:

- Reset events force the CPU to start over at the beginning of the application program, which forces execution to start at \$3FFD.
- A host development system can cause the CPU to go to active background mode rather than continuing to the next instruction in the application program.

## 8.4.1 Reset Sequence

Processing begins at the trailing edge of a reset event. The number of things that can cause reset events can vary slightly from one RS08 derivative to another; however, the most common sources are: power-on reset, the external RESET pin, low-voltage reset, COP watchdog timeout, illegal opcode detect, and illegal address access. For more information about how the MCU recognizes reset events and determines the difference between internal and external causes, refer to the Resets and Interrupts chapter.

Reset events force the MCU to immediately stop what it is doing and begin responding to reset. Any instruction that was in process will be aborted immediately without completing any remaining clock cycles. A short sequence of activities is completed to decide whether the source of reset was internal or external and to record the cause of reset. For the remainder of the time, the reset source remains active and the internal clocks are stopped to save power. At the trailing edge of the reset event, the clocks resume and the CPU exits from the reset condition. The program counter is reset to \$3FFD and an instruction fetch will be started after the release of reset.

For the device to execute code from the on-chip memory starting from \$3FFD after reset, care must be taken to not force the BKDG pin low on the end of reset because this will force the device into active background mode where the CPU will wait for a command from the background communication interface.

# 8.4.2 Interrupts

The interrupt mechanism in RS08 is not used to interrupt the normal flow of instructions; it is used to wake up the RS08 from wait and stop modes. In run mode, interrupt events must be polled by the CPU. The interrupt feature is not compatible with Freescale's HC05, HC08, or HCS08 Families.

# 8.4.3 Wait and Stop Mode

Wait and stop modes are entered by executing a WAIT or STOP instruction, respectively. In these modes, the clocks to the CPU are shut down to save power and CPU activity is suspended. The CPU remains in this low-power state until an interrupt or reset event wakes it up. Please refer to the Resets and Interrupts chapter for the effects of wait and stop on other device peripherals.

# 8.4.4 Active Background Mode

Active background mode refers to the condition in which the CPU has stopped executing user program instructions and is waiting for serial commands from the background debug system. Refer to the Development Support chapter for detailed information on active background mode.



The arithmetic left shift pseudo instruction is also available because its operation is identical to logical shift left

# 8.5 Summary Instruction Table

#### **Instruction Set Summary Nomenclature**

The nomenclature listed here is used in the instruction descriptions in Table 8-1 through Table 8-2.

#### **Operators**

() = Contents of register or memory location shown inside parentheses

← = Is loaded with (read: "gets")

⇔ = Exchange with
& = Boolean AND

l = Boolean OR

⊕ = Boolean exclusive-OR

: = Concatenate

+ = Add

#### **CPU** registers

A = Accumulator

CCR = Condition code register

PC = Program counter

PCH = Program counter, higher order (most significant) six bits
PCL = Program counter, lower order (least significant) eight bits

SPC = Shadow program counter

SPCH = Shadow program counter, higher order (most significant) six bits SPCL = Shadow program counter, lower order (least significant) eight bits

#### Memory and addressing

M = A memory location or absolute data, depending on addressing mode

rel = The relative offset, which is the two's complement number stored in the last byte of machine code corresponding to a branch instruction

X = Pseudo index register, memory location \$000F

X or D[X] = Memory location \$000E pointing to the memory location defined by the pseudo index register (location \$000F)

## Condition code register (CCR) bits

Z = Zero indicator

C = Carry/borrow

## **CCR** activity notation

= Bit not affected

0 = Bit forced to 0

1 = Bit forced to 1

MC9RS08KA8 Series Reference Manual, Rev. 4



U = Undefined after the operation

#### **Machine coding notation**

dd = Low-order eight bits of a direct address \$0000–\$00FF (high byte assumed to be \$00)

ii = One byte of immediate data

hh = High-order 6-bit of 14-bit extended address prefixed with 2-bit of 0

II = Low-order byte of 14-bit extended address

rr = Relative offset

#### Source form

Everything in the source forms columns, *except expressions in italic characters*, is literal information which must appear in the assembly source file exactly as shown. The initial 3- to 5-letter mnemonic is always a literal expression. All commas, pound signs (#), parentheses, and plus signs (+) are literal characters.

n — Any label or expression that evaluates to a single integer in the range 0–7.

 Any label or expression that evaluates to a single hexadecimal integer in the range \$0-\$F.

opr8i — Any label or expression that evaluates to an 8-bit immediate value.

opr4a — Any label or expression that evaluates to a Tiny address (4-bit value). The instruction treats this 4-bit value as the low order four bits of an address in the 16-Kbyte address space (\$0000–\$000F). This 4-bit value is embedded in the low order four bits in the opcode.

opr5a — Any label or expression that evaluates to a Short address (5-bit value). The instruction treats this 5-bit value as the low order five bits of an address in the 16-Kbyte address space (\$0000–\$001F). This 5-bit value is embedded in the low order 5 bits in the opcode.

opr8a — Any label or expression that evaluates to an 8-bit value. The instruction treats this 8-bit value as the low order eight bits of an address in the 16-Kbyte address space (\$0000–\$00FF).

opr16a — Any label or expression that evaluates to a 14-bit value. On the RS08 core, the upper two bits are always 0s. The instruction treats this value as an address in the 16-Kbyte address space.

rel — Any label or expression that refers to an address that is within –128 to +127 locations from the next address after the last byte of object code for the current instruction. The assembler will calculate the 8-bit signed offset and include it in the object code for this instruction.

#### Address modes

INH = Inherent (no operands)

IMD = Immediate to Direct (in MOV instruction)

IMM = Immediate

DD = Direct to Direct (in MOV instruction)

DIR = Direct SRT = Short TNY = Tiny



EXT = Extended

REL = 8-bit relative offset

Table 8-1. Instruction Set Summary (Sheet 1 of 6)

| Source<br>Form                                                         | Description                              | Operation                                                     | o        | ect<br>on<br>CR | Address<br>Mode                                                                                                                                                                                                                            | Opcode                                                                                                                                                                                                                                                   | Operand                                                           | Cycles           |
|------------------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------|
| ADC #opr8i<br>ADC opr8a<br>ADC ,X (1)<br>ADC X                         | Add with Carry                           | $A \leftarrow (A) + (M) + (C)$ $A \leftarrow (A) + (X) + (C)$ | <b>1</b> | <b>1</b>        | IMM<br>DIR<br>IX<br>DIR                                                                                                                                                                                                                    | A9<br>B9<br>B9<br>B9                                                                                                                                                                                                                                     | ii<br>dd<br>0E<br>0F                                              | 2<br>3<br>3<br>3 |
| ADD #opr8i<br>ADD opr8a<br>ADD opr4a<br>ADD ,X <sup>(1)</sup><br>ADD X | Add without Carry                        | $A \leftarrow (A) + (M)$                                      | <b>1</b> | <b>1</b>        | IMM<br>DIR<br>TNY<br>IX<br>DIR                                                                                                                                                                                                             | AB<br>BB<br>6x<br>6E<br>6F                                                                                                                                                                                                                               | ii<br>dd                                                          | 2 3 3 3 3        |
| AND #opr8i<br>AND opr8a<br>AND ,X (1)<br>AND X                         | Logical AND                              | $A \leftarrow (A) \& (M)$ $A \leftarrow (A) \& (X)$           | <b>1</b> | _               | IMM<br>DIR<br>IX<br>DIR                                                                                                                                                                                                                    | A4<br>B4<br>B4<br>B4                                                                                                                                                                                                                                     | ii<br>dd<br>0E<br>0F                                              | 2<br>3<br>3<br>3 |
| ASLA <sup>(1)</sup>                                                    | Arithmetic Shift Left                    | <b>▼</b>                                                      | <b>1</b> | <b>1</b>        | INH                                                                                                                                                                                                                                        | 48                                                                                                                                                                                                                                                       |                                                                   | 1                |
| BCC rel                                                                | Branch if Carry Bit Clear                | $PC \leftarrow (PC) + \$0002 + rel, \text{ if } (C) = 0$      | _        | _               | REL                                                                                                                                                                                                                                        | 34                                                                                                                                                                                                                                                       | rr                                                                | 3                |
| BCLR n,opr8a  BCLR n,D[X]  BCLR n,X                                    | Clear Bit n in Memory                    | Mn ← 0                                                        | _        | _               | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b5) DIR (b6) DIR (b7) IX (b0) IX (b1) IX (b2) IX (b3) IX (b4) IX (b5) IX (b6) IX (b7) DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b4) DIR (b5) DIR (b6) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F<br>11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F<br>11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F<br>11<br>15<br>17<br>19<br>18<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19 | dd dd dd dd dd GE GE GE GE OF F F F F F F F F F F F F F F F F F F |                  |
| BCS rel                                                                | Branch if Carry Bit Set<br>(Same as BLO) | PC ← (PC) + \$0002 + <i>rel</i> , if (C) = 1                  | _        | _               | REL                                                                                                                                                                                                                                        | 35                                                                                                                                                                                                                                                       | rr                                                                | 3                |
| BEQ rel                                                                | Branch if Equal                          | PC ← (PC) + \$0002 + <i>rel</i> , if (Z) = 1                  | <u> </u> | _               | REL                                                                                                                                                                                                                                        | 37                                                                                                                                                                                                                                                       | rr                                                                | 3                |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

### MC9RS08KA8 Series Reference Manual, Rev. 4

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



Table 8-1. Instruction Set Summary (Sheet 2 of 6)

| Source<br>Form                                     | Description                               | Operation                                                | C | ect<br>n<br>CR | Address<br>Mode                                                                                                                                                                                                                                     | Opcode                                                                                                                                 | Operand                                                                                         | Cycles                    |
|----------------------------------------------------|-------------------------------------------|----------------------------------------------------------|---|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------|
|                                                    |                                           |                                                          | Z | С              | `                                                                                                                                                                                                                                                   |                                                                                                                                        | 0                                                                                               |                           |
| BGND                                               | Background                                | Enter Background Debug Mode                              | _ | —              | INH                                                                                                                                                                                                                                                 | BF                                                                                                                                     |                                                                                                 | 5+                        |
| BHS rel (1)                                        | Branch if Higher or Same (Same as BCC)    | $PC \leftarrow (PC) + \$0002 + rel, \text{ if } (C) = 0$ | - | _              | REL                                                                                                                                                                                                                                                 | 34                                                                                                                                     | rr                                                                                              | 3                         |
| BLO rel (1)                                        | Branch if Lower (Same as BCS)             | $PC \leftarrow (PC) + \$0002 + rel$ , if $(C) = 1$       | - | _              | REL                                                                                                                                                                                                                                                 | 35                                                                                                                                     | rr                                                                                              | 3                         |
| BNE rel                                            | Branch if Not Equal                       | $PC \leftarrow (PC) + \$0002 + rel, \text{ if } (Z) = 0$ | _ | _              | REL                                                                                                                                                                                                                                                 | 36                                                                                                                                     | rr                                                                                              | 3                         |
| BRA rel                                            | Branch Always                             | PC ← (PC) + \$0002 + rel                                 | _ | _              | REL                                                                                                                                                                                                                                                 | 30                                                                                                                                     | rr                                                                                              | 3                         |
| BRN rel (1)                                        | Branch Never                              | PC ← (PC) + \$0002                                       | _ | _              | REL                                                                                                                                                                                                                                                 | 30                                                                                                                                     | 00                                                                                              | 3                         |
| BRCLR n,opr8a,rel  BRCLR n,D[X],rel  BRCLR n,X,rel | Branch if Bit <i>n</i> in Memory<br>Clear | PC ← (PC) + \$0003 + <i>rel</i> , if (Mn) = 0            | _ | <b>1</b>       | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b6) DIR (b7) IX (b0) IX (b1) IX (b2) IX (b3) IX (b4) IX (b5) IX (b6) IX (b7) DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b5) DIR (b6) DIR (b6) DIR (b6) DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F<br>01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F<br>01<br>03<br>05<br>07<br>09<br>0B<br>0D | dd rr OE rr OE rr OE rr OF rr OF rr OF rr OF rr OF rr | 5555555555555555555555555 |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



#### Table 8-1. Instruction Set Summary (Sheet 3 of 6)

| Car                                                |                                         |                                               |   | ect      | SS &                                                                                                                                                                                                                              | <b>9</b>                                                                                                                                                                                                                                     | pu                                                                                                                         | S                                       |
|----------------------------------------------------|-----------------------------------------|-----------------------------------------------|---|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Source<br>Form                                     | Description                             | Operation                                     | C | n<br>CR  | Address                                                                                                                                                                                                                           | Opcode                                                                                                                                                                                                                                       | Operand                                                                                                                    | Cycles                                  |
|                                                    |                                         |                                               | Z | С        |                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                              |                                                                                                                            |                                         |
| BRSET n,opr8a,rel  BRSET n,D[X],rel  BRSET n,X,rel | Branch if Bit <i>n</i> in Memory<br>Set | PC ← (PC) + \$0003 + <i>rel</i> , if (Mn) = 1 | _ | <b>1</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) IX (b0) IX (b1) IX (b2) IX (b3) IX (b4) IX (b5) IX (b6) IX (b7) DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b4) DIR (b5)                            | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E<br>00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E<br>00<br>02                                                                                                                                     | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>0E rr<br>0E rr<br>0E rr<br>0E rr<br>0F rr<br>0F rr<br>0F rr | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |
|                                                    |                                         |                                               |   |          | DIR (b6)<br>DIR (b7)                                                                                                                                                                                                              | 0C<br>0E                                                                                                                                                                                                                                     | 0F rr<br>0F rr                                                                                                             | 5<br>5                                  |
| BSET n,opr8a  BSET n,D[X]  BSET n,X                | Set Bit n in Memory                     | Mn ← 1                                        | _ | _        | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) IX (b0) IX (b1) IX (b2) IX (b3) IX (b4) IX (b5) IX (b6) IX (b7) DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b5) DIR (b6) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E<br>10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E<br>10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E<br>10<br>12<br>14<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16 | dd<br>dd<br>dd dd<br>dd dd<br>dd dd<br>OEEOEOEOFOFOFOFOFOFOFOFOFOFOFOFOFOFOFOF                                             | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

#### MC9RS08KA8 Series Reference Manual, Rev. 4

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



Table 8-1. Instruction Set Summary (Sheet 4 of 6)

| _                                                                              |                                            |                                                                                                                                                                                                                                                                                                                                         |          | ect      | S                              | ā                                  | рc                               | Ø                     |
|--------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|--------------------------------|------------------------------------|----------------------------------|-----------------------|
| Source<br>Form                                                                 | Description                                | Operation                                                                                                                                                                                                                                                                                                                               | _        | n<br>CR  | Address                        | Opcode                             | Operand                          | Cycles                |
|                                                                                |                                            |                                                                                                                                                                                                                                                                                                                                         | Z        | С        | ¥ -                            | 0                                  | ŏ                                | 0                     |
| BSR rel                                                                        | Branch Subroutine                          | $ \begin{array}{c} PC \leftarrow (PC) + 2 \\ Push \; PC \; to \; shadow \; PC \\ PC \leftarrow (PC) + \mathit{rel} \end{array} $                                                                                                                                                                                                        | _        | _        | REL                            | AD                                 | rr                               | 3                     |
| CBEQA #opr8i,rel<br>CBEQ opr8a,rel<br>CBEQ ,X,rel (1),(2)<br>CBEQ X,rel (1)    | Compare and Branch if Equal                | $PC \leftarrow (PC) + \$0003 + rel$ , if $(A) - (M) = \$00$<br>$PC \leftarrow (PC) + \$0003 + rel$ , if $(A) - (M) = \$00$<br>$PC \leftarrow (PC) + \$0003 + rel$ , if $(A) - (X) = \$00$                                                                                                                                               | _        | _        | IMM<br>DIR<br>IX<br>DIR        | 41<br>31<br>31<br>31               | ii rr<br>dd rr<br>0E rr<br>0F rr | 4<br>5<br>5<br>5      |
| CLC                                                                            | Clear Carry Bit                            | C ← 0                                                                                                                                                                                                                                                                                                                                   | _        | 0        | INH                            | 38                                 |                                  | 1                     |
| CLR opr8a<br>CLR opr5a<br>CLR ,X <sup>(1)</sup><br>CLRA<br>CLRX <sup>(1)</sup> | Clear                                      | M ← \$00<br>A ← \$00<br>X ← \$00                                                                                                                                                                                                                                                                                                        | 1        |          | DIR<br>SRT<br>IX<br>INH<br>INH | 3F<br>8x/9x<br>8E<br>4F<br>8F      | dd                               | 3<br>2<br>2<br>1<br>2 |
| CMP #opr8i<br>CMP opr8a<br>CMP ,X (1)<br>CMP X (1)                             | Compare Accumulator with Memory            | (A) – (M)<br>(A) – (X)                                                                                                                                                                                                                                                                                                                  | <b>1</b> | <b>1</b> | IMM<br>DIR<br>IX<br>INH        | A1<br>B1<br>B1<br>B1               | ii<br>dd<br>0E<br>0F             | 2<br>3<br>3<br>3      |
| СОМА                                                                           | Complement (One's Complement)              | $A \leftarrow (\overline{A})$                                                                                                                                                                                                                                                                                                           | <b>1</b> | 1        | INH                            | 43                                 |                                  | 1                     |
| DBNZ opr8a,rel<br>DBNZ ,X,rel (1)<br>DBNZA rel<br>DBNZX rel (1)                | Decrement and Branch if<br>Not Zero        | $A \leftarrow (A) - \$01 \text{ or } M \leftarrow (M) - \$01$ $PC \leftarrow (PC) + \$0003 + rel \text{ if (result)} \neq 0 \text{ for DBNZ}$ $\text{direct}$ $PC \leftarrow (PC) + \$0002 + rel \text{ if (result)} \neq 0 \text{ for DBNZA}$ $X \leftarrow (X) - \$01$ $PC \leftarrow (PC) + \$0003 + rel \text{ if (result)} \neq 0$ |          |          | DIR<br>IX<br>INH<br>INH        | 3B<br>3B<br>4B<br>3B               | dd rr<br>0E rr<br>rr<br>0F rr    | 7<br>7<br>4<br>7      |
| DEC opr8a<br>DEC opr4a<br>DEC ,X (1)<br>DECA<br>DEC X                          | Decrement                                  | $M \leftarrow (M) - \$01$<br>$A \leftarrow (A) - \$01$<br>$X \leftarrow (X) - \$01$                                                                                                                                                                                                                                                     | <b>1</b> |          | DIR<br>TNY<br>IX<br>INH<br>DIR | 3A<br>5 <i>x</i><br>5E<br>4A<br>5F | dd                               | 5<br>4<br>4<br>1<br>4 |
| EOR #opr8i<br>EOR opr8a<br>EOR ,X <sup>(1)</sup><br>EOR X                      | Exclusive OR<br>Memory with<br>Accumulator | $A \leftarrow (A \oplus M)$ $A \leftarrow (A \oplus X)$                                                                                                                                                                                                                                                                                 | <b>1</b> | _        | IMM<br>DIR<br>IX<br>DIR        | A8<br>B8<br>B8<br>B8               | ii<br>dd<br>0E<br>0F             | 2<br>3<br>3<br>3      |
| INC opr8a<br>INC opr4a<br>INC ,X <sup>(1)</sup><br>INCA (1)                    | Increment                                  | $M \leftarrow (M) + \$01$<br>$A \leftarrow (A) + \$01$<br>$X \leftarrow (X) + \$01$                                                                                                                                                                                                                                                     | <b>‡</b> |          | DIR<br>TNY<br>IX<br>INH<br>INH | 3C<br>2x<br>2E<br>4C<br>2F         | dd                               | 5<br>4<br>4<br>1<br>4 |
| JMP opr16a                                                                     | Jump                                       | PC ← Effective Address                                                                                                                                                                                                                                                                                                                  | _        | —        | EXT                            | ВС                                 | hh II                            | 4                     |
| JSR opr16a                                                                     | Jump to Subroutine                         | PC ← (PC) + 3<br>Push PC to shadow PC<br>PC ← Effective Address                                                                                                                                                                                                                                                                         | _        | _        | EXT                            | BD                                 | hh II                            | 4                     |
| LDA #opr8i<br>LDA opr8a<br>LDA opr5a<br>LDA ,X (1)                             | Load Accumulator from<br>Memory            | A ← (M)                                                                                                                                                                                                                                                                                                                                 | <b>1</b> | _        | IMM<br>DIR<br>SRT<br>IX        | A6<br>B6<br>Cx/Dx<br>CE            | ii<br>dd                         | 2<br>3<br>3<br>3      |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

#### MC9RS08KA8 Series Reference Manual, Rev. 4

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



Table 8-1. Instruction Set Summary (Sheet 5 of 6)

| Source<br>Form                                                                             | Description                               | Operation                                                                             | 0        | ect<br>n<br>CR | Address<br>Mode                         | Opcode                     | Operand                                   | Cycles                |
|--------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------|----------|----------------|-----------------------------------------|----------------------------|-------------------------------------------|-----------------------|
| LDX #opr8i (1)<br>LDX opr8a (1)<br>LDX ,X (1)                                              | Load Index Register from<br>Memory        | \$0F ← (M)                                                                            | <b>1</b> | _              | IMD<br>DIR<br>IX                        | 3E<br>4E<br>4E             | ii 0F<br>dd 0F<br>0E 0E                   | 4<br>5<br>5           |
| LSLA                                                                                       | Logical Shift Left                        | © <b>←</b>                                                                            | <b>1</b> | 1              | INH                                     | 48                         |                                           | 1                     |
| LSRA                                                                                       | Logical Shift Right                       | 0 - C<br>b7 b0                                                                        | <b>1</b> | <b>1</b>       | INH                                     | 44                         |                                           | 1                     |
| MOV opr8a,opr8a<br>MOV #opr8i,opr8a<br>MOV D[X],opr8a<br>MOV opr8a,D[X]<br>MOV #opr8i,D[X] | Move                                      | $(M)_{destination} \leftarrow (M)_{source}$                                           | <b>1</b> |                | DD<br>IMD<br>IX/DIR<br>DIR/IX<br>IMM/IX | 4E<br>3E<br>4E<br>4E<br>3E | dd dd<br>ii dd<br>0E dd<br>dd 0E<br>ii 0E | 5<br>4<br>5<br>5<br>4 |
| NOP                                                                                        | No Operation                              | None                                                                                  | _        | _              | INH                                     | AC                         |                                           | 1                     |
| ORA #opr8i<br>ORA opr8a<br>ORA ,X <sup>(1)</sup><br>ORA X                                  | Inclusive OR<br>Accumulator and<br>Memory | $\begin{array}{l} A \leftarrow (A) \mid (M) \\ A \leftarrow (A) \mid (X) \end{array}$ | <b>1</b> | _              | IMM<br>DIR<br>IX<br>DIR                 | AA<br>BA<br>BA<br>BA       | ii<br>dd<br>0E<br>0F                      | 2<br>3<br>3<br>3      |
| ROLA                                                                                       | Rotate Left through Carry                 | b7 b0                                                                                 | <b>1</b> | <b>1</b>       | INH                                     | 49                         |                                           | 1                     |
| RORA                                                                                       | Rotate Right through<br>Carry             | b7 b0                                                                                 | <b>1</b> | <b>1</b>       | INH                                     | 46                         |                                           | 1                     |
| RTS                                                                                        | Return from Subroutine                    | Pull PC from shadow PC                                                                | <u> </u> | _              | INH                                     | BE                         |                                           | 3                     |
| SBC #opr8i<br>SBC opr8a<br>SBC ,X (1)<br>SBC X                                             | Subtract with Carry                       | $A \leftarrow (A) - (M) - (C)$ $A \leftarrow (A) - (X) - (C)$                         | <b>1</b> | <b>1</b>       | IMM<br>DIR<br>IX<br>DIR                 | A2<br>B2<br>B2<br>B2       | ii<br>dd<br>0E<br>0F                      | 2<br>3<br>3<br>3      |
| SEC                                                                                        | Set Carry Bit                             | C ← 1                                                                                 | _        | 1              | INH                                     | 39                         |                                           | 1                     |
| SHA                                                                                        | Swap Shadow PC High with A                | A ⇔ SPCH                                                                              | -        | _              | INH                                     | 45                         |                                           | 1                     |
| SLA                                                                                        | Swap Shadow PC Low with A                 | A ⇔ SPCL                                                                              | _        | _              | INH                                     | 42                         |                                           | 1                     |
| STA opr8a<br>STA opr5a<br>STA ,X <sup>(1)</sup><br>STA X                                   | Store Accumulator in Memory               | M ← (A)                                                                               | <b>1</b> | _              | DIR<br>SRT<br>IX<br>SRT                 | B7<br>Ex/Fx<br>EE<br>EF    | dd                                        | 3<br>2<br>2<br>2      |
| STX opr8a (1)                                                                              | Store Index Register in Memory            | $M \leftarrow (X)$                                                                    | <b>1</b> | _              | DIR                                     | 4E                         | 0F dd                                     | 5                     |
| STOP                                                                                       | Put MCU into stop mode                    |                                                                                       | _        | _              | INH                                     | AE                         |                                           | 2+                    |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



Table 8-1. Instruction Set Summary (Sheet 6 of 6)

| Source<br>Form                                              | Description            | Operation                                         | c        | ect<br>n<br>CR | Address<br>Mode                | Opcode                             | Operand                       | Cycles           |
|-------------------------------------------------------------|------------------------|---------------------------------------------------|----------|----------------|--------------------------------|------------------------------------|-------------------------------|------------------|
|                                                             |                        |                                                   | Z        | С              | ₹ _                            | 0                                  | 0                             | 0                |
| SUB #opr8i<br>SUB opr8a<br>SUB opr4a<br>SUB ,X (1)<br>SUB X | Subtract               | $A \leftarrow (A) - (M)$ $A \leftarrow (A) - (X)$ | 1        | <b>1</b>       | IMM<br>DIR<br>TNY<br>IX<br>DIR | A0<br>B0<br>7 <i>x</i><br>7E<br>7F | ii<br>dd                      | 2 3 3 3 3        |
| TAX <sup>(1)</sup>                                          | Transfer A to X        | X ← (A)                                           | <b>1</b> | _              | INH                            | EF                                 |                               | 2                |
| TST opr8a (1) TSTA (1) TST ,X (1) TSTX (1)                  | Test for Zero          | (M) – \$00<br>(A) – \$00<br>(X) – \$00            | <b>1</b> | _              | DD<br>INH<br>IX<br>INH         | 4E<br>AA<br>4E<br>4E               | dd dd<br>00<br>0E 0E<br>0F 0F | 5<br>2<br>5<br>5 |
| TXA <sup>(1)</sup>                                          | Transfer X to A        | A ← (X)                                           | <b>1</b> | —              | INH                            | CF                                 |                               | 3                |
| WAIT                                                        | Put MCU into WAIT mode |                                                   |          | _              | INH                            | AF                                 |                               | 2+               |

<sup>1.</sup> This is a pseudo instruction supported by the normal RS08 instruction set.

<sup>2.</sup> This instruction is different from that of the HC08 and HCS08 in that the RS08 does not auto-increment the index register.



Table 8-2. Opcode Map

|      | DIR             | DIR            | TNY          | DIR/REL       | INH                | TNY          | TNY          | TNY          | SRT          | SRT          | IMM/INH       | DIR/EXT           | SRT               | SRT          | SRT          | SRT            |
|------|-----------------|----------------|--------------|---------------|--------------------|--------------|--------------|--------------|--------------|--------------|---------------|-------------------|-------------------|--------------|--------------|----------------|
| HIGH | 0               | 1              | 2            | 3             | 4                  | 5            | 6            | 7            | 8            | 9            | A             | В                 | С                 | D            | E            | F              |
| 0    | BRSET0<br>3 DIR | BSET0<br>2 DIR | INC<br>1 TNY | BRA<br>2 REL  |                    | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | SUB<br>2 IMM  | SUB<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 1    | BRCLR0<br>3 DIR | BCLR0<br>2 DIR | INC<br>1 TNY | CBEQ<br>3 DIR | CBEQA<br>3 IMM     | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | CMP<br>2 IMM  | CMP<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 2    | BRSET1<br>3 DIR | BSET1<br>2 DIR | INC<br>1 TNY |               | SLA<br>1 INH       | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | SBC<br>2 IMM  | SBC<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 3    | BRCLR1<br>3 DIR | BCLR1<br>2 DIR | INC<br>1 TNY |               | COMA<br>1 INH      | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT |               |                   | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 4    | BRSET2<br>3 DIR | BSET2<br>2 DIR | INC<br>1 TNY | BCC<br>2 REL  | LSRA<br>1 INH      | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | AND<br>2 IMM  | AND<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 5    | BRCLR2<br>3 DIR | BCLR2<br>2 DIR | INC<br>1 TNY | BCS<br>2 REL  | SHA<br>1 INH       | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT |               |                   | 3<br>LDA<br>1 SRT | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 6    | BRSET3<br>3 DIR | BSET3<br>2 DIR | INC<br>1 TNY | BNE<br>2 REL  | 1<br>RORA<br>1 INH | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | LDA<br>2 IMM  | 3<br>LDA<br>2 DIR | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 7    | BRCLR3<br>3 DIR | BCLR3<br>2 DIR | INC<br>1 TNY | BEQ<br>2 REL  |                    | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT |               | STA<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| 8    | BRSET4<br>3 DIR | BSET4<br>2 DIR | INC<br>1 TNY | CLC<br>1 INH  | 1<br>LSLA<br>1 INH | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | EOR<br>2 IMM  | EOR<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| 9    | BRCLR4<br>3 DIR | BCLR4<br>2 DIR | INC<br>1 TNY | SEC<br>1 INH  | 1<br>ROLA<br>1 INH | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | ADC<br>2 IMM  | ADC<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| A    | BRSET5<br>3 DIR | BSET5<br>2 DIR | INC<br>1 TNY | DEC<br>2 DIR  | DECA<br>1 INH      | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | ORA<br>2 IMM  | ORA<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| В    | BRCLR5<br>3 DIR | BCLR5<br>2 DIR | INC<br>1 TNY | DBNZ<br>3 DIR | DBNZA<br>2 INH     | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | ADD<br>2 IMM  | ADD<br>2 DIR      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| С    | BRSET6<br>3 DIR | BSET6<br>2 DIR | INC<br>1 TNY | INC<br>2 DIR  | INCA<br>1 INH      | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | NOP<br>1 INH  | JMP<br>3 EXT      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| D    | BRCLR6<br>3 DIR | BCLR6<br>2 DIR | INC<br>1 TNY |               |                    | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | BSR<br>2 REL  | JSR<br>3 EXT      | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA 2<br>1 SRT |
| E    | BRSET7<br>3 DIR | BSET7<br>2 DIR | INC<br>1 TNY | MOV<br>3 IMD  | MOV<br>3 DD        | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | STOP<br>1 INH | RTS<br>1 INH      | 3<br>LDA<br>1 SRT | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |
| F    | BRCLR7<br>3 DIR | BCLR7<br>2 DIR | INC<br>1 TNY | CLR<br>2 DIR  | CLRA<br>1 INH      | DEC<br>1 TNY | ADD<br>1 TNY | SUB<br>1 TNY | CLR<br>1 SRT | CLR<br>1 SRT | WAIT<br>1 INH | BGND<br>1 INH     | LDA<br>1 SRT      | LDA<br>1 SRT | STA<br>1 SRT | STA<br>1 SRT   |

INH Inherent REL Relative
IMM Immediate SRT Short
DIR Direct TNY Tiny
EXT Extended
DD Direct-Direct IMD Immediate-Direct

High Byte of Opcode in Hexadecimal B

Low Byte of Opcode in Hexadecimal

0 SUB Opcode Mnemonic Number of Bytes / Addressing Mode

Gray box is decoded as illegal instruction





# **Chapter 9 Analog Comparator (RS08ACMPV1)**

#### 9.1 Introduction

The analog comparator module (ACMP) provides a circuit for comparing two analog input voltages or for comparing one analog input voltage with an internal bandgap reference voltage. The comparator circuit can operate across the full range of the supply voltage (rail to rail operation).

Figure 9-1 shows the MC9RS08KA8 block diagram with the ACMP highlighted.



Figure 9-1. MC9RS08KA8 Series Block Diagram Highlighting ACMP Block and Pins



Analog Comparator (RS08ACMPV1)

#### 9.1.1 Features

The ACMP has the following features:

- Full rail-to-rail supply operation
- Less than 40 mV of input offset
- Less than 15 mV of hysteresis
- Selectable interrupt on rising edge, falling edge, or either rising or falling edges of comparator output
- Option to compare to fixed internal bandgap reference voltage
- Option to allow comparator output to be visible on a pin, ACMPO
- Remains operational in stop mode

## 9.1.2 Modes of Operation

This section defines the ACMP operation in wait, stop, and background debug modes.

## 9.1.2.1 Operation in Wait Mode

The ACMP continues to operate in wait mode if enabled before executing the WAIT instruction. Therefore, the ACMP can be used to bring the MCU out of wait mode if the ACMP interrupt is enabled (ACIE = 1). For lowest possible current consumption, the ACMP must be disabled by software if not required as an interrupt source during wait mode.

## 9.1.2.2 Operation in Stop Mode

The ACMP continues to operate in stop mode if enabled and compare operation remains active. If ACOPE is enabled, comparator output operates as in the normal operating mode and comparator output is placed onto the external pin. The MCU is brought out of stop when a compare event occurs and ACIE is enabled; ACF flag sets accordingly.

If stop is exited with a reset, the ACMP will be put into its reset state.

# 9.1.2.3 Operation in Active Background Mode

When the MCU is in active background mode, the ACMP will continue to operate normally.

# 9.1.3 Block Diagram

The block diagram for the analog comparator module is shown in Figure 9-2.





Figure 9-2. Analog Comparator (ACMP) Block Diagram

# 9.2 External Signal Description

The ACMP has two analog input pins, ACMP+ and ACMP-, and one digital output pin, ACMPO. Each of the input pins can accept an input voltage that varies across the full operating voltage range of the MCU. As shown in Figure 9-2, the ACMP- pin is connected to the inverting input of the comparator, and the ACMP+ pin is connected to the non-inverting input of the comparator if ACBGS=0. As shown in Figure 9-2, the ACMPO pin can be enabled to drive an external pin.

The signal properties of ACMP are shown in Table 9-1.

| Signal | Function                                                | I/O |
|--------|---------------------------------------------------------|-----|
| ACMP-  | Inverting analog input to the ACMP (Minus input)        | I   |
| ACMP+  | Non-inverting analog input to the ACMP (Positive input) | I   |
| ACMPO  | Digital output of the ACMP                              | 0   |

**Table 9-1. Signal Properties** 

# 9.3 Register Definition

The ACMP includes one register:

An 8-bit status and control register

Refer to the direct-page register summary in the memory chapter of this data sheet for the absolute address assignments for all ACMP registers.



Analog Comparator (RS08ACMPV1)

# 9.3.1 ACMP Status and Control Register (ACMPSC)

ACMPSC contains the status flag and control bits which are used to enable and configure the ACMP.



Figure 9-3. ACMP Status and Control Register (ACMPSC)

**Table 9-2. ACMPSC Field Descriptions** 

| Field        | Description                                                                                                                                                                                                                                                                                                                               |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ACME    | Analog Comparator Module Enable — ACME enables the ACMP module.  O ACMP not enabled.  1 ACMP is enabled.                                                                                                                                                                                                                                  |
| 6<br>ACBGS   | Analog Comparator Bandgap Select — ACBGS is used to select between the internal bandgap reference voltage or the ACMP+ pin as the non-inverting input of the analog comparator.  0 External pin ACMP+ selected as non-inverting input to comparator.  1 Internal bandgap reference voltage selected as non-inverting input to comparator. |
| 5<br>ACF     | Analog Comparator Flag — ACF is set when a compare event occurs. Compare events are defined by ACMOD. ACF is cleared by writing a one to ACF.  O Compare event has not occurred.  Compare event has occurred.                                                                                                                             |
| 4<br>ACIE    | Analog Comparator Interrupt Enable — ACIE enables the interrupt for the ACMP. When ACIE is set, an interrupt will be asserted when ACF is set.  0 Interrupt disabled.  1 Interrupt enabled.                                                                                                                                               |
| 3<br>ACO     | <b>Analog Comparator Output</b> — Reading ACO will return the current value of the analog comparator output. ACO is reset to a 0 and will read as a 0 when the ACMP is disabled (ACME = 0).                                                                                                                                               |
| 2<br>ACOPE   | Analog Comparator Output Pin Enable — ACOPE is used to enable the comparator output to be placed onto the external pin, ACMPO. ACOPE will only control the pin if the ACMP is active (ACME=1).  O Analog comparator output not available on ACMPO.  1 Analog comparator output is driven out on ACMPO.                                    |
| 1:0<br>ACMOD | Analog Comparator Mode — ACMOD selects the type of compare event which sets ACF.  00 Encoding 0 — Comparator output falling edge.  01 Encoding 1 — Comparator output rising edge.  10 Encoding 2 — Comparator output falling edge.  11 Encoding 3 — Comparator output rising or falling edge.                                             |

# 9.4 Functional Description

The analog comparator can be used to compare two analog input voltages applied to ACMP+ and ACMP-; or it can be used to compare an analog input voltage applied to ACMP- with an internal bandgap reference



voltage. ACBGS is used to select between the bandgap reference voltage or the ACMP+ pin as the input to the non-inverting input of the analog comparator.

The comparator output is high when the non-inverting input is greater than the inverting input, and it is low when the non-inverting input is less than the inverting input. ACMOD is used to select the condition which will cause ACF to be set. ACF can be set on a rising edge of the comparator output, a falling edge of the comparator output, or either a rising or a falling edge (toggle). The comparator output can be read directly through ACO. The comparator output can also be driven onto the ACMPO pin using ACOPE.

#### NOTE

Comparator inputs are high impedance analog pins which are sensitive to noise. Noisy  $V_{DD}$  and/or pin toggling adjacent to the analog inputs may cause the comparator offset/hysteresis performance to exceed the specified values. Maximum source impedance is restricted to the value specified in MC9RS08KA8 Series  $Data\ Sheet$ . To achieve maximum performance device is recommended to enter WAIT/STOP mode for ACMP measurement and adjacent pin toggling must be avoided.



Analog Comparator (RS08ACMPV1)



# Chapter 10 10-bit Analog-to-Digital Converter (RS08ADC10V1)

## 10.1 Introduction

The 10-bit analog-to-digital converter (ADC) is a successive approximation ADC designed for operation within an integrated microcontroller system-on-chip.

Figure 10-1 shows the MC9RS08KA8 series with the ADC module and pins highlighted.



Figure 10-1. MC9RS08KA8 Series Block Diagram Highlighting ADC Block and Pins



Chapter 10 10-bit Analog-to-Digital Converter (RS08ADC10V1)

## 10.1.1 Module Configurations

This section provides device-specific information for configuring the ADC on MC9RS08KA8 series devices.

## 10.1.1.1 Analog Supply and Voltage Reference Connections

The  $V_{DDAD}$  and  $V_{REFH}$  sources for the ADC are internally connected to the  $V_{DD}$  pin. The  $V_{SSAD}$  and  $V_{REFL}$  sources for the ADC are internally connected to the  $V_{SS}$  pin.

#### 10.1.1.2 Alternate Clock

The ADC can perform conversions using the MCU bus clock, the bus clock divided by two, or the local asynchronous clock (ADACK) within the module. The alternate clock, ALTCLK, input for the MC9RS08KA8 series MCU devices is not implemented.

## 10.1.1.3 Hardware Trigger

The ADC hardware trigger ADHWT is output from the real-time interrupt (RTI) counter. ICSERCLK or a nominal 1 kHz clock source within the RTI block can clock the RTI counter.

The input clock frequency and the RTIS bits determine the RTI period. The RTI counter is a free-running counter that generates an overflow at the RTI rate determined by the RTIS bits. When the ADC hardware trigger is enabled, a conversion initiates upon an RTI counter overflow.

The RTI can be configured to cause a hardware trigger in MCU run, wait, and stop.

#### NOTE

To get quick RTI hardware trigger, the RTI clock source must be a high frequency external clock source.

# 10.1.1.4 Analog Pin Enables

The ADC on MC9RS08KA8 series devices contains only two analog pin enable registers, APCTL1 and APCTL2.

The ADC channel assignments for the MC9RS08KA8 series devices are shown in the table below. Reserved channels convert to an unknown value. Channels which are connected to an I/O pin have an associated pin control bit as shown.

**ADCH** Channel Pin Control Input 00000 AD0 PTA0//ADP0 ADPC0 00001 AD1 PTA1/ADP1 ADPC1 AD2 00010 PTA2/ADP2 ADPC2 00011 AD3 PTA3/ADP3 ADPC3 PTB0/ADP4 AD4 00100 ADPC4 00101 AD5 PTB1/ADP5 ADPC5

Table 10-1. ADC Channel Assignment

| ADCH | Channel | Input | Pin Control |
|------|---------|-------|-------------|
|      |         |       |             |
|      |         |       |             |
|      |         |       |             |
|      |         |       |             |
|      |         |       |             |
|      |         |       |             |

MC9RS08KA8 Series Reference Manual, Rev. 4



Table 10-1. ADC Channel Assignment (continued)

| ADCH  | Channel | Input      | Pin Control |
|-------|---------|------------|-------------|
| 00110 | AD6     | PTB2/ADP6  | ADPC6       |
| 00111 | AD7     | PTB3/ADP7  | ADPC7       |
| 01000 | AD8     | PTC0/ADP8  | ADPC8       |
| 01001 | AD9     | PTC1/ADP9  | ADPC9       |
| 01010 | AD10    | PTC2/ADP10 | ADPC10      |
| 01011 | AD11    | PTC3/ADP11 | ADPC11      |
|       |         |            |             |
|       |         |            |             |
|       |         |            |             |
|       |         |            |             |
|       |         |            |             |

| ADCH  | Channel            | Input    | Pin Control |
|-------|--------------------|----------|-------------|
|       |                    |          |             |
|       |                    |          |             |
|       |                    |          |             |
|       |                    |          |             |
|       |                    |          |             |
|       |                    |          |             |
| 11100 | Reserved           | N/A      | N/A         |
| 11101 | $V_{REFH}$         | $V_{DD}$ | N/A         |
| 11110 | $V_{REFL}$         | $V_{SS}$ | N/A         |
| 11111 | module<br>disabled | None     | N/A         |

# 10.1.1.5 Low-Power Mode Operation

The ADC can run in stop mode but requires LVDSE and LVDE in SPMSC1 to be set.



Analog-to-Digital Converter (RS08ADC10V1)

#### 10.1.2 Features

Features of the ADC module include:

- Linear successive approximation algorithm with 10 bits resolution.
- Up to 28 analog inputs.
- Output formatted in 10- or 8-bit right-justified format.
- Single or continuous conversion (automatic return to idle after single conversion).
- Configurable sample time and conversion speed/power.
- Conversion complete flag and interrupt.
- Input clock selectable from up to four sources.
- Operation in wait or stop modes for lower noise operation.
- Asynchronous clock source for lower noise operation.
- Selectable asynchronous hardware conversion trigger.
- Automatic compare with interrupt for less-than, or greater-than or equal-to, programmable value.

# 10.1.3 Block Diagram

Figure 10-2 provides a block diagram of the ADC module.





Figure 10-2. ADC Block Diagram

# 10.2 External Signal Description

The ADC module supports up to 28 separate analog inputs. It also requires four supply/reference/ground connections.

Name
Function

AD27–AD0
Analog Channel inputs

V<sub>REFH</sub>
High reference voltage

V<sub>REFL</sub>
Low reference voltage

V<sub>DDAD</sub>
Analog power supply

V<sub>SSAD</sub>
Analog ground

**Table 10-2. Signal Properties** 



Analog-to-Digital Converter (RS08ADC10V1)

#### Analog Power (V<sub>DDAD</sub>) 10.2.1

The ADC analog portion uses  $V_{DDAD}$  as its power connection. In some packages,  $V_{DDAD}$  is connected internally to  $V_{DD}$ . If externally available, connect the  $V_{DDAD}$  pin to the same voltage potential as  $V_{DD}$ . External filtering might be necessary to ensure clean V<sub>DDAD</sub> for good results.

#### 10.2.2 Analog Ground ( $V_{SSAD}$ )

The ADC analog portion uses V<sub>SSAD</sub> as its ground connection. In some packages, V<sub>SSAD</sub> is connected internally to  $V_{SS}$ . If externally available, connect the  $V_{SSAD}$  pin to the same voltage potential as  $V_{SS}$ .

#### **Voltage Reference High (VREFH)** 10.2.3

V<sub>REFH</sub> is the high reference voltage for the converter. In some packages, V<sub>REFH</sub> is connected internally to  $V_{DDAD}$ . If externally available,  $V_{REFH}$  can be connected to the same potential as  $V_{DDAD}$ , or can be driven by an external source that is between the minimum  $V_{DDAD}$  spec and the  $V_{DDAD}$  potential ( $V_{REFH}$  must never exceed V<sub>DDAD</sub>).

#### **Voltage Reference Low (V<sub>RFFI</sub>)** 10.2.4

V<sub>REFL</sub> is the low reference voltage for the converter. In some packages, V<sub>REFL</sub> is connected internally to  $V_{SSAD}$ . If externally available, connect the  $V_{REFL}$  pin to the same voltage potential as  $V_{SSAD}$ .

#### 10.2.5 Analog Channel Inputs (ADx)

The ADC module supports up to 28 separate analog inputs. An input is selected for conversion through the ADCH channel select bits.

#### 10.3 **Register Definition**

These memory mapped registers control and monitor operation of the ADC:

- Status and control register, ADCSC1 and ADCSC2
- Data result registers, ADCRH and ADCRL
- Compare value registers, ADCCVH and ADCCVL
- Configuration register, ADCCFG
- Pin enable registers, APCTL1, APCTL2, APCTL3

#### 10.3.1 Status and Control Register 1 (ADCSC1)

This section describes the function of the ADC status and control register 1 (ADCSC1). Writing ADCSC1 aborts the current conversion and initiates a new conversion (if the ADCH bits are equal to a value other than all 1s).





Figure 10-3. Status and Control Register (ADCSC1)

Table 10-3. ADCSC1 Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>COCO   | Conversion Complete Flag — The COCO flag is a read-only bit which is set each time a conversion is completed when the compare function is disabled (ACFE = 0). When the compare function is enabled (ACFE = 1) the COCO flag is set upon completion of a conversion only if the compare result is true. This bit is cleared whenever ADCSC1 is written or whenever ADCRL is read.  0 Conversion not completed 1 Conversion completed                                                                                                                                                                                                                                                                                         |
| 6<br>AIEN   | Interrupt Enable — AIEN enables conversion complete interrupts. When COCO becomes set while AIEN is high, an interrupt is asserted.  0 Conversion complete interrupt disabled 1 Conversion complete interrupt enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5<br>ADCO   | Continuous Conversion Enable — ADCO is used to enable continuous conversions.  One conversion following a triggered operation  Continuous conversions initiated following a triggered operation is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4:0<br>ADCH | Input Channel Select — The ADCH bits form a 5-bit field which selects one of the input channels. The input channels are detailed in Figure 10-4.  The successive approximation converter subsystem is turned off when the channel select bits are all set to 1. This feature allows for explicit disabling of the ADC and isolation of the input channel from all sources. Terminating continuous conversions this way prevents an additional, single conversion from being performed. It is not necessary to set the channel select bits to all 1s to place the ADC in a low-power state when continuous conversions are not enabled because the module automatically enters a low-power state when a conversion completes. |

<sup>1</sup> See Table 10-4 for how to specify a hardware or software trigger type (ADTRG).

Figure 10-4. Input Channel Select

| ADCH  | Input Select |
|-------|--------------|
| 00000 | AD0          |
| 00001 | AD1          |
| 00010 | AD2          |
| 00011 | AD3          |
| 00100 | AD4          |
| 00101 | AD5          |
| 00110 | AD6          |
| 00111 | AD7          |

| ADCH  | Input Select |
|-------|--------------|
| 10000 | AD16         |
| 10001 | AD17         |
| 10010 | AD18         |
| 10011 | AD19         |
| 10100 | AD20         |
| 10101 | AD21         |
| 10110 | AD22         |
| 10111 | AD23         |

#### MC9RS08KA8 Series Reference Manual, Rev. 4

Analog-to-Digital Converter (RS08ADC10V1)

| ADCH  | Input Select |
|-------|--------------|
| 01000 | AD8          |
| 01001 | AD9          |
| 01010 | AD10         |
| 01011 | AD11         |
| 01100 | AD12         |
| 01101 | AD13         |
| 01110 | AD14         |
| 01111 | AD15         |

| ADCH  | Input Select      |
|-------|-------------------|
| 11000 | AD24              |
| 11001 | AD25              |
| 11010 | AD26              |
| 11011 | AD27              |
| 11100 | Reserved          |
| 11101 | V <sub>REFH</sub> |
| 11110 | V <sub>REFL</sub> |
| 11111 | Module disabled   |

# 10.3.2 Status and Control Register 2 (ADCSC2)

The ADCSC2 register is used to control the compare function, conversion trigger and conversion active of the ADC module.



<sup>&</sup>lt;sup>1</sup> Bits 1 and 0 are reserved bits that must always be written to 0.

Figure 10-5. Status and Control Register 2 (ADCSC2)

Table 10-4. ADCSC2 Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADACT | Conversion Active — ADACT indicates that a conversion is in progress. ADACT is set when a conversion is initiated and cleared when a conversion is completed or aborted.  O Conversion not in progress  Conversion in progress                                                           |
| 6<br>ADTRG | Conversion Trigger Select — ADTRG selects the type of trigger to be used for initiating a conversion.  O Software trigger selected.(initiates a conversion following a write to ADCSC1).  Hardware trigger selected.(initiates a conversion following the assertion of the ADHWT input). |
| 5<br>ACFE  | Compare Function Enable — ACFE is used to enable the compare function.  O Compare function disabled  Compare function enabled                                                                                                                                                            |
| 4<br>ACFGT | Compare Function Greater Than Enable — ACFGT configures the compare function to trigger upon conversion of the input being monitored.  O Compare triggered when input is less than compare level  Compare triggered when input is greater than or equal to compare level                 |

#### MC9RS08KA8 Series Reference Manual, Rev. 4



# 10.3.3 Data Result High Register (ADCRH)

ADCRH contains the upper two bits of the result of a 10-bit conversion. When configured for 8-bit conversions both ADR8 and ADR9 are equal to zero. ADCRH is updated each time a conversion completes except when automatic compare is enabled and the compare condition is not met. In 10-bit MODE, reading ADCRH prevents the ADC from transferring subsequent conversion results into the result registers until ADCRL is read. If ADCRL is not read until after the next conversion is completed, then the intermediate conversion result will be lost. In 8-bit mode there is no interlocking with ADCRL. In the case that the MODE bits are changed, any data in ADCRH becomes invalid.



Figure 10-6. Data Result High Register (ADCRH)

# 10.3.4 Data Result Low Register (ADCRL)

ADCRL contains the lower eight bits of the result of a 10-bit conversion, and all eight bits of an 8-bit conversion. This register updates each time a conversion completes except when an automatic compare is enabled and the compare condition is not met. In 10-bit mode, reading ADCRH prevents the ADC from transferring subsequent conversion results into the result registers until ADCRL is read. If ADCRL is not read until after the next conversion completes, then the intermediate conversion results are lost. In 8-bit mode, there is no interlocking with ADCRH. When MODE bits are changed, data in ADCRL becomes invalid.



Figure 10-7. Data Result Low Register (ADCRL)

# 10.3.5 Compare Value High Register (ADCCVH)

This register holds the upper two bits of the 10-bit compare value. These bits are compared to the upper two bits of the result following a conversion in 10-bit mode when the compare function is enabled. In 8-bit operation, ADCCVH is not used during compare.

#### Analog-to-Digital Converter (RS08ADC10V1)



Figure 10-8. Compare Value High Register (ADCCVH)

# 10.3.6 Compare Value Low Register (ADCCVL)

This register holds the lower 8 bits of the 10-bit compare value, or all 8 bits of the 8-bit compare value. Bits ADCV7:ADCV0 are compared to the lower 8 bits of the result following a conversion in 10-bit or 8-bit mode.



Figure 10-9. Compare Value Low Register(ADCCVL)

# 10.3.7 Configuration Register (ADCCFG)

ADCCFG is used to select the mode of operation, clock source, clock divide, and configure for low power or long sample time.



Figure 10-10. Configuration Register (ADCCFG)

Table 10-5. ADCCFG Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADLPC  | Low Power Configuration — ADLPC controls the speed and power configuration of the successive approximation converter. This optimize power consumption when higher sample rates are not required.  0 High speed configuration  1 Low power configuration: {FC31} power is reduced at the expense of maximum clock speed. |
| 6:5<br>ADIV | Clock Divide Select — ADIV selects the divide ratio used by the ADC to generate the internal clock ADCK.  Table 10-6 shows the available clock configurations.                                                                                                                                                          |



#### **Table 10-5. ADCCFG Register Field Descriptions (continued)**

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>ADLSMP   | Long Sample Time Configuration — ADLSMP selects between long and short sample periods. This adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required.  O Short sample time  Long sample time |
| 3:2<br>MODE   | Conversion Mode Selection — MODE bits are used to select between 10- or 8-bit operation. See Table 10-7.                                                                                                                                                                                                                                                                                                                                      |
| 1:0<br>ADICLK | Input Clock Select — ADICLK bits select the input clock source to generate the internal clock ADCK. See Table 10-8.                                                                                                                                                                                                                                                                                                                           |

#### **Table 10-6. Clock Divide Select**

| ADIV | Divide Ratio | Clock Rate      |
|------|--------------|-----------------|
| 00   | 1            | Input clock     |
| 01   | 2            | Input clock ÷ 2 |
| 10   | 4            | Input clock ÷ 4 |
| 11   | 8            | Input clock ÷ 8 |

#### **Table 10-7. Conversion Modes**

| MODE | Mode Description         |
|------|--------------------------|
| 00   | 8-bit conversion (N=8)   |
| 01   | Reserved                 |
| 10   | 10-bit conversion (N=10) |
| 11   | Reserved                 |

## Table 10-8. Input Clock Select

| ADICLK | Selected Clock Source      |
|--------|----------------------------|
| 00     | Bus clock                  |
| 01     | Bus clock divided by 2     |
| 10     | Alternate clock (ALTCLK)   |
| 11     | Asynchronous clock (ADACK) |



Analog-to-Digital Converter (RS08ADC10V1)

# 10.3.8 Pin Control 1 Register (APCTL1)

The pin control registers disable the I/O port control of MCU pins used as analog inputs. APCTL1 controls the pins associated with channels 0–7 of the ADC module.



Figure 10-11. Pin Control 1 Register (APCTL1)

Table 10-9. APCTL1 Register Field Descriptions

| Field      | Description                                                                                                                                      |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7<br>ADPC7 | ADC Pin Control 7 — ADPC7 is used to control the pin associated with channel AD7.  0 AD7 pin I/O control enabled  1 AD7 pin I/O control disabled |  |
| 6<br>ADPC6 | ADC Pin Control 6 — ADPC6 is used to control the pin associated with channel AD6.  O AD6 pin I/O control enabled  AD6 pin I/O control disabled   |  |
| 5<br>ADPC5 | ADC Pin Control 5 — ADPC5 is used to control the pin associated with channel AD5.  0 AD5 pin I/O control enabled  1 AD5 pin I/O control disabled |  |
| 4<br>ADPC4 | ADC Pin Control 4 — ADPC4 is used to control the pin associated with channel AD4.  0 AD4 pin I/O control enabled  1 AD4 pin I/O control disabled |  |
| 3<br>ADPC3 | ADC Pin Control 3 — ADPC3 is used to control the pin associated with channel AD3.  0 AD3 pin I/O control enabled  1 AD3 pin I/O control disabled |  |
| 2<br>ADPC2 | ADC Pin Control 2 — ADPC2 is used to control the pin associated with channel AD2.  0 AD2 pin I/O control enabled  1 AD2 pin I/O control disabled |  |
| 1<br>ADPC1 | ADC Pin Control 1 — ADPC1 is used to control the pin associated with channel AD1.  0 AD1 pin I/O control enabled 1 AD1 pin I/O control disabled  |  |
| 0<br>ADPC0 | ADC Pin Control 0 — ADPC0 is used to control the pin associated with channel AD0.  0 AD0 pin I/O control enabled  1 AD0 pin I/O control disabled |  |

# 10.3.9 Pin Control 2 Register (APCTL2)

APCTL2 is used to control channels 8–15 of the ADC module.





Figure 10-12. Pin Control 2 Register (APCTL2)

Table 10-10. APCTL2 Register Field Descriptions

| Field       | Description                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADPC15 | ADC Pin Control 15 — ADPC15 is used to control the pin associated with channel AD15.  0 AD15 pin I/O control enabled 1 AD15 pin I/O control disabled  |
| 6<br>ADPC14 | ADC Pin Control 14 — ADPC14 is used to control the pin associated with channel AD14.  0 AD14 pin I/O control enabled  1 AD14 pin I/O control disabled |
| 5<br>ADPC13 | ADC Pin Control 13 — ADPC13 is used to control the pin associated with channel AD13.  0 AD13 pin I/O control enabled  1 AD13 pin I/O control disabled |
| 4<br>ADPC12 | ADC Pin Control 12 — ADPC12 is used to control the pin associated with channel AD12.  0 AD12 pin I/O control enabled 1 AD12 pin I/O control disabled  |
| 3<br>ADPC11 | ADC Pin Control 11 — ADPC11 is used to control the pin associated with channel AD11.  0 AD11 pin I/O control enabled 1 AD11 pin I/O control disabled  |
| 2<br>ADPC10 | ADC Pin Control 10 — ADPC10 is used to control the pin associated with channel AD10.  0 AD10 pin I/O control enabled  1 AD10 pin I/O control disabled |
| 1<br>ADPC9  | ADC Pin Control 9 — ADPC9 is used to control the pin associated with channel AD9.  0 AD9 pin I/O control enabled  1 AD9 pin I/O control disabled      |
| 0<br>ADPC8  | ADC Pin Control 8 — ADPC8 is used to control the pin associated with channel AD8.  0 AD8 pin I/O control enabled  1 AD8 pin I/O control disabled      |

# 10.3.10 Pin Control 3 Register (APCTL3)

APCTL3 is used to control channels 16–23 of the ADC module.



Figure 10-13. Pin Control 3 Register (APCTL3)

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Table 10-11. APCTL3 Register Field Descriptions

| Field       | Description                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADPC23 | ADC Pin Control 23 — ADPC23 is used to control the pin associated with channel AD23.  0 AD23 pin I/O control enabled  1 AD23 pin I/O control disabled |
| 6<br>ADPC22 | ADC Pin Control 22 — ADPC22 is used to control the pin associated with channel AD22.  0 AD22 pin I/O control enabled  1 AD22 pin I/O control disabled |
| 5<br>ADPC21 | ADC Pin Control 21 — ADPC21 is used to control the pin associated with channel AD21.  0 AD21 pin I/O control enabled  1 AD21 pin I/O control disabled |
| 4<br>ADPC20 | ADC Pin Control 20 — ADPC20 is used to control the pin associated with channel AD20.  0 AD20 pin I/O control enabled  1 AD20 pin I/O control disabled |
| 3<br>ADPC19 | ADC Pin Control 19 — ADPC19 is used to control the pin associated with channel AD19.  0 AD19 pin I/O control enabled  1 AD19 pin I/O control disabled |
| 2<br>ADPC18 | ADC Pin Control 18 — ADPC18 is used to control the pin associated with channel AD18.  0 AD18 pin I/O control enabled  1 AD18 pin I/O control disabled |
| 1<br>ADPC17 | ADC Pin Control 17 — ADPC17 is used to control the pin associated with channel AD17.  0 AD17 pin I/O control enabled  1 AD17 pin I/O control disabled |
| 0<br>ADPC16 | ADC Pin Control 16 — ADPC16 is used to control the pin associated with channel AD16.  0 AD16 pin I/O control enabled 1 AD16 pin I/O control disabled  |

# 10.4 Functional Description

The ADC module is disabled during reset or when the ADCH bits are all high. The module is idle when a conversion has completed and another conversion has not been initiated. When idle, the module is in its lowest power state.

The ADC can perform an analog-to-digital conversion on any of the software selectable channels. The selected channel voltage is converted by a successive approximation algorithm into an 11-bit digital result. In 8-bit mode, the selected channel voltage is converted into a 9-bit digital result by a successive approximation algorithm.

When the conversion completes, the result is placed in the data registers (ADCRH and ADCRL). In 10-bit mode, the result is rounded to 10 bits and placed in ADCRH and ADCRL. In 8-bit mode, the result is rounded to 8 bits and placed in ADCRL. The conversion complete flag (COCO) is then set, and an interrupt is generated if the conversion complete interrupt has been enabled (AIEN = 1).

The ADC module can automatically compare a conversion result with the contents of its compare registers. Set the ACFE bit to enable the compare function and operate in conjunction with any of the conversion modes and configurations.



#### 10.4.1 Clock Select and Divide Control

One of four clock sources can be selected as the clock source for the ADC module. This clock source is then divided by a configurable value to generate the input clock to the converter (ADCK). The clock is selected from one of the following sources by means of the ADICLK bits.

- The bus clock, equal to the frequency at which the software is executed. This is the default selection following reset.
- The bus clock divided by 2. For higher bus clock rates, this allows a maximum divide by 16 of the bus clock.
- ALTCLK, as defined for this MCU (See module section introduction).
- The asynchronous clock (ADACK) This clock is generated from a clock source within the ADC module. When selected as the clock source this clock remains active while the MCU is in wait or stop mode and allows conversions in these modes for lower noise operation.

The selected clock's frequency must fall within the range specified for ADCK. If the available clocks are too slow, the ADC will not perform according to specifications. If the available clocks are too fast, the clock must be divided to the appropriate frequency. This divider is specified by the ADIV bits and can be divided by 1, 2, 4, or 8.

## 10.4.2 Input Select and Pin Control

The pin control registers (APCTL3, APCTL2, and APCTL1) disable the I/O port control of the pins used as analog inputs. When a pin control register bit is set, the following conditions are forced for the associated MCU pin:

- The output buffer is forced to its high impedance state.
- The input buffer is disabled. A read of the I/O port returns a zero for any pin with its input buffer disabled.
- The pullup is disabled.

# 10.4.3 Hardware Trigger

The ADC module enables ADHWT, a selectable asynchronous hardware conversion trigger, when the ADTRG bit is set. This source is not available on all MCUs. Consult the module introduction for information on the ADHWT source specific to this MCU.

When ADHWT source is available and hardware trigger is enabled (ADTRG=1), a conversion initiates on the rising edge of ADHWT. If a conversion is in progress when a rising edge occurs, the rising edge is ignored. In continuous convert configuration, only the initial rising edge to launch continuous conversions is observed. The hardware trigger function operates with any of the conversion modes and configurations.

#### 10.4.4 Conversion Control

Conversions can be performed in 10-bit mode or 8-bit mode as determined by the MODE bits. Conversions can be initiated by either a software or hardware trigger. In addition, the ADC module can be configured

Freescale Semiconductor

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Analog-to-Digital Converter (RS08ADC10V1)

for low power operation, long sample time, continuous conversion, and automatic compare of the conversion result to a software determined compare value.

## 10.4.4.1 Initiating Conversions

A conversion is initiated:

- A write to ADCSC1 (with ADCH bits not all 1s) if software triggered operation is selected.
- A hardware trigger (ADHWT) event if hardware triggered operation is selected.
- The transfer of the result to the data registers when continuous conversion is enabled.

If continuous conversions are enabled a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation, continuous conversions begin after ADCSC1 is written and continue until aborted. In hardware triggered operation, continuous conversions begin after a hardware trigger event and continue until aborted.

## 10.4.4.2 Completing Conversions

A conversion completes when the result transferred into the data-result registers, ADCRH and ADCRL. The setting of COCO. An interrupt is generated if AIEN is high when COCO is set.

A blocking mechanism prevents a new result from overwriting previous data in ADCRH and ADCRL if the previous data is in the process of being read while in 10-bit MODE (the ADCRH register has been read; the ADCRL register has not). When blocking is active, the data transfer is blocked, COCO is not set, and the new result is lost. In the case of single conversions with the compare function enabled and the compare condition false, blocking has no effect and ADC operation terminates. In all other cases, when a data transfer is blocked, another conversion initiates regardless of the state of ADCO (single or continuous conversions enabled).

If single conversions are enabled, the blocking mechanism could result in several discarded conversions and excess power consumption. To avoid this, the data registers must not be read after initiating a single conversion until the conversion completes.

# 10.4.4.3 Aborting Conversions

Any conversion in progress aborts when:

- A write to ADCSC1 occurs (the current conversion is aborted and a new conversion is initiated, if ADCH are not all 1s).
- A write to ADCSC2, ADCCFG, ADCCVH, or ADCCVL occurs. This indicates a mode of operation change has occurred and the current conversion is therefore invalid.
- The MCU is reset.
- The MCU enters stop mode with ADACK not enabled.

When a conversion is aborted, the contents of ADCRH and ADCRL, data registers is not altered but continues to be the values transferred after the completion of the last successful conversion. If a reset aborts the conversion, ADCRH and ADCRL return to their reset states.



#### 10.4.4.4 Power Control

The ADC module remains in idle until a conversion is initiated. If ADACK is selected as the conversion clock source, the ADACK clock generator is also enabled.

Setting ADLPC can reduce power consumption. resulting in a lower maximum value for  $f_{ADCK}$  (see the electrical specifications).

#### 10.4.4.5 Total Conversion Time

The total conversion time depends on the sample time (as determined by ADLSMP), the MCU bus frequency, the conversion mode (8-bit or 10-bit), and the frequency of the conversion clock ( $f_{ADCK}$ ). After the module becomes active, sampling of the input begins. ADLSMP is used to select between short and long sample times. When sampling completes, the converter is isolated from the input channel and a successive approximation algorithm is performed to determine the digital value of the analog signal. The conversion result transfers to ADCRH and ADCRL upon completion of the conversion algorithm.

- If the bus frequency is less than the  $f_{ADCK}$  frequency, precise sample time for continuous conversions cannot be guaranteed when short sample is enabled (ADLSMP=0).
- If the bus frequency is less than 1/11th of the f<sub>ADCK</sub> frequency, precise sample time for continuous conversions cannot be guaranteed when long sample is enabled (ADLSMP=1).

The maximum total conversion time for different conditions is summarized in Table 10-12.

| Conversion Type                                            | ADICLK | ADLSMP | Max Total Conversion Time           |
|------------------------------------------------------------|--------|--------|-------------------------------------|
| Single or first continuous 8-bit                           | 0x, 10 | 0      | 20 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 10-bit                          | 0x, 10 | 0      | 23 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 8-bit                           | 0x, 10 | 1      | 40 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 10-bit                          | 0x, 10 | 1      | 43 ADCK cycles + 5 bus clock cycles |
| Single or first continuous 8-bit                           | 11     | 0      | 5 μs + 20 ADCK + 5 bus clock cycles |
| Single or first continuous 10-bit                          | 11     | 0      | 5 μs + 23 ADCK + 5 bus clock cycles |
| Single or first continuous 8-bit                           | 11     | 1      | 5 μs + 40 ADCK + 5 bus clock cycles |
| Single or first continuous 10-bit                          | 11     | 1      | 5 μs + 43 ADCK + 5 bus clock cycles |
| Subsequent continuous 8-bit;<br>$f_{BUS} \ge f_{ADCK}$     | xx     | 0      | 17 ADCK cycles                      |
| Subsequent continuous 10-bit;<br>$f_{BUS} \ge f_{ADCK}$    | xx     | 0      | 20 ADCK cycles                      |
| Subsequent continuous 8-bit; $f_{BUS} \ge f_{ADCK}/11$     | xx     | 1      | 37 ADCK cycles                      |
| Subsequent continuous 10-bit;<br>$f_{BUS} \ge f_{ADCK}/11$ | xx     | 1      | 40 ADCK cycles                      |

Table 10-12. Total Conversion Time vs. Control Conditions

The chosen clock source and the divide ratio determine the maximum total conversion time. The clock source is selectable by the ADICLK bits, and the divide ratio is specified by the ADIV bits.



#### Analog-to-Digital Converter (RS08ADC10V1)

For example, you could use the following equation conversion time for a single conversion in 10-bit mode:

Conversion time = 
$$\frac{23 \text{ ADCK cyc}}{8 \text{ MHz/1}} + \frac{5 \text{ bus cyc}}{8 \text{ MHz}} = 3.5 \text{ }\mu\text{s}$$

Number of bus cycles =  $3.5 \mu s \times 8 MHz = 28 cycles$ 

where:

- **Mode**: 10-Bit

Input Clock Source: Bus ClockInput Clock Ratio: Divide by 1

Bus Frequency: 8 MHzConversion Time: 3.5 μs

#### NOTE

The ADCK frequency must be between  $f_{ADCK}$  minimum and  $f_{ADCK}$  maximum to meet ADC specifications.

## 10.4.5 Automatic Compare Function

The compare function can be configured to check for an upper or lower limit. After the input is sampled and converted, the result is added to the two's complement of the compare value (ADCCVH and ADCCVL). When comparing to an upper limit (ACFGT = 1), if the result is greater-than or equal-to the compare value, COCO is set. When comparing to a lower limit (ACFGT = 0), if the result is less than the compare value, COCO is set. The value generated by the addition of the conversion result and the two's complement of the compare value is transferred to ADCRH and ADCRL.

Following a conversion where the compare function is enabled, and the compare condition is not true, COCO is not set and no data is transferred to the result registers. An ADC interrupt is generated upon the setting of COCO if the ADC interrupt is enabled (AIEN = 1).

#### NOTE

The compare function can be used to monitor the voltage on a channel while the MCU is in wait or stop mode. The ADC interrupt wakes the MCU when the compare condition is met.

# 10.4.6 MCU Wait Mode Operation

The WAIT instruction puts the MCU in a lower power-consumption standby mode. Recovery is very fast because the clock sources remain active. If a conversion is in progress when the MCU enters wait mode, it continues until completion. Conversions can be initiated while the MCU is in wait mode by means of the hardware trigger or if continuous conversions are enabled.



While in wait mode, the bus clock, bus clock divided by two, and ADACK are available as conversion clock sources. Using ALTCLK as the conversion clock source in wait is dependent on the definition of ALTCLK for this MCU. Consult the module introduction for information on ALTCLK specific to this MCU.

A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from wait mode if the ADC interrupt is enabled (AIEN = 1).

# 10.4.7 MCU Stop Mode Operation

The STOP instruction puts the MCU in a low power-consumption standby mode during which most or all clock sources on the MCU are disabled.

# 10.4.7.1 Stop Mode With ADACK Disabled

If the asynchronous clock, ADACK, is not the conversion clock, executing a STOP instruction aborts the current conversion and places the ADC in its idle state. The contents of ADCRH and ADCRL are unaffected by stop mode. After exiting from stop mode, a software or hardware trigger is required to resume conversions.

## 10.4.7.2 Stop Mode With ADACK Enabled

If ADACK is the conversion clock, the ADC continues operation during stop mode. For guaranteed ADC operation, the MCU's voltage regulator must remain active during stop mode. Consult the module introduction for configuration information for this MCU.

If a conversion is in progress when the MCU enters stop mode, it continues until completion. Conversions can be initiated while the MCU is in stop mode by means of the hardware trigger or if continuous conversions are enabled.

A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from stop mode if the ADC interrupt is enabled (AIEN = 1).

#### **NOTE**

The ADC module to wake the system from low power stop and cause the MCU to begin consuming run-level currents without generating a system level interrupt. To prevent this, your application must ensure that the data transfer blocking mechanism (discussed in Section 10.4.4.2, "Completing Conversions.") is cleared when entering stop and continuing ADC conversions.

#### 10.5 Initialization Information

This section gives basic direction on how to initialize and configure the ADC module. Among other options, you can configure the module for:

- 8-bit or 10-bit resolution
- single or continuous conversion

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Analog-to-Digital Converter (RS08ADC10V1)

polled or interrupt approach

Refer to Table 10-6, Table 10-7, and Table 10-8 for information used in the following example.

#### NOTE

Hexadecimal values designated by a preceding 0x, binary values designated by a preceding %, and decimal values have no preceding character.

# **10.5.1 ADC Module Initialization Example**

Before the ADC module completes conversions, an initialization must be performed.

#### 10.5.1.1 Initialization Sequence

A typical initialization sequence is as follows:

- 1. Update the configuration register (ADCCFG) to select the input clock source and the divide ratio used to generate the internal clock, ADCK. Also used for selecting sample time and low-power configuration.
- 2. Update status and control register 2 (ADCSC2) to select the conversion trigger (hardware or software) and compare function options, if enabled.
- 3. Update status and control register 1 (ADCSC1) to select continuous or once-only conversions and to enable or disable conversion complete interrupts. Also, use this register to select the input channel on which conversions are to be performed.

## 10.5.1.2 Pseudo-Code Example

In this example, the ADC module is configured with interrupts enabled to perform a single 10-bit conversion at low power with a long sample time on input channel 1, where the internal ADCK clock is derived from the bus clock divided by 1.

#### ADCCFG = 0x98 (%10011000)

| Bit 7   | ADLPC  | 1  | Configures for low power (lowers maximum clock speed) |
|---------|--------|----|-------------------------------------------------------|
| Bit 6:5 | ADIV   | 00 | Sets ADCK to input clock ÷ 1                          |
| Bit 4   | ADLSMP | 1  | Configures for long sample time                       |
| Bit 3:2 | MODE   | 10 | Sets mode at 10-bit conversions                       |
| Bit 1:0 | ADICLK | 00 | Selects bus clock as input clock source               |
|         |        |    | _                                                     |

#### ADCSC2 = 0x00 (%00000000)

| Bit 7   | ADACT | 0  | Indicates if a conversion is in progress               |
|---------|-------|----|--------------------------------------------------------|
| Bit 6   | ADTRG | 0  | Selects software trigger                               |
| Bit 5   | ACFE  | 0  | Disables compare function                              |
| Bit 4   | ACFGT | 0  | Not used in this example                               |
| Bit 3:2 |       | 00 | Unimplemented or reserved, always reads zero           |
| Bit 1:0 |       | 00 | Reserved for Freescale internal use; always write zero |

## ADCSC1 = 0x41 (%01000001)



| Bit 7   | COCO        | 0     | Indicates when a conversion completes                           |
|---------|-------------|-------|-----------------------------------------------------------------|
| Bit 6   | <b>AIEN</b> | 1     | Enable conversion complete interrupt                            |
| Bit 5   | ADCO        | 0     | Specifies one conversion only (continuous conversions disabled) |
| Bit 4:0 | ADCH        | 00001 | Selects input channel 1 selected as ADC input channel           |

#### ADCRH/L = 0xxx

Holds results of conversion. Read high byte (ADCRH) before low byte (ADCRL) so that conversion data cannot be overwritten with data from the next conversion.

#### ADCCVH/L = 0xxx

Holds compare value when compare function enabled

#### APCTL1=0x02

AD1 pin I/O control disabled. All other AD pins remain general purpose I/O pins

#### APCTL2=0x00

All other AD pins remain general purpose I/O pins



Figure 10-14. Initialization Flowchart Example

# 10.6 Application Information

This section contains information for using the ADC module in applications. The ADC has been designed to be integrated into a microcontroller for use in embedded control applications requiring an A/D converter.

MC9RS08KA8 Series Reference Manual, Rev. 4



Analog-to-Digital Converter (RS08ADC10V1)

# 10.6.1 External Pins and Routing

The following sections discuss the external pins associated with the ADC module and how to use them for best results.

## 10.6.1.1 Analog Supply Pins

The ADC module has analog power and ground supplies ( $V_{DDAD}$  and  $V_{SSAD}$ ) available as separate pins on some devices. On other devices,  $V_{SSAD}$  is shared on the same pin as the MCU digital  $V_{SS}$ ; on others, both  $V_{SSAD}$  and  $V_{DDAD}$  are shared with the MCU digital supply pins. In these cases, separate pads for the analog supplies are bonded to the same pin as the corresponding digital supply so some degree of isolation between the supplies is maintained.

When available on a separate pin,  $V_{DDAD}$  and  $V_{SSAD}$  must be connected to the same voltage potential as their corresponding MCU digital supply ( $V_{DD}$  and  $V_{SS}$ ) and must be routed carefully for maximum noise immunity with bypass capacitors placed as near as possible to the package.

In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies must be at the  $V_{SSAD}$  pin. Typically this must be the only ground connection between these supplies if possible. The  $V_{SSAD}$  pin makes a good, single-point ground location.

#### 10.6.1.2 Analog Reference Pins

In addition to the analog supplies, the ADC module has connections for two reference voltage inputs. The high reference is  $V_{REFH}$ , which can be shared on the same pin as  $V_{DDAD}$  on some devices. The low reference is  $V_{REFL}$ , which can be shared on the same pin as  $V_{SSAD}$  on some devices.

When available on a separate pin,  $V_{REFH}$  can be connected to the same potential as  $V_{DDAD}$ , or can be driven by an external source that is between the minimum  $V_{DDAD}$  spec and the  $V_{DDAD}$  potential ( $V_{REFH}$  must never exceed  $V_{DDAD}$ ). When available on a separate pin,  $V_{REFL}$  must be connected to the same voltage potential as  $V_{SSAD}$ . Both  $V_{REFH}$  and  $V_{REFL}$  must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package.

AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the  $V_{REFH}$  and  $V_{REFL}$  loop. The best external component to meet this current demand is a 0.1  $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between  $V_{REFH}$  and  $V_{REFL}$  and must be placed as near as possible to the package pins. Resistance in the path is not recommended because the current will cause a voltage drop which could result in conversion errors. Inductance in this path must be minimum (parasitic only).

# 10.6.1.3 Analog Input Pins

The external analog inputs are typically shared with digital I/O pins on MCU devices. The pin I/O control is disabled by setting the appropriate control bit in one of the pin control registers. Conversions can be performed on inputs without the associated pin control register bit set. It is recommended that the pin control register bit always be set when using a pin as an analog input. This avoids problems with contention because the output buffer will be in its high impedance state and the pullup is disabled. Also, the input



buffer draws dc current when its input is not at either  $V_{DD}$  or  $V_{SS}$ . Setting the pin control register bits for all pins used as analog inputs must be done to achieve lowest operating current.

Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. Use of  $0.01~\mu F$  capacitors with good high-frequency characteristics is sufficient. These capacitors are not necessary in all cases, but when used they must be placed as near as possible to the package pins and be referenced to  $V_{SSA}$ .

For proper conversion, the input voltage must fall between  $V_{REFH}$  and  $V_{REFL}$ . If the input is equal to or exceeds  $V_{REFH}$ , the converter circuit converts the signal to \$3FF (full scale 10-bit representation) or \$FF (full scale 8-bit representation). If the input is equal to or less than  $V_{REFL}$ , the converter circuit converts it to \$000. Input voltages between  $V_{REFH}$  and  $V_{REFL}$  are straight-line linear conversions. There will be a brief current associated with  $V_{REFL}$  when the sampling capacitor is charging. The input is sampled for 3.5 cycles of the ADCK source when ADLSMP is low, or 23.5 cycles when ADLSMP is high.

For minimal loss of accuracy due to current injection, pins adjacent to the analog input pins must not be transitioning during conversions.

#### 10.6.2 Sources of Error

Several sources of error exist for A/D conversions. These are discussed in the following sections.

#### 10.6.2.1 Sampling Error

For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately  $7k\Omega$  and input capacitance of approximately 5.5 pF, sampling to within 1/4LSB (at 10-bit resolution) can be achieved within the minimum sample window (3.5 cycles at 8 MHz maximum ADCK frequency) provided the resistance of the external analog source ( $R_{AS}$ ) is below  $5 k\Omega$ .

Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP (to increase the sample window to 23.5 cycles) or decreasing ADCK frequency to increase sample time.

# 10.6.2.2 Pin Leakage Error

Leakage on the I/O pins can cause a conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep  $R_{AS}$  lower than  $V_{DDAD}$  / ( $2^N \times I_{LEAK}$ ) for less than 1/4LSB leakage error (N=8 in 8-bit mode or 10 in 10-bit mode).

#### 10.6.2.3 Noise-Induced Errors

System noise during the sample or conversion process can affect the conversion accuracy. The ADC accuracy numbers are guaranteed as specified only if the following conditions are met:

- There is a 0.1  $\mu F$  low-ESR capacitor from  $V_{REFH}$  to  $V_{REFL}$ .
- There is a 0.1  $\mu$ F low-ESR capacitor from  $V_{DDAD}$  to  $V_{SSAD}$ .
- If inductive isolation is used from the primary supply, an additional 1  $\mu F$  capacitor is placed from  $V_{DDAD}$  to  $V_{SSAD}$ .

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Analog-to-Digital Converter (RS08ADC10V1)

- $V_{SSAD}$  (and  $V_{REFL}$ , if connected) is connected to  $V_{SS}$  at a quiet point in the ground plane.
- Operate the MCU in wait or stop mode before initiating (hardware triggered conversions) or immediately after initiating (hardware or software triggered conversions) the ADC conversion.
  - For software triggered conversions, immediately follow the write to the ADCSC1 with a WAIT instruction or STOP instruction.
  - For stop mode operation, select ADACK as the clock source. Operation in stop reduces  $V_{DD}$  noise but increases effective conversion time due to stop recovery.
- There is no I/O switching, input or output, on the MCU during the conversion.

In some situations where external system activity causes radiated or conducted noise emissions or excessive  $V_{DD}$  noise is coupled into the ADC. In these situations, or when the MCU cannot be placed in wait or stop or I/O activity can not be halted, try the following recommended actions to reduce the effect of noise on the accuracy:

- Place a 0.01  $\mu$ F capacitor (C<sub>AS</sub>) on the selected input channel to V<sub>REFL</sub> or V<sub>SSAD</sub> (this improves noise issues, but can affect sample rate based upon the external analog source resistance).
- Average the result by converting the analog input many times in succession and dividing the sum
  of the results. Four samples are required to eliminate the effect of a 1LSB, one-time error.
- Reduce the effect of synchronous noise by operating off the asynchronous clock (ADACK) and averaging. Noise that is synchronous to ADCK cannot be averaged out.

#### 10.6.2.4 Code Width and Quantization Error

The ADC quantizes the ideal straight-line transfer function into 1024 steps (in 10-bit mode). Each step ideally has the same height (1 code) and width. The width is defined as the delta between the transition points to one code and the next. The ideal code width for an N bit converter (in this case N can be 8 or 10), defined as 1LSB, is:

$$1LSB = (V_{REFH} - V_{REFL}) / 2^{N}$$
 Eqn. 10-1

There is an inherent quantization error due to the digitization of the result. For 8-bit or 10-bit conversions, the code transitions when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be  $\pm$  1/2LSB in 8- or 10-bit mode. As a consequence, the code width of the first (\$000) conversion is only 1/2LSB and the code width of the last (\$FF or \$3FF) is 1.5LSB.

# 10.6.2.5 Linearity Errors

The ADC might also exhibit non-linearity of several forms. Every effort has been made to reduce these errors but the application must be aware of them because they affect overall accuracy. These errors are:

- Zero-scale error (E<sub>ZS</sub>) (sometimes called offset) The difference between the actual code width of the first conversion and the ideal code width (1/2LSB). Note, if the first conversion is \$001, then the difference between the actual \$001 code width and its ideal (1LSB) is used.
- Full-scale error ( $E_{FS}$ ) The difference between the actual code width of the last conversion and the ideal code width (1.5LSB). Note, if the last conversion is \$3FE, then the difference between the actual \$3FE code width and its ideal (1LSB) is used.

MC9RS08KA8 Series Reference Manual, Rev. 4



- Differential non-linearity (DNL) The worst-case difference between the actual code width and the ideal code width for all conversions.
- Integral non-linearity (INL) The highest-value (the absolute value) of the running sum DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes.
- Total unadjusted error (TUE) The difference between the actual transfer function and the ideal straight-line transfer function, and therefore includes all forms of error.

## 10.6.2.6 Code Jitter, Non-Monotonicity and Missing Codes

Analog-to-digital converters are susceptible to three special forms of error;

Code jitter— is when, at certain points, a given input voltage converts to one of two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the converter yields the lower code (and vice-versa). However, even very small amounts of system noise can cause the converter to be indeterminate (between two codes) for a range of input voltages around the transition voltage. This range is normally around  $\pm 1/2$  LSB and increases with noise. Repeatedly sampling the input and averaging the result. Additionally the techniques discussed in Section 10.6.2.3 reduce this error.

Non-monotonicity —is defined as when, except for code jitter, the converter converts to a lower code for a higher input voltage.

Missing codes —are values never converted for any input value.

In 8-bit or 10-bit mode, the ADC is monotonic and has no missing codes.



Analog-to-Digital Converter (RS08ADC10V1)



# **Chapter 11 Internal Clock Source (RS08ICSOSCV1)**

## 11.1 Introduction

The internal clock source (ICS) module provides clock source choices for the MCU. The module contains a frequency-locked loop (FLL) as a clock source controllable by an internal reference clock or an external reference clock. The module can provide FLL clock, internal reference clock, or external reference clock as a source for the MCU system clock, ICSOUT.

Whichever clock source is chosen, ICSOUT is passed through a bus clock divider (BDIV), which allows a lower final output clock frequency to be derived. ICSOUT is two times the bus frequency.

Figure 11-1 shows the MC9RS08KA8 series block diagram with the ICS highlighted.



#### Chapter 11 Internal Clock Source (RS08ICSOSCV1)



Figure 11-1. MC9RS08KA8 Series Block Diagram Highlighting ICS Block and Pins

121



#### 11.1.1 Features

Key features of the ICS module are:

- Frequency-locked loop (FLL) is trimmable for accuracy
  - 0.2% resolution using internal 32 kHz reference
  - 2% deviation over voltage and temperature using internal 32 kHz reference
- Internal or external reference clocks up to 5 MHz can be used to control the FLL
  - 3 bit select for reference divider is provided
- Internal reference clock has 9 trim bits available
- Internal or external reference clocks can be selected as the clock source for the MCU
- Whichever clock is selected as the source can be divided down
  - 2 bit select for clock divider is provided
    - Allowable dividers are: 1, 2, 4, 8
- Control signals for a low power oscillator as the external reference clock are provided
  - HGO, RANGE, EREFS, ERCLKEN, EREFSTEN
- FLL engaged internal mode is automatically selected out of reset

# 11.1.2 Modes of Operation

There are seven modes of operation for the ICS: FEI, FEE, FBI, FBILP, FBE, FBELP, and stop.

# 11.1.2.1 FLL Engaged Internal (FEI)

In FLL engaged internal mode, which is the default mode, the ICS supplies a clock derived from the FLL which is controlled by the internal reference clock.

# 11.1.2.2 FLL Engaged External (FEE)

In FLL engaged external mode, the ICS supplies a clock derived from the FLL which is controlled by an external reference clock.

# 11.1.2.3 FLL Bypassed Internal (FBI)

In FLL bypassed internal mode, the FLL is enabled and controlled by the internal reference clock, but is bypassed. The ICS supplies a clock derived from the internal reference clock.

# 11.1.2.4 FLL Bypassed Internal Low Power (FBILP)

In FLL bypassed internal low power mode, the FLL is disabled and bypassed, and the ICS supplies a clock derived from the internal reference clock.

MC9RS08KA8 Series Reference Manual, Rev. 4



Internal Clock Source (S08ICSV1)

#### 11.1.2.5 FLL Bypassed External (FBE)

In FLL bypassed external mode, the FLL is enabled and controlled by an external reference clock, but is bypassed. The ICS supplies a clock derived from the external reference clock. The external reference clock can be an external crystal/resonator supplied by an OSC controlled by the ICS, or it can be another external clock source

#### 11.1.2.6 FLL Bypassed External Low Power (FBELP)

In FLL bypassed external low power mode, the FLL is disabled and bypassed, and the ICS supplies a clock derived from the external reference clock. The external reference clock can be an external crystal/resonator supplied by an OSC controlled by the ICS, or it can be another external clock source.

#### 11.1.2.7 Stop (STOP)

In stop mode, the FLL is disabled and the internal or external reference clocks can be selected to be enabled or disabled. The ICS does not provide an MCU clock source.

#### **Block Diagram** 11.1.3

Figure 11-2 is the ICS block diagram.



Figure 11-2. Internal Clock Source (ICS) Block Diagram

MC9RS08KA8 Series Reference Manual, Rev. 4 122 Freescale Semiconductor



# 11.2 External Signal Description

There are no ICS signals that connect off chip.

# 11.3 Register Definition

Figure 11-1 is a summary of ICS registers.

**Table 11-1. ICS Register Summary** 

| Name     |   | 7      | 6  | 5          | 4    | 3       | 2          | 1        | 0           |
|----------|---|--------|----|------------|------|---------|------------|----------|-------------|
| ICSC1    | R | CLKS   |    | RDIV       |      |         | IREFS      | IRCLKEN  | IREFSTEN    |
| 10301    | W | OL     | NO |            | HDIV |         | IIILI      | INOLKLIN | INCIGIEN    |
| ICSC2    | R | - BDIV |    | RANGE      | HGO  | LP      | EREFS      | ERCLKEN  | EREFSTEN    |
| 10302    | W |        |    | HANGE TIGO | LI   | LITERS  | LITOLINEIN | ENEFSTEN |             |
| ICSTRM   | R |        |    |            |      | TRIM    |            |          |             |
| IOSTRIVI | W |        |    |            |      | I LIIVI |            |          |             |
| ICSSC    | R | 0      | 0  | 0          | 0    | CL      | KST        | OSCINIT  | FTRIM       |
| 10330    | W |        |    |            |      |         |            |          | ] I I CIIVI |

# 11.3.1 ICS Control Register 1 (ICSC1)



Figure 11-3. ICS Control Register 1 (ICSC1)



#### Internal Clock Source (S08ICSV1)

# Table 11-2. ICS Control Register 1 Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6<br>CLKS   | Clock Source Select — Selects the clock source that controls the bus frequency. The actual bus frequency depends on the value of the BDIV bits.  Output of FLL is selected  Internal reference clock is selected  External reference clock is selected  Reserved, defaults to 00                                                                                                                                                                                                                                                                                                          |
| 5:3<br>RDIV   | Reference Divider — Selects the amount to divide down the FLL reference clock selected by the IREFS bit.  Resulting frequency must be in the range 31.25 kHz to 39.0625 kHz.  000 Encoding 0 — Divides reference clock by 1 (reset default)  001 Encoding 1 — Divides reference clock by 2  010 Encoding 2 — Divides reference clock by 4  011 Encoding 3 — Divides reference clock by 8  100 Encoding 4 — Divides reference clock by 16  101 Encoding 5 — Divides reference clock by 32  110 Encoding 6 — Divides reference clock by 64  111 Encoding 7 — Divides reference clock by 128 |
| 2<br>IREFS    | Internal Reference Select — The IREFS bit selects the reference clock source for the FLL.  0 External reference clock selected  1 Internal reference clock selected                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1<br>IRCLKEN  | Internal Reference Clock Enable — The IRCLKEN bit enables the internal reference clock for use as ICSIRCLK.  0 ICSIRCLK inactive 1 ICSIRCLK active                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0<br>IREFSTEN | Internal Reference Stop Enable — The IREFSTEN bit controls whether or not the internal reference clock remains enabled when the ICS enters stop mode.  O Internal reference clock is disabled in stop  1 Internal reference clock stays enabled in stop if IRCLKEN is set or if ICS is in FEI, FBI, or FBILP mode before entering stop                                                                                                                                                                                                                                                    |



# 11.3.2 ICS Control Register 2 (ICSC2)



Figure 11-4. ICS Control Register 2 (ICSC2)

**Table 11-3. ICS Control Register 2 Field Descriptions** 

| Field         | Description                                                                                                                                                                                                                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6<br>BDIV   | Bus Frequency Divider — Selects the amount to divide down the clock source selected by the CLKS bits. This controls the bus frequency.  00 Encoding 0 — Divides selected clock by 1  01 Encoding 1 — Divides selected clock by 2 (reset default)  10 Encoding 2 — Divides selected clock by 4  11 Encoding 3 — Divides selected clock by 8 |
| 5<br>RANGE    | Frequency Range Select — Selects the frequency range for the external oscillator.  0 Low frequency range selected for the external oscillator  1 High frequency range selected for the external oscillator                                                                                                                                 |
| 4<br>HGO      | High Gain Oscillator Select — The HGO bit controls the external oscillator mode of operation.  0 Configuring external oscillator for low power operation  1 Configuring external oscillator for high gain operation                                                                                                                        |
| 3<br>LP       | Low Power Select — The LP bit controls whether the FLL is disabled in FLL bypassed mode.  0 FLL is not disabled in bypass mode  1 FLL is disabled in bypass mode                                                                                                                                                                           |
| 2<br>EREFS    | External Reference Select — The EREFS bit selects the source for the external reference clock.  0 External Clock Source requested  1 Oscillator requested                                                                                                                                                                                  |
| 1<br>ERCLKEN  | External Reference Enable — The ERCLKEN bit enables the external reference clock for use as ICSERCLK.  0 ICSERCLK inactive  1 ICSERCLK active                                                                                                                                                                                              |
| 0<br>EREFSTEN | External Reference Stop Enable — The EREFSTEN bit controls whether or not the external reference clock remains enabled when the ICS enters stop mode.  0 External reference clock is disabled in stop  1 External reference clock stays enabled in stop if ERCLKEN is set or if ICS is in FEE, FBE, or FBELP mode before entering stop     |



Internal Clock Source (S08ICSV1)

# 11.3.3 ICS Trim Register (ICSTRM)



Figure 11-5. ICS Trim Register (ICSTRM)

**Table 11-4. ICS Trim Register Field Descriptions** 

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>TRIM | ICS Trim Setting — The TRIM bits control the internal reference clock frequency by controlling the internal reference clock period. The bits' effect is binary weighted (i.e., bit 1 will adjust twice as much as bit 0). Increasing the binary value in TRIM will increase the period, and decreasing the value will decrease the period. An additional fine trim bit is available in ICSSC as the FTRIM bit. |

# 11.3.4 ICS Status and Control (ICSSC)



Figure 11-6. ICS Status and Control Register (ICSSC)

Table 11-5. ICS Status and Control Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                        |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4          | Reserved, must be cleared.                                                                                                                                                                                                                                                                                                                         |
| 3-2<br>CLKST | Clock Mode Status — The CLKST bits indicate the current clock mode. The CLKST bits don't update immediately after a write to the CLKS bits due to internal synchronization between clock domains.  Output of FLL is selected.  FLL bypassed, internal reference clock is selected.  FLL bypassed, external reference clock is selected.  Reserved. |
| 1<br>OSCINIT | <b>OSC Initialization</b> — If the external reference clock is selected by ERCLKEN or by the ICS being in FEE, FBE, or FBELP mode, and if EREFS is set, then this bit is set after the initialization cycles of the external oscillator clock have completed. This bit is only cleared when ERCLKEN or EREFS is cleared.                           |
| 0<br>FTRIM   | ICS Fine Trim — The FTRIM bit controls the smallest adjustment of the internal reference clock frequency. Setting FTRIM will increase the period and clearing FTRIM will decrease the period by the smallest amount possible.                                                                                                                      |



# 11.4 Functional Description

# 11.4.1 Operational Modes



Figure 11-7. Clock Switching Modes

The seven states of the ICS are shown as a state diagram and are described below. The arrows indicate the allowed movements between the states.

# 11.4.1.1 FLL Engaged Internal (FEI)

FLL engaged internal (FEI) is the default mode of operation and is entered when all the following conditions occur:

- CLKS bits are written to 00
- IREFS bit is written to 1
- RDIV bits are written to divide reference clock to be within the range of 31.25 kHz to 39.0625 kHz.

In FLL engaged internal mode, the ICSOUT clock is derived from the FLL clock, which is controlled by the internal reference clock. The FLL loop will lock the frequency to 512 times the filter frequency, as selected by the RDIV bits. The internal reference clock is enabled.



Internal Clock Source (S08ICSV1)

## 11.4.1.2 FLL Engaged External (FEE)

The FLL engaged external (FEE) mode is entered when all the following conditions occur:

- CLKS bits are written to 00
- IREFS bit is written to 0
- RDIV bits are written to divide reference clock to be within the range of 31.25 kHz to 39.0625 kHz

In FLL engaged external mode, the ICSOUT clock is derived from the FLL clock which is controlled by the external reference clock. The FLL loop will lock the frequency to 512 times the filter frequency, as selected by the RDIV bits. The external reference clock is enabled.

## 11.4.1.3 FLL Bypassed Internal (FBI)

The FLL bypassed internal (FBI) mode is entered when all the following conditions occur:

- CLKS bits are written to 01
- IREFS bit is written to 1.
- LP bit is written to 0

In FLL bypassed internal mode, the ICSOUT clock is derived from the internal reference clock. The FLL clock is controlled by the internal reference clock, and the FLL loop will lock the FLL frequency to 512 times the filter frequency, as selected by the RDIV bits. The internal reference clock is enabled.

## 11.4.1.4 FLL Bypassed Internal Low Power (FBILP)

The FLL bypassed internal low power (FBILP) mode is entered when all the following conditions occur:

- CLKS bits are written to 01
- IREFS bit is written to 1.
- LP bit is written to 1

In FLL bypassed internal low power mode, the ICSOUT clock is derived from the internal reference clock and the FLL is disabled. The internal reference clock is enabled.

# 11.4.1.5 FLL Bypassed External (FBE)

The FLL bypassed external (FBE) mode is entered when all the following conditions occur:

- CLKS bits are written to 10.
- IREFS bit is written to 0.
- LP bit is written to 0.

In FLL bypassed external mode, the ICSOUT clock is derived from the external reference clock. The FLL clock is controlled by the external reference clock, and the FLL loop will lock the FLL frequency to 512 times the filter frequency, as selected by the RDIV bits. The external reference clock is enabled.



## 11.4.1.6 FLL Bypassed External Low Power (FBELP)

The FLL bypassed external low power (FBELP) mode is entered when all the following conditions occur:

- CLKS bits are written to 10.
- IREFS bit is written to 0.
- LP bit is written to 1.

In FLL bypassed external low power mode, the ICSOUT clock is derived from the external reference clock and the FLL is disabled. The external reference clock is enabled.

# 11.4.1.7 Stop

Stop mode is entered whenever the MCU enters a STOP state. In this mode, all ICS clock signals are static except in the following cases:

ICSIRCLK will be active in stop mode when both of the following conditions occur:

- IRCLKEN bit is written to 1
- IREFSTEN bit is written to 1

ICSERCLK will be active in stop mode when both of the following conditions occur:

- ERCLKEN bit is written to 1
- EREFSTEN bit is written to 1

# 11.4.2 Mode Switching

When switching between FLL engaged internal (FEI) and FLL engaged external (FEE) modes, the IREFS bit can be changed at anytime, but the RDIV bits must be changed simultaneously so that the resulting frequency stays in the range of 31.25 kHz to 39.0625 kHz. After a change in the IREFS value, the FLL will begin locking again after a few full cycles of the resulting divided reference frequency.

The CLKS bits can also be changed at anytime, but the RDIV bits must be changed simultaneously so that the resulting frequency stays in the range of 31.25 kHz to 39.0625 kHz. The actual switch to the newly selected clock will not occur until after a few full cycles of the new clock. If the newly selected clock is not available, the previous clock will remain selected.

# 11.4.3 Bus Frequency Divider

The BDIV bits can be changed at anytime and the actual switch to the new frequency will occur immediately.

# 11.4.4 Low Power Bit Usage

The low power bit (LP) is provided to allow the FLL to be disabled and thus conserve power when it is not being used. However, in some applications it may be desirable to enable the FLL and allow it to lock for maximum accuracy before switching to an FLL engaged mode. Do this by writing the LP bit to 0.



Internal Clock Source (S08ICSV1)

#### 11.4.5 Internal Reference Clock

When IRCLKEN is set, the internal reference clock signal will be presented as ICSIRCLK, which can be used as an additional clock source. The ICSIRCLK frequency can be re-targeted by trimming the period of the internal reference clock. This can be done by writing a new value to the TRIM bits in the ICSTRM register. Writing a larger value will slow down the ICSIRCLK frequency, and writing a smaller value to the ICSTRM register will speed up the ICSIRCLK frequency. The TRIM bits will effect the ICSOUT frequency if the ICS is in FLL engaged internal (FEI), FLL bypassed internal (FBI), or FLL bypassed internal low power (FBILP) mode. The TRIM and FTRIM value will not be affected by a reset.

Until ICSIRCLK is trimmed, programming low reference divider (RDIV) factors may result in ICSOUT frequencies exceeding the maximum chip-level frequency and violating the chip-level clock timing specifications (see the Device Overview chapter).

If IREFSTEN is set and the IRCLKEN bit is written to 1, the ICSIRCLK will keep running during stop mode in order to provide a fast recovery upon exiting stop.

All MCU devices are factory programmed with a trim value in a reserved memory location. This value can be copied to the ICSTRM register during reset initialization. The factory trim value does not include the FTRIM bit. For finer precision, the user can trim the internal oscillator in the application and set the FTRIM bit accordingly.

## 11.4.6 Optional External Reference Clock

The ICS module can support an external reference clock with frequencies between 31.25 kHz to 5 MHz in all modes. When the ERCLKEN is set, the external reference clock signal will be presented as ICSERCLK, which can be used as an additional clock source. When IREFS = 1, the external reference clock will not be used by the FLL and will only be used as ICSERCLK. In these modes, the frequency can be equal to the maximum frequency the chip-level timing specifications support (see the Device Overview chapter).

If EREFSTEN is set and the ERCLKEN bit is written to 1, the ICSERCLK will keep running during stop mode in order to provide a fast recovery upon exiting stop.

# 11.4.7 Fixed Frequency Clock

The ICS presents the divided FLL reference clock as ICSFFCLK for use as an additional clock source for peripheral modules. The ICS provides an output signal (ICSFFE) which indicates when the ICS is providing ICSOUT frequencies four times or greater than the divided FLL reference clock (ICSFFCLK). In FLL engaged mode (FEI and FEE) this is always true and ICSFFE is always high. In ICS bypass mode, ICSFFE will get asserted for the following combinations of BDIV and RDIV values:

- BDIV = 00 (divide by 1), RDIV  $\geq$  010
- BDIV = 01 (divide by 2), RDIV  $\geq$  011
- BDIV = 10 (divide by 4), RDIV  $\geq$  100
- BDIV = 11 (divide by 8), RDIV  $\geq$  101



# **Chapter 12 Inter-Integrated Circuit (RS08IICV2)**

## 12.1 Introduction

The inter-integrated circuit (IIC) provides communication among several devices. The interface can operate up to 100 kbps with maximum bus loading and timing. The device can operate at higher baud rates, up to a maximum of clock/20, with reduced bus loading. A maximum bus capacitance of 400 pF limits the communication length and the number of connected devices.

#### NOTE

The SDA and SCL must not be driven above  $V_{DD}$ . These pins are pseudo open-drain containing a protection diode to  $V_{DD}$ .

# 12.1.1 Module Configuration

The IIC module pins, SDA and SCL can be repositioned under software control using IICPS in SOPT1 (Table 12-1). IICPS in SOPT selects the general-purpose I/O ports are associated with IIC operation.

**Table 12-1. IIC Position Options** 

| IICPS in SOPT | Port Pin for SDA | Port Pin for SCL |
|---------------|------------------|------------------|
| 0 (default)   | PTA2             | PTA3             |
| 1             | PTB6             | PTB7             |

Figure 12-1 shows the MC9RS08KA8 block diagram with the IIC block and pins highlighted.



#### Chapter 12 Inter-Integrated Circuit (RS08IICV2)



Figure 12-1. MC9RS08KA8 Series Block Diagram Highlighting the IIC Block and Pins



#### 12.1.2 Features

The IIC includes these distinctive features:

- Compatible with IIC bus standard
- Multi-master operation
- Software programmable for one of 64 different serial clock frequencies
- Software selectable acknowledge bit
- Interrupt driven byte-by-byte data transfer
- Arbitration lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- START and STOP signal generation/detection
- Repeated START signal generation
- Acknowledge bit generation/detection
- Bus busy detection
- General call recognition
- 10-bit address extension

# 12.1.3 Modes of Operation

A brief description of the IIC in the various MCU modes is given here.

- **Run mode** This is the basic mode of operation. To conserve power in this mode, disable the module.
- **Wait mode** The module will continue to operate while the MCU is in wait mode and can provide a wake-up interrupt.
- **Stop mode** The IIC is inactive in stop mode for reduced power consumption. The STOP instruction does not affect IIC register states.

# 12.1.4 Block Diagram

Figure 12-2 is a block diagram of the IIC.

#### Inter-Integrated Circuit (RS08IICV2)



Figure 12-2. IIC Functional Block Diagram

# 12.2 External Signal Description

This section describes each user-accessible pin signal.

# 12.2.1 SCL — Serial Clock Line

The bidirectional SCL is the serial clock line of the IIC system.

### 12.2.2 SDA — Serial Data Line

The bidirectional SDA is the serial data line of the IIC system.



#### 12.3 **Register Definition**

This section consists of the IIC register descriptions in address order.

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all IIC registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

#### **IIC Address Register (IICA)** 12.3.1



Figure 12-3. IIC Address Register (IICA)

**Table 12-2. IICA Field Descriptions** 

| Field          | Description                                                                                                                                                                                      |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1<br>AD[7:1] | Slave Address — The AD[7:1] field contains the slave address to be used by the IIC module. This field is used on the 7-bit address scheme and the lower seven bits of the 10-bit address scheme. |

#### **IIC Frequency Divider Register (IICF)** 12.3.2



Figure 12-4. IIC Frequency Divider Register (IICF)

MC9RS08KA8 Series Reference Manual, Rev. 4 135 Freescale Semiconductor



#### Inter-Integrated Circuit (RS08IICV2)

#### Table 12-3. IICF Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                |                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 7:6<br>MULT | IIC Multiplier Factor — The MULT bits define the multiplier factor mul. This factor is used along w divider to generate the IIC baud rate. The multiplier factor mul as defined by the MULT bits is provided mul = 01 mul = 02 mul = 04 mul = 04 mul = 04                                                  |                |
| 5:0<br>ICR  | IIC Clock Rate — The ICR bits are used to prescale the bus clock for bit rate selection. These bits are bits are used to determine the IIC baud rate, the SDA hold time, the SCL Start hold time and the SC time. Table 12-4 provides the SCL divider and hold values for corresponding values of the ICR. |                |
|             | The SCL divider multiplied by multiplier factor mul is used to generate IIC baud rate.                                                                                                                                                                                                                     |                |
|             | IIC baud rate = bus speed (Hz)/(mul × SCL divider)                                                                                                                                                                                                                                                         | Eqn. 12-1      |
|             | SDA hold time is the delay from the falling edge of SDA (IIC data) to the changing of SDA (IIC data                                                                                                                                                                                                        | ı).            |
|             | SDA hold time = bus period (s) $\times$ mul $\times$ SDA hold value                                                                                                                                                                                                                                        | Eqn. 12-2      |
|             | SCL Start hold time is the delay from the falling edge of SDA (IIC data) while SCL is high (Start confalling edge of SCL (IIC clock).                                                                                                                                                                      | dition) to the |
|             | SCL Start hold time = bus period (s) $\times$ mul $\times$ SCL Start hold value                                                                                                                                                                                                                            | Eqn. 12-3      |
|             | SCL Stop hold time is the delay from the rising edge of SCL (IIC clock) to the rising edge of SDA SDA (IIC data) while SCL is high (Stop condition).                                                                                                                                                       |                |
|             | SCL Stop hold time = bus period (s) $\times$ mul $\times$ SCL Stop hold value                                                                                                                                                                                                                              | Eqn. 12-4      |

For example if the bus speed is 8 MHz, the table below shows the possible hold time values with different ICR and MULT selections to achieve an IIC baud rate of 100 kbps.

| MULT  | ICR  | Hold times (μs) |           |          |  |
|-------|------|-----------------|-----------|----------|--|
| WIOLI |      | SDA             | SCL Start | SCL Stop |  |
| 0x2   | 0x00 | 3.500           | 4.750     | 5.125    |  |
| 0x1   | 0x07 | 2.500           | 4.250     | 5.125    |  |
| 0x1   | 0x0B | 2.250           | 4.000     | 5.250    |  |
| 0x0   | 0x14 | 2.125           | 4.000     | 5.250    |  |
| 0x0   | 0x18 | 1.125           | 3.000     | 5.500    |  |

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Table 12-4. IIC Divider and Hold Values

| ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SDA Hold<br>(Stop)<br>Value |
|--------------|----------------|-------------------|------------------------------|-----------------------------|
| 00           | 20             | 7                 | 6                            | 11                          |
| 01           | 22             | 7                 | 7                            | 12                          |
| 02           | 24             | 8                 | 8                            | 13                          |
| 03           | 26             | 8                 | 9                            | 14                          |
| 04           | 28             | 9                 | 10                           | 15                          |
| 05           | 30             | 9                 | 11                           | 16                          |
| 06           | 34             | 10                | 13                           | 18                          |
| 07           | 40             | 10                | 16                           | 21                          |
| 08           | 28             | 7                 | 10                           | 15                          |
| 09           | 32             | 7                 | 12                           | 17                          |
| 0A           | 36             | 9                 | 14                           | 19                          |
| 0B           | 40             | 9                 | 16                           | 21                          |
| 0C           | 44             | 11                | 18                           | 23                          |
| 0D           | 48             | 11                | 20                           | 25                          |
| 0E           | 56             | 13                | 24                           | 29                          |
| 0F           | 68             | 13                | 30                           | 35                          |
| 10           | 48             | 9                 | 18                           | 25                          |
| 11           | 56             | 9                 | 22                           | 29                          |
| 12           | 64             | 13                | 26                           | 33                          |
| 13           | 72             | 13                | 30                           | 37                          |
| 14           | 80             | 17                | 34                           | 41                          |
| 15           | 88             | 17                | 38                           | 45                          |
| 16           | 104            | 21                | 46                           | 53                          |
| 17           | 128            | 21                | 58                           | 65                          |
| 18           | 80             | 9                 | 38                           | 41                          |
| 19           | 96             | 9                 | 46                           | 49                          |
| 1A           | 112            | 17                | 54                           | 57                          |
| 1B           | 128            | 17                | 62                           | 65                          |
| 1C           | 144            | 25                | 70                           | 73                          |
| 1D           | 160            | 25                | 78                           | 81                          |
| 1E           | 192            | 33                | 94                           | 97                          |
| 1F           | 240            | 33                | 118                          | 121                         |

| ICR<br>(hex) | SCL<br>Divider | SDA<br>Hold<br>Value | SCL Hold<br>(Start)<br>Value | SCL Hold<br>(Stop)<br>Value |
|--------------|----------------|----------------------|------------------------------|-----------------------------|
| 20           | 160            | 17                   | 78                           | 81                          |
| 21           | 192            | 17                   | 94                           | 97                          |
| 22           | 224            | 33                   | 110                          | 113                         |
| 23           | 256            | 33                   | 126                          | 129                         |
| 24           | 288            | 49                   | 142                          | 145                         |
| 25           | 320            | 49                   | 158                          | 161                         |
| 26           | 384            | 65                   | 190                          | 193                         |
| 27           | 480            | 65                   | 238                          | 241                         |
| 28           | 320            | 33                   | 158                          | 161                         |
| 29           | 384            | 33                   | 190                          | 193                         |
| 2A           | 448            | 65                   | 222                          | 225                         |
| 2B           | 512            | 65                   | 254                          | 257                         |
| 2C           | 576            | 97                   | 286                          | 289                         |
| 2D           | 640            | 97                   | 318                          | 321                         |
| 2E           | 768            | 129                  | 382                          | 385                         |
| 2F           | 960            | 129                  | 478                          | 481                         |
| 30           | 640            | 65                   | 318                          | 321                         |
| 31           | 768            | 65                   | 382                          | 385                         |
| 32           | 896            | 129                  | 446                          | 449                         |
| 33           | 1024           | 129                  | 510                          | 513                         |
| 34           | 1152           | 193                  | 574                          | 577                         |
| 35           | 1280           | 193                  | 638                          | 641                         |
| 36           | 1536           | 257                  | 766                          | 769                         |
| 37           | 1920           | 257                  | 958                          | 961                         |
| 38           | 1280           | 129                  | 638                          | 641                         |
| 39           | 1536           | 129                  | 766                          | 769                         |
| 3A           | 1792           | 257                  | 894                          | 897                         |
| 3B           | 2048           | 257                  | 1022                         | 1025                        |
| 3C           | 2304           | 385                  | 1150                         | 1153                        |
| 3D           | 2560           | 385                  | 1278                         | 1281                        |
| 3E           | 3072           | 513                  | 1534                         | 1537                        |
| 3F           | 3840           | 513                  | 1918                         | 1921                        |



Inter-Integrated Circuit (RS08IICV2)

# 12.3.3 IIC Control Register (IICC1)



Figure 12-5. IIC Control Register (IICC1)

Table 12-5. IICC1 Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                              |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>IICEN | IIC Enable — The IICEN bit determines whether the IIC module is enabled.  0 IIC is not enabled.  1 IIC is enabled.                                                                                                                                                                                                                                                       |
| 6<br>IICIE | IIC Interrupt Enable — The IICIE bit determines whether an IIC interrupt is requested.  0 IIC interrupt request not enabled.  1 IIC interrupt request enabled.                                                                                                                                                                                                           |
| 5<br>MST   | Master Mode Select — The MST bit is changed from a 0 to a 1 when a START signal is generated on the bus and master mode is selected. When this bit changes from a 1 to a 0 a STOP signal is generated and the mode of operation changes from master to slave.  O Slave mode.  1 Master mode.                                                                             |
| 4<br>TX    | Transmit Mode Select — The TX bit selects the direction of master and slave transfers. In master mode this bit must be set according to the type of transfer required. Therefore, for address cycles, this bit will always be high. When addressed as a slave this bit must be set by software according to the SRW bit in the status register.  O Receive.  1 Transmit. |
| 3<br>TXAK  | Transmit Acknowledge Enable — This bit specifies the value driven onto the SDA during data acknowledge cycles for both master and slave receivers.  O An acknowledge signal will be sent out to the bus after receiving one data byte.  1 No acknowledge signal response is sent.                                                                                        |
| 2<br>RSTA  | Repeat START — Writing a 1 to this bit will generate a repeated START condition provided it is the current master. This bit will always be read as a low. Attempting a repeat at the wrong time will result in loss of arbitration.                                                                                                                                      |



# 12.3.4 IIC Status Register (IICS)



Figure 12-6. IIC Status Register (IICS)

Table 12-6. IICS Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TCF   | Transfer Complete Flag — This bit is set on the completion of a byte transfer. Note that this bit is only valid during or immediately following a transfer to the IIC module or from the IIC module. The TCF bit is cleared by reading the IICD register in receive mode or writing to the IICD in transmit mode.  0 Transfer in progress. 1 Transfer complete.                                                              |
| 6<br>IAAS  | Addressed as a Slave — The IAAS bit is set when the calling address matches the programmed slave address, or when the GCAEN bit is set and a general call is received. Writing the IICC register clears this bit.  0 Not addressed.  1 Addressed as a slave.                                                                                                                                                                 |
| 5<br>BUSY  | Bus Busy — The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is set when a START signal is detected and cleared when a STOP signal is detected.  0 Bus is idle.  1 Bus is busy.                                                                                                                                                                                                  |
| 4<br>ARBL  | Arbitration Lost — This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be cleared by software, by writing a 1 to it.  O Standard bus operation.  Loss of arbitration.                                                                                                                                                                                                                      |
| 2<br>SRW   | Slave Read/Write — When addressed as a slave the SRW bit indicates the value of the R/W command bit of the calling address sent to the master.  O Slave receive, master writing to slave.  1 Slave transmit, master reading from slave.                                                                                                                                                                                      |
| 1<br>IICIF | <ul> <li>IIC Interrupt Flag — The IICIF bit is set when an interrupt is pending. This bit must be cleared by software, by writing a 1 to it in the interrupt routine. One of the following events can set the IICIF bit: <ul> <li>One byte transfer completes</li> <li>Match of slave address to calling address</li> <li>Arbitration lost</li> </ul> </li> <li>No interrupt pending.</li> <li>Interrupt pending.</li> </ul> |
| 0<br>RXAK  | Receive Acknowledge — When the RXAK bit is low, it indicates an acknowledge signal has been received after the completion of one byte of data transmission on the bus. If the RXAK bit is high it means that no acknowledge signal is detected.  O Acknowledge received.  No acknowledge received.                                                                                                                           |



Inter-Integrated Circuit (RS08IICV2)

#### IIC Data I/O Register (IICD) 12.3.5



Figure 12-7. IIC Data I/O Register (IICD)

Table 12-7. IICD Field Descriptions

| Field | Description                                                                                                                                                                                                                                |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | <b>Data</b> — In master transmit mode, when data is written to the IICD, a data transfer is initiated. The most significant bit is sent first. In master receive mode, reading this register initiates receiving of the next byte of data. |  |

#### NOTE

When transitioning out of master receive mode, the IIC mode must be switched before reading the IICD register to prevent an inadvertent initiation of a master receive data transfer.

In slave mode, the same functions are available after an address match has occurred.

Note that the TX bit in IICC must correctly reflect the desired direction of transfer in master and slave modes for the transmission to begin. For instance, if the IIC is configured for master transmit but a master receive is desired, then reading the IICD will not initiate the receive.

Reading the IICD will return the last byte received while the IIC is configured in either master receive or slave receive modes. The IICD does not reflect every byte that is transmitted on the IIC bus, nor can software verify that a byte has been written to the IICD correctly by reading it back.

In master transmit mode, the first byte of data written to IICD following assertion of MST is used for the address transfer and must comprise of the calling address (in bit 7 to bit 1) concatenated with the required  $R/\overline{W}$  bit (in position bit 0).



# 12.3.6 IIC Control Register 2 (IICC2)



Figure 12-8. IIC Control Register (IICC2)

#### Table 12-8. IICC2 Field Descriptions

| Field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 GCAEN GCAE |                                                                                                                                                                         |
| 6<br>ADEXT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Address Extension — The ADEXT bit controls the number of bits used for the slave address.  0 7-bit address scheme  1 10-bit address scheme                              |
| 2:0<br>AD[10:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Slave Address — The AD[10:8] field contains the upper three bits of the slave address in the 10-bit address scheme. This field is only valid when the ADEXT bit is set. |



Inter-Integrated Circuit (RS08IICV2)

#### **Functional Description** 12.4

This section provides a complete functional description of the IIC module.

#### 12.4.1 **IIC Protocol**

The IIC bus system uses a serial data line (SDA) and a serial clock line (SCL) for data transfer. All devices connected to it must have open drain or open collector outputs. A logic AND function is exercised on both lines with external pullup resistors. The value of these resistors is system dependent.

Normally, a standard communication is composed of four parts:

- START signal
- Slave address transmission
- Data transfer
- STOP signal

The STOP signal must not be confused with the CPU STOP instruction. The IIC bus system communication is described briefly in the following sections and illustrated in Figure 12-9.



Figure 12-9. IIC Bus Transmission Signals

#### 12.4.1.1 **START Signal**

When the bus is free; i.e., no master device is engaging the bus (both SCL and SDA lines are at logical high), a master may initiate communication by sending a START signal. As shown in Figure 12-9, a START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the

MC9RS08KA8 Series Reference Manual, Rev. 4 142 Freescale Semiconductor



beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states.

#### 12.4.1.2 Slave Address Transmission

The first byte of data transferred immediately after the START signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a  $R/\overline{W}$  bit. The  $R/\overline{W}$  bit tells the slave the desired direction of data transfer.

- 1 = Read transfer, the slave transmits data to the master.
- 0 =Write transfer, the master transmits data to the slave.

Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDA low at the 9th clock (see Figure 12-9).

No two slaves in the system may have the same address. If the IIC module is the master, it must not transmit an address that is equal to its own slave address. The IIC cannot be master and slave at the same time. However, if arbitration is lost during an address cycle, the IIC will revert to slave mode and operate correctly even if it is being addressed by another master.

#### 12.4.1.3 Data Transfer

Before successful slave addressing is achieved, the data transfer can proceed byte-by-byte in a direction specified by the  $R/\overline{W}$  bit sent by the calling master.

All transfers that come after an address cycle are referred to as data transfers, even if they carry sub-address information for the slave device

Each data byte is 8 bits long. Data may be changed only while SCL is low and must be held stable while SCL is high as shown in Figure 12-9. There is one clock pulse on SCL for each data bit, the MSB being transferred first. Each data byte is followed by a 9th (acknowledge) bit, which is signalled from the receiving device. An acknowledge is signalled by pulling the SDA low at the ninth clock. In summary, one complete data transfer needs nine clock pulses.

If the slave receiver does not acknowledge the master in the 9th bit time, the SDA line must be left high by the slave. The master interprets the failed acknowledge as an unsuccessful data transfer.

If the master receiver does not acknowledge the slave transmitter after a data byte transmission, the slave interprets this as an end of data transfer and releases the SDA line.

In either case, the data transfer is aborted and the master does one of two things:

- Relinquishes the bus by generating a STOP signal.
- Commences a new calling by generating a repeated START signal.

# **12.4.1.4** STOP Signal

The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called repeated START. A STOP signal is defined as a low-to-high transition of SDA while SCL at logical 1 (see Figure 12-9).

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Inter-Integrated Circuit (RS08IICV2)

The master can generate a STOP even if the slave has generated an acknowledge at which point the slave must release the bus

#### 12.4.1.5 Repeated START Signal

As shown in Figure 12-9, a repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in different mode (transmit/receive mode) without releasing the bus.

#### 12.4.1.6 Arbitration Procedure

The IIC bus is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high is equal to the shortest one among the masters. The relative priority of the contending masters is determined by a data arbitration procedure, a bus master loses arbitration if it transmits logic 1 while another master transmits logic 0. The losing masters immediately switch over to slave receive mode and stop driving SDA output. In this case, the transition from master to slave mode does not generate a STOP condition. Meanwhile, a status bit is set by hardware to indicate loss of arbitration.

#### 12.4.1.7 Clock Synchronization

Because wire-AND logic is performed on the SCL line, a high-to-low transition on the SCL line affects all the devices connected on the bus. The devices start counting their low period and after a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device clock is still within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 12-10). When all devices concerned have counted off their low period, the synchronized clock SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line and all the devices start counting their high periods. The first device to complete its high period pulls the SCL line low again.





Figure 12-10. IIC Clock Synchronization

### 12.4.1.8 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCL line.

### 12.4.1.9 Clock Stretching

The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master has driven SCL low the slave can drive SCL low for the required period and then release it. If the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low period is stretched.



Inter-Integrated Circuit (RS08IICV2)

### 12.4.2 10-bit Address

For 10-bit addressing, 0x11110 is used for the first 5 bits of the first address byte. Various combinations of read/write formats are possible within a transfer that includes 10-bit addressing.

#### 12.4.2.1 Master-Transmitter Addresses a Slave-Receiver

The transfer direction is not changed (see Table 12-9). When a 10-bit address follows a START condition, each slave compares the first seven bits of the first byte of the slave address (11110XX) with its own address and tests whether the eighth bit  $(R/\overline{W})$  direction bit) is 0. It is possible that more than one device will find a match and generate an acknowledge (A1). Each slave that finds a match will compare the eight bits of the second byte of the slave address with its own address, but only one slave will find a match and generate an acknowledge (A2). The matching slave will remain addressed by the master until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.



Table 12-9. Master-Transmitter Addresses Slave-Receiver with a 10-bit Address

After the master-transmitter has sent the first byte of the 10-bit address, the slave-receiver will see an IIC interrupt. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as valid data.

#### 12.4.2.2 Master-Receiver Addresses a Slave-Transmitter

The transfer direction is changed after the second  $R/\overline{W}$  bit (see Table 12-10). Up to and including acknowledge bit A2, the procedure is the same as that described for a master-transmitter addressing a slave-receiver. After the repeated START condition (Sr), a matching slave remembers that it was addressed before. This slave then checks whether the first seven bits of the first byte of the slave address following Sr are the same as they were after the START condition (S), and tests whether the eighth  $(R/\overline{W})$  bit is 1. If there is a match, the slave considers that it has been addressed as a transmitter and generates acknowledge A3. The slave-transmitter remains addressed until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.

After a repeated START condition (Sr), all other slave devices will also compare the first seven bits of the first byte of the slave address with their own addresses and test the eighth  $(R/\overline{W})$  bit. However, none of them will be addressed because  $R/\overline{W} = 1$  (for 10-bit devices), or the 11110XX slave address (for 7-bit devices) does not match.



Table 12-10. Master-Receiver Addresses a Slave-Transmitter with a 10-bit Address

After the master-receiver has sent the first byte of the 10-bit address, the slave-transmitter will see an IIC interrupt. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as valid data.



### 12.4.3 General Call Address

General calls can be requested in 7-bit address or 10-bit address. If the GCAEN bit is set, the IIC matches the general call address as well as its own slave address. When the IIC responds to a general call, it acts as a slave-receiver and the IAAS bit is set after the address cycle. Software must read the IICD register after the first byte transfer to determine whether the address matches is its own slave address or a general call. If the value is "00", the match is a general call. If the GCAEN bit is clear, the IIC ignores any data supplied from a general call address by not issuing an acknowledgement.

### 12.5 Resets

The IIC is disabled after reset. The IIC cannot cause an MCU reset.

# 12.6 Interrupts

The IIC generates a single interrupt.

An interrupt from the IIC is generated when any of the events in Table 12-11 occur, provided the IICIE bit is set. The interrupt is driven by bit IICIF (of the IIC status register) and masked with bit IICIE (of the IIC control register). The IICIF bit must be cleared by software by writing a 1 to it in the interrupt routine. The user can determine the interrupt type by reading the status register.

| Interrupt Source                  | Status | Flag  | Local Enable |
|-----------------------------------|--------|-------|--------------|
| Complete 1-byte transfer          | TCF    | IICIF | IICIE        |
| Match of received calling address | IAAS   | IICIF | IICIE        |
| Arbitration Lost                  | ARBL   | IICIF | IICIE        |

**Table 12-11. Interrupt Summary** 

# 12.6.1 Byte Transfer Interrupt

The TCF (transfer complete flag) bit is set at the falling edge of the 9th clock to indicate the completion of byte transfer.

# 12.6.2 Address Detect Interrupt

When the calling address matches the programmed slave address (IIC address register) or when the GCAEN bit is set and a general call is received, the IAAS bit in the status register is set. The CPU is interrupted, provided the IICIE is set. The CPU must check the SRW bit and set its Tx mode accordingly.

# 12.6.3 Arbitration Lost Interrupt

The IIC is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, the relative priority of the contending masters is determined by a data arbitration procedure. The IIC module asserts this interrupt when it loses the data arbitration process and the ARBL bit in the status register is set.

Arbitration is lost in the following circumstances:

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Inter-Integrated Circuit (RS08IICV2)

- SDA sampled as a low when the master drives a high during an address or data transmit cycle.
- SDA sampled as a low when the master drives a high during the acknowledge bit of a data receive cycle.
- A START cycle is attempted when the bus is busy.
- A repeated START cycle is requested in slave mode.
- A STOP condition is detected when the master did not request it.

This bit must be cleared by software by writing a 1 to it.

149



# 12.7 Initialization/Application Information



Figure 12-11. IIC Module Quick Start



#### Inter-Integrated Circuit (RS08IICV2)



#### NOTES:

- If general call is enabled, a check must be done to determine whether the received address was a general call address (0x00). If the received address was a general call address, then the general call must be handled by user software.
- When 10-bit addressing is used to address a slave, the slave will see an interrupt following the first byte of the extended address. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as a valid data transfer.

Figure 12-12. Typical IIC Interrupt Routine

MC9RS08KA8 Series Reference Manual, Rev. 4



# **Chapter 13 Modulo Timer (RS08MTIMV1)**

### 13.1 Introduction

The MTIM is a simple 8-bit timer with several software-selectable clock sources and a programmable interrupt. For MCUs containing more than one MTIM, MTIMs are collectively called MTIMs. For example, MTIMx for an MCU with two MTIMs refer to MTIM1 and MTIM2. For MCUs containing only one MTIM, it is referred to as MTIM1.

The central component of the MTIM is the 8-bit counter that can operate as a free-running counter or a modulo counter. A timer overflow interrupt can be enabled to generate periodic interrupts for time-based software loops.

MTIM has three optional reference clocks in MC9RS08KA8 series. They are TCLK clock, ICSFFCLK clock, and bus clock from ICS module.

Figure 13-1 shows the MC9RS08KA8 series block diagram with the MTIM highlighted.



#### Chapter 13 Modulo Timer (RS08MTIMV1)



Figure 13-1. MC9RS08KA8 Series Block Diagram Highlighting MTIM Block and Pin



### 13.1.1 Features

Timer system features include:

- 8-bit up-counter
  - Free-running or 8-bit modulo limit
  - Software controllable interrupt on overflow
  - Counter reset bit (TRST)
  - Counter stop bit (TSTP)
- Four software selectable clock sources for input to prescaler:
  - System bus clock rising edge
  - Fixed frequency clock (XCLK) rising edge
  - External clock source on the TCLK pin rising edge
  - External clock source on the TCLK pin falling edge
- Nine selectable clock prescale values:
  - Clock source divide by 1, 2, 4, 8, 16, 32, 64, 128, or 256

### 13.1.2 Modes of Operation

This section defines the MTIM's operation in stop, wait and background debug modes.

### 13.1.2.1 Operation in Wait Mode

The MTIM continues to run in wait mode if enabled before executing the WAIT instruction. Therefore, the MTIM can be used to bring the MCU out of wait mode if the timer overflow interrupt is enabled. For lowest possible current consumption, the MTIM must be disabled by software if not needed as an interrupt source during wait mode.

# 13.1.2.2 Operation in Stop Modes

The MTIM is disabled in all stop modes, regardless of the settings before executing the STOP instruction. Therefore, the MTIM cannot be used as a wake up source from stop mode.

If stop is exited with a reset, the MTIM will be put into its reset state. If stop is exited with an interrupt, the MTIM continues from the state it was in when stop was entered. If the counter was active upon entering stop, the count will resume from the current value.

# 13.1.2.3 Operation in Active Background Mode

The MTIM suspends all counting until the MCU returns to normal user operating mode. Counting resumes from the suspended value as long as an MTIM reset did not occur (TRST written to a 1 or any value is written to the MTIMMOD register).



Modulo Timer (RS08MTIMV1)

# 13.1.3 Block Diagram

The block diagram for the modulo timer module is shown Figure 13-2.



Figure 13-2. Modulo Timer (MTIM) Block Diagram

# 13.2 External Signal Description

The MTIM includes one external signal, TCLK, used to input an external clock when selected as the MTIM clock source. The signal properties of TCLK are shown in Table 13-1.

**Table 13-1. Signal Properties** 

| Signal | Function                              | I/O |
|--------|---------------------------------------|-----|
| TCLK   | External clock source input into MTIM | I   |

The TCLK input must be synchronized by the bus clock. Also, variations in duty cycle and clock jitter must be accommodated. Therefore, the TCLK signal must be limited to one-fourth of the bus frequency.

The TCLK pin can be muxed with a general-purpose port pin. See the Pins and Connections chapter for the pin location and priority of this function.

# 13.3 Register Definition

Each MTIM includes four registers, which are summarized in Table 13-2:

- An 8-bit status and control register
- An 8-bit clock configuration register
- An 8-bit counter register
- An 8-bit modulo register

Refer to the direct-page register summary in the memory section of this data sheet for the absolute address assignments for all MTIM registers. This section refers to registers and control bits only by their names.

MC9RS08KA8 Series Reference Manual, Rev. 4



| Name         |   | 7     | 6    | 5    | 4    | 3  | 2 | 1 | 0 |
|--------------|---|-------|------|------|------|----|---|---|---|
| MTIMSC       | R | TOF   | TOIE | 0    | TSTP | 0  | 0 | 0 | 0 |
| IVITIVISC    | W |       | TOIL | TRST |      |    |   |   |   |
| MTIMCLK      | R | 0     | 0    | CLKS |      | PS |   |   |   |
| WITHVIOLE    | W |       |      |      |      |    |   |   |   |
| MTIMCNT      | R | COUNT |      |      |      |    |   |   |   |
| IVITIIVICINT | W |       |      |      |      |    |   |   |   |
| MTIMMOD      | R | MOD   |      |      |      |    |   |   |   |
| IVITIVIVIOD  | W | WOD   |      |      |      |    |   |   |   |

# 13.3.1 MTIM Status and Control Register (MTIMSC)

MTIMSC contains the overflow status flag and control bits which are used to configure the interrupt enable, reset the counter, and stop the counter.



Figure 13-3. MTIM Status and Control Register (MTIMSC)

**Table 13-3. MTIMSC Field Descriptions** 

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TOF  | MTIM Overflow Flag — This read-only bit is set when the MTIM counter register overflows to \$00 after reaching the value in the MTIM modulo register. Clear TOF by reading the MTIMSC register while TOF is set, then writing a 0 to TOF. TOF is also cleared when TRST is written to a 1 or when any value is written to the MTIMMOD register.  0 MTIM counter has not reached the overflow value in the MTIM modulo register.  1 MTIM counter has reached the overflow value in the MTIM modulo register. |
| 6<br>TOIE | MTIM Overflow Interrupt Enable — This read/write bit enables MTIM overflow interrupts. If TOIE is set, then an interrupt is generated when TOF = 1. Reset clears TOIE. Do not set TOIE if TOF = 1. Clear TOF first, then set TOIE.  0 TOF interrupts are disabled. Use software polling. 1 TOF interrupts are enabled.                                                                                                                                                                                      |
| 5<br>TRST | MTIM Counter Reset — When a 1 is written to this write-only bit, the MTIM counter register resets to \$00 and TOF is cleared. Reading this bit always returns 0.  0 No effect. MTIM counter remains at current state.  1 MTIM counter is reset to \$00.                                                                                                                                                                                                                                                     |
| 4<br>TSTP | MTIM Counter Stop — When set, this read/write bit stops the MTIM counter at its current value. Counting resumes from the current value when TSTP is cleared. Reset sets TSTP to prevent the MTIM from counting.  0 MTIM counter is active.  1 MTIM counter is stopped.                                                                                                                                                                                                                                      |

MC9RS08KA8 Series Reference Manual, Rev. 4



Modulo Timer (RS08MTIMV1)

# 13.3.2 MTIM Clock Configuration Register (MTIMCLK)

MTIMCLK contains the clock select bits (CLKS) and the prescaler select bits (PS).



Figure 13-4. MTIM Clock Configuration Register (MTIMCLK)

**Table 13-4. MTIMCLK Field Description** 

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4<br>CLKS | Clock Source Select — These two read/write bits select one of four different clock sources as the input to the MTIM prescaler. Changing the clock source while the counter is active does not clear the counter. The count continues with the new clock source. Reset clears CLKS to 00.  00 Encoding 0 — Bus clock (BUSCLK).  01 Encoding 1 — Fixed-frequency clock (XCLK).  10 Encoding 3 — External source (TCLK pin), falling edge.  11 Encoding 4 — External source (TCLK pin), rising edge.                                                                                                                                                                                        |
| 3:0<br>PS   | Clock Source Prescaler — These four read/write bits select one of nine outputs from the 8-bit prescaler. Changing the prescaler value while the counter is active does not clear the counter. The count continues with the new prescaler value. Reset clears PS to 0000.  0000 Encoding 0 — MTIM clock source ÷ 1.  0001 Encoding 1 — MTIM clock source ÷ 2.  0010 Encoding 2 — MTIM clock source ÷ 4.  0011 Encoding 3 — MTIM clock source ÷ 16.  0100 Encoding 4 — MTIM clock source ÷ 32.  0110 Encoding 5 — MTIM clock source ÷ 64.  0111 Encoding 7 — MTIM clock source ÷ 128.  1000 Encoding 8 — MTIM clock source ÷ 256.  All other encodings default to MTIM clock source ÷ 256. |

# 13.3.3 MTIM Counter Register (MTIMCNT)

MTIMCNT is the read-only value of the current MTIM count of the 8-bit counter.



Figure 13-5. MTIM Counter Register (MTIMCNT)



### **Table 13-5. MTIMCNT Field Description**

| Field        | Description                                                                                                                                                     |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>COUNT | MTIM Count — These eight read-only bits contain the current value of the 8-bit counter. Writes have no effect to this register. Reset clears the count to \$00. |

# 13.3.4 MTIM Modulo Register (MTIMMOD)



Figure 13-6. MTIM Modulo Register (MTIMMOD)

### **Table 13-6. MTIMMOD Descriptions**

| Field | Description                                                                                                                                                                                                                                            |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOD   | MTIM Modulo — These eight read/write bits contain the modulo value used to reset the count and set TOF. A value of \$00 puts the MTIM in free-running mode. Writing to MTIMMOD resets the COUNT to \$00 and clears TOF. Reset sets the modulo to \$00. |



Modulo Timer (RS08MTIMV1)

# 13.4 Functional Description

The MTIM is composed of a main 8-bit up-counter with an 8-bit modulo register, a clock source selector, and a prescaler block with nine selectable values. The module also contains software selectable interrupt logic.

The MTIM counter (MTIMCNT) has three modes of operation: stopped, free-running, and modulo. Out of reset, the counter is stopped. If the counter is started without writing a new value to the modulo register, then the counter will be in free-running mode. The counter is in modulo mode when a value other than \$00 is in the modulo register while the counter is running.

After any MCU reset, the counter is stopped and reset to \$00, and the modulus is set to \$00. The bus clock is selected as the default clock source and the prescale value is divide by 1. To start the MTIM in free-running mode, simply write to the MTIM status and control register (MTIMSC) and clear the MTIM stop bit (TSTP).

Four clock sources are software selectable: the internal bus clock, the fixed frequency clock (XCLK), and an external clock on the TCLK pin, selectable as incrementing on either rising or falling edges. The MTIM clock select bits (CLKS) in MTIMCLK are used to select the desired clock source. If the counter is active (TSTP = 0) when a new clock source is selected, the counter will continue counting from the previous value using the new clock source.

Nine prescale values are software selectable: clock source divided by 1, 2, 4, 8, 16, 32, 64, 128, or 256. The prescaler select bits (PS) in MTIMCLK select the desired prescale value. If the counter is active (TSTP = 0) when a new prescaler value is selected, the counter will continue counting from the previous value using the new prescaler value.

The MTIM modulo register (MTIMMOD) allows the overflow compare value to be set to any value from \$01 to \$FF. Reset clears the modulo value to \$00, which results in a free running counter.

When the counter is active (TSTP = 0), the counter increments at the selected rate until the count matches the modulo value. When these values match, the counter overflows to \$00 and continues counting. The MTIM overflow flag (TOF) is set whenever the counter overflows. The flag sets on the transition from the modulo value to \$00. Writing to MTIMMOD while the counter is active resets the counter to \$00 and clears TOF.

Clearing TOF is a two-step process. The first step is to read the MTIMSC register while TOF is set. The second step is to write a 0 to TOF. If another overflow occurs between the first and second steps, the clearing process is reset and TOF will remain set after the second step is performed. This will prevent the second occurrence from being missed. TOF is also cleared when a 1 is written to TRST or when any value is written to the MTIMMOD register.

The MTIM allows for an optional interrupt to be generated whenever TOF is set. To enable the MTIM overflow interrupt, set the MTIM overflow interrupt enable bit (TOIE) in MTIMSC. TOIE must never be written to a 1 while TOF = 1. Instead, TOF must be cleared first, then the TOIE can be set to 1.



# 13.4.1 MTIM Operation Example

This section shows an example of the MTIM operation as the counter reaches a matching value from the modulo register.



Figure 13-7. MTIM Counter Overflow Example

In the example of Figure 13-7, the selected clock source could be any of the four possible choices. The prescaler is set to PS = %0010 or divide-by-4. The modulo value in the MTIMMOD register is set to \$AA. When the counter, MTIMCNT, reaches the modulo value of \$AA, the counter overflows to \$00 and continues counting. The timer overflow flag, TOF, sets when the counter value changes from \$AA to \$00. An MTIM overflow interrupt is generated when TOF is set, if TOIE = 1.



Modulo Timer (RS08MTIMV1)



# Chapter 14 16-Bit Timer/PWM (RS08TPMV2)

### 14.1 Introduction

The TPM uses one input/output (I/O) pin per channel, TPMCHn where x is the TPM number (for example, 1 or 2), and n is the channel number (for example, 0–4). The TPM shares its I/O pins with general-purpose I/O port pins (refer to the Chapter 2, "Pins and Connections.")

The TPM module pins, TPMCH0 and TPMCH1 can be repositioned under software control using TPMCH0PS in SPT (Table 14-1). TPMCH0PS and TPMCH1PS in SOPT select which general-purpose I/O ports are associated with TPM.

**Table 14-1. TPM Position Options** 

| TPMCH0PS in SOPT | Port Pin for TPMCH0 |
|------------------|---------------------|
| 0 (default)      | PTA0                |
| 1                | PTB4                |

| TPMCH1PS in SOPT | Port Pin for TPMCH1 |
|------------------|---------------------|
| 0 (default)      | PTA1                |
| 1                | PTB5                |

Figure 14-1 shows the MC9RS08KA8 series block diagram with the TPM highlighted.



#### Chapter 14 16-Bit Timer/PWM (RS08TPMV2)



Figure 14-1. MC9RS08KA8 Series Block Diagram Highlighting TPM Block and Pins



### 14.1.1 Features

The TPM has the following features:

- Each TPM may be configured for buffered, center-aligned pulse-width modulation (CPWM) on all channels
- Clock sources independently selectable per TPM (multiple TPMs device)
- Selectable clock sources (device dependent): bus clock, fixed system clock, external pin
- Clock prescaler taps for divide by 1, 2, 4, 8, 16, 32, 64, or 128
- 16-bit free-running or up/down (CPWM) count operation
- 16-bit modulus register to control counter range
- Timer system enable
- One interrupt per channel plus a terminal count interrupt for each TPM module (multiple TPMs device)
- Channel features:
  - Each channel may be input capture, output compare, or buffered edge-aligned PWM
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
  - Selectable polarity on PWM outputs

### 14.1.2 Block Diagram

Figure 14-2 shows the structure of a TPM. Some MCUs include more than one TPM, with various numbers of channels.



#### 16-Bit Timer/PWM (RS08TPMV2)



Figure 14-2. TPM Block Diagram

The central component of the TPM is the 16-bit counter that can operate as a free-running counter, a modulo counter, or an up-/down-counter when the TPM is configured for center-aligned PWM. The TPM counter (when operating in normal up-counting mode) provides the timing reference for the input capture, output compare, and edge-aligned PWM functions. The timer counter modulo registers, TPMxMODH:TPMxMODL, control the modulo value of the counter. (The values 0x0000 or 0xFFFF effectively make the counter free running.) Software can read the counter value at any time without

effectively make the counter free running.) Software can read the counter value at any time without affecting the counting sequence. Any write to either byte of the TPMxCNT counter resets the counter regardless of the data value written.

MC9RS08KA8 Series Reference Manual, Rev. 4



All TPM channels are programmable independently as input capture, output compare, or buffered edge-aligned PWM channels.

# 14.2 External Signal Description

When any pin associated with the timer is configured as a timer input, a passive pullup can be enabled. After reset, the TPM modules are disabled and all pins default to general-purpose inputs with the passive pullups disabled.

#### 14.2.1 External TPM Clock Sources

When control bits CLKSB:CLKSA in the timer status and control register are set to 1:1, the prescaler and consequently the 16-bit counter for TPMx are driven by an external clock source, TPMxCLK, connected to an I/O pin. A synchronizer is needed between the external clock and the rest of the TPM. This synchronizer is clocked by the bus clock so the frequency of the external source must be less than one-half the frequency of the bus rate clock. The upper frequency limit for this external clock source is specified to be one-fourth the bus frequency to conservatively accommodate duty cycle and phase-locked loop (PLL) or frequency-locked loop (FLL) frequency jitter effects.

On some devices the external clock input is shared with one of the TPM channels. When a TPM channel is shared as the external clock input, the associated TPM channel cannot use the pin. (The channel can still be used in output compare mode as a software timer.) Also, if one of the TPM channels is used as the external clock input, the corresponding ELSnB:ELSnA control bits must be set to 0:0 so the channel is not trying to use the same pin.

### 14.2.2 TPMxCHn — TPMx Channel n I/O Pins

Each TPM channel is associated with an I/O pin on the MCU. The function of this pin depends on the configuration of the channel. In some cases, no pin function is needed so the pin reverts to being controlled by general-purpose I/O controls. When a timer has control of a port pin, the port data and data direction registers do not affect the related pin(s). See the Pins and Connections chapter for additional information about shared pin functions.

# 14.3 Register Definition

The TPM includes:

- An 8-bit status and control register (TPMxSC)
- A 16-bit counter (TPMxCNTH:TPMxCNTL)
- A 16-bit modulo register (TPMxMODH:TPMxMODL)

Each timer channel has:

- An 8-bit status and control register (TPMxCnSC)
- A 16-bit channel value register (TPMxCnVH:TPMxCnVL)

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all TPM registers. This section refers to registers and control bits only by their names. A

Freescale Semiconductor

MC9RS08KA8 Series Reference Manual, Rev. 4



#### 16-Bit Timer/PWM (RS08TPMV2)

Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

# 14.3.1 Timer Status and Control Register (TPMxSC)

TPMxSC contains the overflow status flag and control bits that are used to configure the interrupt enable, TPM configuration, clock source, and prescale divisor. These controls relate to all channels within this timer module.



Figure 14-3. Timer Status and Control Register (TPMxSC)

Table 14-2. TPMxSC Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TOF         | Timer Overflow Flag — This flag is set when the TPM counter changes to 0x0000 after reaching the modulo value programmed in the TPM counter modulo registers. When the TPM is configured for CPWM, TOF is set after the counter has reached the value in the modulo register, at the transition to the next lower count value. Clear TOF by reading the TPM status and control register when TOF is set and then writing a 0 to TOF. If another TPM overflow occurs before the clearing sequence is complete, the sequence is reset so TOF would remain set after the clear sequence was completed for the earlier TOF. Reset clears TOF. Writing a 1 to TOF has no effect.  O TPM counter has not reached modulo value or overflow TPM counter has overflowed |
| 6<br>TOIE        | Timer Overflow Interrupt Enable — This read/write bit enables TPM overflow interrupts. If TOIE is set, an interrupt is generated when TOF equals 1. Reset clears TOIE.  0 TOF interrupts inhibited (use software polling) 1 TOF interrupts enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5<br>CPWMS       | Center-Aligned PWM Select — This read/write bit selects CPWM operating mode. Reset clears this bit so the TPM operates in up-counting mode for input capture, output compare, and edge-aligned PWM functions. Setting CPWMS reconfigures the TPM to operate in up-/down-counting mode for CPWM functions. Reset clears CPWMS.  O All TPMx channels operate as input capture, output compare, or edge-aligned PWM mode as selected by the MSnB:MSnA control bits in each channel's status and control register  I All TPMx channels operate in center-aligned PWM mode                                                                                                                                                                                          |
| 4:3<br>CLKS[B:A] | Clock Source Select — As shown in Table 14-3, this 2-bit field is used to disable the TPM system or select one of three clock sources to drive the counter prescaler. The external source and the XCLK are synchronized to the bus clock by an on-chip synchronization circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2:0<br>PS[2:0]   | Prescale Divisor Select — This 3-bit field selects one of eight divisors for the TPM clock input as shown in Table 14-4. This prescaler is located after any clock source synchronization or clock source selection, so it affects whatever clock source is selected to drive the TPM system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

166 Freescale Semiconductor

MC9RS08KA8 Series Reference Manual, Rev. 4



| CLKSB:CLKSA | TPM Clock Source to Prescaler Input |
|-------------|-------------------------------------|
| 0:0         | No clock selected (TPMx disabled)   |
| 0:1         | Bus rate clock (BUSCLK)             |

Fixed system clock (XCLK)

External source (TPMxCLK)<sup>1,2</sup>

**Table 14-3. TPM Clock Source Selection** 

If the external clock input is shared with channel n and is selected as the TPM clock source, the corresponding ELSnB:ELSnA control bits must be set to 0:0 so channel n does not try to use the same pin for a conflicting function.

| PS2:PS1:PS0 | <b>TPM Clock Source Divided-By</b> |
|-------------|------------------------------------|
| 0:0:0       | 1                                  |
| 0:0:1       | 2                                  |
| 0:1:0       | 4                                  |
| 0:1:1       | 8                                  |
| 1:0:0       | 16                                 |
| 1:0:1       | 32                                 |
| 1:1:0       | 64                                 |
| 1:1:1       | 128                                |

**Table 14-4. Prescale Divisor Selection** 

# 14.3.2 Timer Counter Registers (TPMxCNTH:TPMxCNTL)

The two read-only TPM counter registers contain the high and low bytes of the value in the TPM counter. Reading either byte (TPMxCNTH or TPMxCNTL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. This allows coherent 16-bit reads in either order. The coherency mechanism is automatically restarted by an MCU reset, a write of any value to TPMxCNTH or TPMxCNTL, or any write to the timer status/control register (TPMxSC).

Reset clears the TPM counter registers.

1:0

1:1



Figure 14-4. Timer Counter Register High (TPMxCNTH)

The maximum frequency that is allowed as an external clock is one-fourth of the bus frequency.



#### 16-Bit Timer/PWM (RS08TPMV2)



Figure 14-5. Timer Counter Register Low (TPMxCNTL)

When background mode is active, the timer counter and the coherency mechanism are frozen such that the buffer latches remain in the state they were in when the background mode became active even if one or both bytes of the counter are read while background mode is active.

# 14.3.3 Timer Counter Modulo Registers (TPMxMODH:TPMxMODL)

The read/write TPM modulo registers contain the modulo value for the TPM counter. After the TPM counter reaches the modulo value, the TPM counter resumes counting from 0x0000 at the next clock (CPWMS = 0) or starts counting down (CPWMS = 1), and the overflow flag (TOF) becomes set. Writing to TPMxMODH or TPMxMODL inhibits TOF and overflow interrupts until the other byte is written. Reset sets the TPM counter modulo registers to 0x0000, which results in a free-running timer counter (modulo disabled).



Figure 14-6. Timer Counter Modulo Register High (TPMxMODH)



Figure 14-7. Timer Counter Modulo Register Low (TPMxMODL)

It is good practice to wait for an overflow interrupt so both bytes of the modulo register can be written well before a new overflow. An alternative approach is to reset the TPM counter before writing to the TPM modulo registers to avoid confusion about when the first counter overflow will occur.

MC9RS08KA8 Series Reference Manual, Rev. 4



#### Timer Channel n Status and Control Register (TPMxCnSC) 14.3.4

TPMxCnSC contains the channel interrupt status flag and control bits that are used to configure the interrupt enable, channel configuration, and pin function.



Figure 14-8. Timer Channel n Status and Control Register (TPMxCnSC)

Table 14-5. TPMxCnSC Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>CHnF        | Channel n Flag — When channel n is configured for input capture, this flag bit is set when an active edge occurs on the channel n pin. When channel n is an output compare or edge-aligned PWM channel, CHnF is set when the value in the TPM counter registers matches the value in the TPM channel n value registers. This flag is seldom used with center-aligned PWMs because it is set every time the counter matches the channel value register, which correspond to both edges of the active duty cycle period.  A corresponding interrupt is requested when CHnF is set and interrupts are enabled (CHnIE = 1). Clear CHnF by reading TPMxCnSC while CHnF is set and then writing a 0 to CHnF. If another interrupt request occurs before the clearing sequence is complete, the sequence is reset so CHnF would remain set after the clear sequence was completed for the earlier CHnF. This is done so a CHnF interrupt request cannot be lost by clearing a previous CHnF. Reset clears CHnF. Writing a 1 to CHnF has no effect.  No input capture or output compare event occurred on channel n  Input capture or output compare event occurred on channel n |
| 6<br>CHnIE       | Channel n Interrupt Enable — This read/write bit enables interrupts from channel n. Reset clears CHnIE.  O Channel n interrupt requests disabled (use software polling)  Channel n interrupt requests enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5<br>MSnB        | <b>Mode Select B for TPM Channel n</b> — When CPWMS = 0, MSnB = 1 configures TPM channel n for edge-aligned PWM mode. For a summary of channel mode and setup controls, refer to Table 14-6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4<br>MSnA        | <b>Mode Select A for TPM Channel n</b> — When CPWMS = 0 and MSnB = 0, MSnA configures TPM channel n for input capture mode or output compare mode. Refer to Table 14-6 for a summary of channel mode and setup controls.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3:2<br>ELSn[B:A] | Edge/Level Select Bits — Depending on the operating mode for the timer channel as set by CPWMS:MSnB:MSnA and shown in Table 14-6, these bits select the polarity of the input edge that triggers an input capture event, select the level that will be driven in response to an output compare match, or select the polarity of the PWM output.  Setting ELSnB:ELSnA to 0:0 configures the related timer pin as a general-purpose I/O pin unrelated to any timer channel functions. This function is typically used to temporarily disable an input capture channel or to make the timer pin available as a general-purpose I/O pin when the associated timer channel is set up as a software timer that does not require the use of a pin.                                                                                                                                                                                                                                                                                                                                                                                                                              |

MC9RS08KA8 Series Reference Manual, Rev. 4 Freescale Semiconductor 169

#### 16-Bit Timer/PWM (RS08TPMV2)

| Table 14-6. | Mode. | Edge. | and | Level | Selection |
|-------------|-------|-------|-----|-------|-----------|
|             |       |       |     |       |           |

| CPWMS | MSnB:MSnA | ELSnB:ELSnA | Mode                                                                                                | Configuration                                 |
|-------|-----------|-------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Х     | XX        | 00          | Pin not used for TPM channel; use as an external clock for the TPM or revert to general-purpose I/O |                                               |
| 0     | 00        | 01          | Input capture                                                                                       | Capture on rising edge only                   |
|       |           | 10          |                                                                                                     | Capture on falling edge only                  |
|       |           | 11          |                                                                                                     | Capture on rising or falling edge             |
|       | 01        | 00          | Output                                                                                              | Software compare only                         |
|       |           | 01          | compare                                                                                             | Toggle output on compare                      |
|       |           | 10          |                                                                                                     | Clear output on compare                       |
|       |           | 11          |                                                                                                     | Set output on compare                         |
|       | 1X        | 10          | Edge-aligned                                                                                        | High-true pulses (clear output on compare)    |
|       |           | X1          | PWM                                                                                                 | Low-true pulses (set output on compare)       |
| 1     | XX        | 10          | Center-aligned                                                                                      | High-true pulses (clear output on compare-up) |
|       |           | X1          | PWM                                                                                                 | Low-true pulses (set output on compare-up)    |

If the associated port pin is not stable for at least two bus clock cycles before changing to input capture mode, it is possible to get an unexpected indication of an edge trigger. Typically, a program would clear status flags after changing channel configuration bits and before enabling channel interrupts or using the status flags to avoid any unexpected behavior.

# 14.3.5 Timer Channel Value Registers (TPMxCnVH:TPMxCnVL)

These read/write registers contain the captured TPM counter value of the input capture function or the output compare value for the output compare or PWM functions. The channel value registers are cleared by reset.



Figure 14-9. Timer Channel Value Register High (TPMxCnVH)



Figure 14-10. Timer Channel Value Register Low (TPMxCnVL)

In input capture mode, reading either byte (TPMxCnVH or TPMxCnVL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. This latching mechanism also resets (becomes unlatched) when the TPMxCnSC register is written.

#### MC9RS08KA8 Series Reference Manual, Rev. 4



In output compare or PWM modes, writing to either byte (TPMxCnVH or TPMxCnVL) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the timer channel value registers. This latching mechanism may be manually reset by writing to the TPMxCnSC register.

This latching mechanism allows coherent 16-bit writes in either order, which is friendly to various compiler implementations.

#### **Functional Description** 14.4

All TPM functions are associated with a main 16-bit counter that allows flexible selection of the clock source and prescale divisor. A 16-bit modulo register also is associated with the main 16-bit counter in the TPM. Each TPM channel is optionally associated with an MCU pin and a maskable interrupt function.

The TPM has center-aligned PWM capabilities controlled by the CPWMS control bit in TPMxSC. When CPWMS is set to 1, timer counter TPMxCNT changes to an up-/down-counter and all channels in the associated TPM act as center-aligned PWM channels. When CPWMS = 0, each channel can independently be configured to operate in input capture, output compare, or buffered edge-aligned PWM mode.

The following sections describe the main 16-bit counter and each of the timer operating modes (input capture, output compare, edge-aligned PWM, and center-aligned PWM). Because details of pin operation and interrupt activity depend on the operating mode, these topics are covered in the associated mode sections.

#### 14.4.1 Counter

All timer functions are based on the main 16-bit counter (TPMxCNTH:TPMxCNTL). This section discusses selection of the clock source, up-counting vs. up-/down-counting, end-of-count overflow, and manual counter reset.

After any MCU reset, CLKSB:CLKSA = 0:0 so no clock source is selected and the TPM is inactive. Normally, CLKSB:CLKSA would be set to 0:1 so the bus clock drives the timer counter. The clock source for the TPM can be selected to be off, the bus clock (BUSCLK), the fixed system clock (XCLK), or an external input. The maximum frequency allowed for the external clock option is one-fourth the bus rate. Refer to Section 14.3.1, "Timer Status and Control Register (TPMxSC)" and Table 14-3 for more information about clock source selection.

When the microcontroller is in active background mode, the TPM temporarily suspends all counting until the microcontroller returns to normal user operating mode. During stop mode, all TPM clocks are stopped; therefore, the TPM is effectively disabled until clocks resume. During wait mode, the TPM continues to operate normally.

The main 16-bit counter has two counting modes. When center-aligned PWM is selected (CPWMS = 1), the counter operates in up-/down-counting mode. Otherwise, the counter operates as a simple up-counter. As an up-counter, the main 16-bit counter counts from 0x0000 through its terminal count and then continues with 0x0000. The terminal count is 0xFFFF or a modulus value in TPMxMODH:TPMxMODL.

MC9RS08KA8 Series Reference Manual, Rev. 4 Freescale Semiconductor 171



#### 16-Bit Timer/PWM (RS08TPMV2)

When center-aligned PWM operation is specified, the counter counts upward from 0x0000 through its terminal count and then counts downward to 0x0000 where it returns to up-counting. Both 0x0000 and the terminal count value (value in TPMxMODH:TPMxMODL) are normal length counts (one timer clock period long).

An interrupt flag and enable are associated with the main 16-bit counter. The timer overflow flag (TOF) is a software-accessible indication that the timer counter has overflowed. The enable signal selects between software polling (TOIE = 0) where no hardware interrupt is generated, or interrupt-driven operation (TOIE = 1) where a static hardware interrupt is automatically generated whenever the TOF flag is 1.

The conditions that cause TOF to become set depend on the counting mode (up or up/down). In up-counting mode, the main 16-bit counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF becomes set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF becomes set at the transition from the value set in the modulus register to 0x0000. When the main 16-bit counter is operating in up-/down-counting mode, the TOF flag gets set as the counter changes direction at the transition from the value set in the modulus register and the next lower count value. This corresponds to the end of a PWM period. (The 0x0000 count value corresponds to the center of a period.)

Because the HCS08 MCU is an 8-bit architecture, a coherency mechanism is built into the timer counter for read operations. Whenever either byte of the counter is read (TPMxCNTH or TPMxCNTL), both bytes are captured into a buffer so when the other byte is read, the value will represent the other byte of the count at the time the first byte was read. The counter continues to count normally, but no new value can be read from either byte until both bytes of the old count have been read.

The main timer counter can be reset manually at any time by writing any value to either byte of the timer count TPMxCNTH or TPMxCNTL. Resetting the counter in this manner also resets the coherency mechanism in case only one byte of the counter was read before resetting the count.

#### 14.4.2 Channel Mode Selection

Provided CPWMS = 0 (center-aligned PWM operation is not specified), the MSnB and MSnA control bits in the channel n status and control registers determine the basic mode of operation for the corresponding channel. Choices include input capture, output compare, and buffered edge-aligned PWM.

# 14.4.2.1 Input Capture Mode

With the input capture function, the TPM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TPM latches the contents of the TPM counter into the channel value registers (TPMxCnVH:TPMxCnVL). Rising edges, falling edges, or any edge may be chosen as the active edge that triggers an input capture.

When either byte of the 16-bit capture register is read, both bytes are latched into a buffer to support coherent 16-bit accesses regardless of order. The coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC).

An input capture event sets a flag bit (CHnF) that can optionally generate a CPU interrupt request.



#### 14.4.2.2 **Output Compare Mode**

With the output compare function, the TPM can generate timed pulses with programmable position, polarity, duration, and frequency. When the counter reaches the value in the channel value registers of an output compare channel, the TPM can set, clear, or toggle the channel pin.

In output compare mode, values are transferred to the corresponding timer channel value registers only after both 8-bit bytes of a 16-bit register have been written. This coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC).

An output compare event sets a flag bit (CHnF) that can optionally generate a CPU interrupt request.

#### 14.4.2.3 **Edge-Aligned PWM Mode**

This type of PWM output uses the normal up-counting mode of the timer counter (CPWMS = 0) and can be used when other channels in the same TPM are configured for input capture or output compare functions. The period of this PWM signal is determined by the setting in the modulus register (TPMxMODH:TPMxMODL). The duty cycle is determined by the setting in the timer channel value register (TPMxCnVH:TPMxCnVL). The polarity of this PWM signal is determined by the setting in the ELSnA control bit. Duty cycle cases of 0 percent and 100 percent are possible.

As Figure 14-11 shows, the output compare value in the TPM channel registers determines the pulse width (duty cycle) of the PWM signal. The time between the modulus overflow and the output compare is the pulse width. If ELSnA = 0, the counter overflow forces the PWM signal high and the output compare forces the PWM signal low. If ELSnA = 1, the counter overflow forces the PWM signal low and the output compare forces the PWM signal high.



Figure 14-11. PWM Period and Pulse Width (ELSnA = 0)

When the channel value register is set to 0x0000, the duty cycle is 0 percent. By setting the timer channel value register (TPMxCnVH:TPMxCnVL) to a value greater than the modulus setting, 100% duty cycle can be achieved. This implies that the modulus setting must be less than 0xFFFF to get 100% duty cycle.

Because the HCS08 is a family of 8-bit MCUs, the settings in the timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to either register, TPMxCnVH or TPMxCnVL, write to buffer registers. In edge-PWM mode, values are transferred to the corresponding timer channel registers only after both 8-bit bytes of a 16-bit register have been written and the value in the TPMxCNTH:TPMxCNTL counter is 0x0000. (The new duty cycle does not take effect until the next full period.)

Freescale Semiconductor 173

MC9RS08KA8 Series Reference Manual, Rev. 4



16-Bit Timer/PWM (RS08TPMV2)

# 14.4.3 Center-Aligned PWM Mode

This type of PWM output uses the up-/down-counting mode of the timer counter (CPWMS = 1). The output compare value in TPMxCnVH:TPMxCnVL determines the pulse width (duty cycle) of the PWM signal and the period is determined by the value in TPMxMODH:TPMxMODL.

TPMxMODH:TPMxMODL must be kept in the range of 0x0001 to 0x7FFF because values outside this range can produce ambiguous results. ELSnA will determine the polarity of the CPWM output.

Egn. 14-1

period = 2 x (TPMxMODH:TPMxMODL);
for TPMxMODH:TPMxMODL = 0x0001-0x7FFF

Egn. 14-2

If the channel value register TPMxCnVH:TPMxCnVL is zero or negative (bit 15 set), the duty cycle will be 0%. If TPMxCnVH:TPMxCnVL is a positive value (bit 15 clear) and is greater than the (nonzero) modulus setting, the duty cycle will be 100% because the duty cycle compare will never occur. This implies the usable range of periods set by the modulus register is 0x0001 through 0x7FFE (0x7FFF if generation of 100% duty cycle is not necessary). This is not a significant limitation because the resulting period is much longer than required for normal applications.

TPMxMODH:TPMxMODL = 0x0000 is a special case that must not be used with center-aligned PWM mode. When CPWMS = 0, this case corresponds to the counter running free from 0x0000 through 0xFFFF, but when CPWMS = 1 the counter needs a valid match to the modulus register somewhere other than at 0x0000 in order to change directions from up-counting to down-counting.

Figure 14-12 shows the output compare value in the TPM channel registers (multiplied by 2), which determines the pulse width (duty cycle) of the CPWM signal. If ELSnA = 0, the compare match while counting up forces the CPWM output signal low and a compare match while counting down forces the output high. The counter counts up until it reaches the modulo setting in TPMxMODH:TPMxMODL, then counts down until it reaches zero. This sets the period equal to two times TPMxMODH:TPMxMODL.



Figure 14-12. CPWM Period and Pulse Width (ELSnA = 0)

Center-aligned PWM outputs typically produce less noise than edge-aligned PWMs because fewer I/O pin transitions are lined up at the same system clock edge. This type of PWM is also required for some types of motor drives.

Because the HCS08 is a family of 8-bit MCUs, the settings in the timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to any of the registers, TPMxMODH, TPMxMODL, TPMxCnVH, and TPMxCnVL, actually write to buffer registers. Values are



transferred to the corresponding timer channel registers only after both 8-bit bytes of a 16-bit register have been written and the timer counter overflows (reverses direction from up-counting to down-counting at the end of the terminal count in the modulus register). This TPMxCNT overflow requirement only applies to PWM channels, not output compares.

Optionally, when TPMxCNTH: TPMxCNTL = TPMxMODH: TPMxMODL, the TPM can generate a TOF interrupt at the end of this count. The user can choose to reload any number of the PWM buffers, and they will all update simultaneously at the start of a new period.

Writing to TPMxSC cancels any values written to TPMxMODH and/or TPMxMODL and resets the coherency mechanism for the modulo registers. Writing to TPMxCnSC cancels any values written to the channel value registers and resets the coherency mechanism for TPMxCnVH:TPMxCnVL.

#### 14.5 **TPM Interrupts**

The TPM generates an optional interrupt for the main counter overflow and an interrupt for each channel. The meaning of channel interrupts depends on the mode of operation for each channel. If the channel is configured for input capture, the interrupt flag is set each time the selected input capture edge is recognized. If the channel is configured for output compare or PWM modes, the interrupt flag is set each time the main timer counter matches the value in the 16-bit channel value register. See the Resets, Interrupts, and System Configuration chapter for absolute interrupt vector addresses, priority, and local interrupt mask control bits.

For each interrupt source in the TPM, a flag bit is set on recognition of the interrupt condition such as timer overflow, channel input capture, or output compare events. This flag may be read (polled) by software to verify that the action has occurred, or an associated enable bit (TOIE or CHnIE) can be set to enable hardware interrupt generation. While the interrupt enable bit is set, a static interrupt will be generated whenever the associated interrupt flag equals 1. It is the responsibility of user software to perform a sequence of steps to clear the interrupt flag before returning from the interrupt service routine.

#### **Clearing Timer Interrupt Flags** 14.5.1

TPM interrupt flags are cleared by a 2-step process that includes a read of the flag bit while it is set (1) followed by a write of 0 to the bit. If a new event is detected between these two steps, the sequence is reset and the interrupt flag remains set after the second step to avoid the possibility of missing the new event.

#### 14.5.2 **Timer Overflow Interrupt Description**

The conditions that cause TOF to become set depend on the counting mode (up or up/down). In up-counting mode, the 16-bit timer counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF becomes set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF becomes set at the transition from the value set in the modulus register to 0x0000. When the counter is operating in up-/down-counting mode, the TOF flag gets set as the counter changes direction at the transition from the value set in the modulus register and the next lower count value. This corresponds to the end of a PWM period. (The 0x0000 count value corresponds to the center of a period.)



16-Bit Timer/PWM (RS08TPMV2)

# 14.5.3 Channel Event Interrupt Description

The meaning of channel interrupts depends on the current mode of the channel (input capture, output compare, edge-aligned PWM, or center-aligned PWM).

When a channel is configured as an input capture channel, the ELSnB:ELSnA control bits select rising edges, falling edges, any edge, or no edge (off) as the edge that triggers an input capture event. When the selected edge is detected, the interrupt flag is set. The flag is cleared by the 2-step sequence described in Section 14.5.1, "Clearing Timer Interrupt Flags."

When a channel is configured as an output compare channel, the interrupt flag is set each time the main timer counter matches the 16-bit value in the channel value register. The flag is cleared by the 2-step sequence described in Section 14.5.1, "Clearing Timer Interrupt Flags."

### 14.5.4 PWM End-of-Duty-Cycle Events

For channels that are configured for PWM operation, there are two possibilities:

- When the channel is configured for edge-aligned PWM, the channel flag is set when the timer counter matches the channel value register that marks the end of the active duty cycle period.
- When the channel is configured for center-aligned PWM, the timer count matches the channel value register twice during each PWM cycle. In this CPWM case, the channel flag is set at the start and at the end of the active duty cycle, which are the times when the timer counter matches the channel value register.

The flag is cleared by the 2-step sequence described in Section 14.5.1, "Clearing Timer Interrupt Flags."



# **Chapter 15 Development Support**

### 15.1 Introduction

Development support systems in the RS08 family include the RS08 background debug controller (BDC).

The BDC provides a single-wire debug interface to the target MCU. This interface provides a convenient means for programming the on-chip FLASH and other nonvolatile memories. Also, the BDC is the primary debug interface for development and allows non-intrusive access to memory data and traditional debug features such as CPU register modify, breakpoint, and single-instruction trace commands.

In the RS08 Family, address and data bus signals are not available on external pins. Debug is done through commands fed into the target MCU via the single-wire background debug interface, including resetting the device without using a reset pin.



Figure 15-1. Connecting MCU to Host for Debugging

# 15.2 Features

Features of the RS08 background debug controller (BDC) include:

- Uses a single pin for background debug serial communications
- Non-intrusive of user memory resources; BDC registers are not located in the memory map
- SYNC command to determine target communications rate
- Non-intrusive commands allow access to memory resources while CPU is running user code without stopping applications
- Active background mode commands for CPU register access
- GO and TRACE1 commands
- BACKGROUND command can wake CPU from wait or stop modes

MC9RS08KA8 Series Reference Manual, Rev. 4



#### **Chapter 15 Development Support**

- BDC\_RESET command allows host to reset MCU without using a reset pin
- One hardware address breakpoint built into BDC
- RS08 clock source runs in stop mode if BDM enabled to allow debugging when CPU is in stop mode
- COP watchdog suspended while in active background mode

# 15.3 RS08 Background Debug Controller (BDC)

All MCUs in the RS08 Family contain a single-wire background debug interface which supports in-circuit programming of on-chip non-volatile memory and sophisticated debug capabilities. Unlike debug interfaces on earlier 8-bit MCUs, this debug system provides for minimal interference with normal application resources. It does not use any user memory or locations in the memory map. It requires use of only the output-only BKGD pin. This pin will be shared with simple user output-only functions (typically port, comparator outputs, etc.), which can be easily debugged in normal user mode.

RS08 BDM commands are divided into two groups:

- Active background mode commands require that the target MCU is in active background mode (the
  user program is not running). The BACKGROUND command causes the target MCU to enter
  active background mode. Active background mode commands allow the CPU registers to be read
  or written and allow the user to trace one (TRACE1) user instruction at a time or GO to the user
  program from active background mode.
- Non-intrusive commands can be executed at any time even while the user program is running. Non-intrusive commands allow a user to read or write MCU memory locations or access status and control registers within the background debug controller (BDC).

Typically, a relatively simple interface pod is used to translate commands from a host computer into commands for the custom serial interface to the single-wire background debug system. Depending on the development tool vendor, this interface pod may use a standard RS-232 serial port, a parallel printer port, or some other type of communication such as Ethernet or a universal serial bus (USB) to communicate between the host PC and the pod.

Figure 15-2 shows the standard header for connection of a RS08 BDM pod. A pod is a small interface device that connects a host computer such as a personal computer to a target RS08 system. BKGD and GND are the minimum connections required to communicate with a target MCU. The pseudo-open-drain RESET signal is included in the connector to allow a direct hardware method for the host to force or monitor (if RESET is available as output) a target system reset.

The RS08 BDM pods supply the  $V_{PP}$  voltage to the RS08 MCU when in-circuit programming is required. The  $V_{PP}$  connection from the pod is shared with  $\overline{RESET}$  as shown in Figure 15-2. For  $V_{PP}$  requirements see the FLASH specifications in the electricals appendix.



Figure 15-2. Standard RS08 BDM Tool Connector

Background debug controller (BDC) serial communications use a custom serial protocol that was first introduced on the M68HC12 Family of microcontrollers. This protocol requires that the host knows the communication clock rate, which is determined by the target BDC clock rate. If a host is attempting to communicate with a target MCU that has an unknown BDC clock rate, a SYNC command may be sent to the target MCU to request a timed sync response signal from which the host can determine the correct communication speed.

For RS08 MCUs, the BDC clock is the same frequency as the MCU bus clock. For a detailed description of the communications protocol, refer to Section 15.3.2, "Communication Details."

# 15.3.1 BKGD Pin Description

BKGD is the single-wire background debug interface pin. BKGD is a pseudo-open-drain pin that contains an on-chip pullup, therefore it requires no external pullup resistor. Unlike typical open-drain pins, the external resistor capacitor (RC) time constant on this pin, which is influenced by external capacitance, plays almost no role in signal rise time. The custom protocol provides for brief, actively driven speedup pulses to force rapid rise times on this pin without risking harmful drive level conflicts. Refer to Section 15.3.2, "Communication Details," for more detail.

The primary function of this pin is bidirectional serial communication of background debug commands and data. During reset, this pin selects between starting in active background mode and normal user mode running an application program. This pin is also used to request a timed sync response pulse to allow a host development tool to determine the target BDC clock frequency.

By controlling the BKGD pin and forcing an MCU reset (issuing a BDC\_RESET command, or through a power-on reset (POR)), the host can force the target system to reset into active background mode rather than start the user application program. This is useful to gain control of a target MCU whose FLASH program memory has not yet been programmed with a user application program.

When no debugger pod is connected to the 6-pin BDM interface connector, the internal pullup on BKGD determines the normal operating mode.

On some RS08 devices, the BKGD pin may be shared with an alternative output-only function. To support BDM debugging, the user must disable this alternative function. Debugging of the alternative function must be done in normal user mode without using BDM.

### 15.3.2 Communication Details

The BDC serial interface requires the host to generate a falling edge on the BKGD pin to indicate the start of each bit time. The host provides this falling edge whether data is transmitted or received.



#### **Chapter 15 Development Support**

The BDC serial communication protocol requires the host to know the target BDC clock speed. Commands and data are sent most significant bit first (MSB-first) at 16 BDC clock cycles per bit. The interface times out if 512 BDC clock cycles occur between falling edges from the host. Any BDC command that was in progress when this timeout occurs is aborted without affecting the memory or operating mode of the target MCU system.

Figure 15-3 shows an external host transmitting a logic 1 or 0 to the BKGD pin of a target MCU. The host is asynchronous to the target so there is a 0-to-1 cycle delay from the host-generated falling edge to where the target perceives the beginning of the bit time. Ten target BDC clock cycles later, the target senses the bit level on the BKGD pin. Typically, the host actively drives the pseudo-open-drain BKGD pin during host-to-target transmissions to speed up rising edges. Because the target does not drive the BKGD pin during the host-to-target period, there is no need to treat the line as an open-drain signal during this period.



Figure 15-3. BDC Host-to-Target Serial Bit Timing

Figure 15-4 shows the host receiving a logic 1 from the target MCU. Because the host is asynchronous to the target, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the perceived start of the bit time in the target. The host holds the BKGD pin low long enough for the target to recognize it (at least two target BDC cycles). The host must release the low drive before the target drives a brief active-high speedup pulse seven cycles after the perceived start of the bit time. The host must sample the bit level approximately 10 cycles after it started the bit time.





Figure 15-4. BDC Target-to-Host Serial Bit Timing (Logic 1)

Figure 15-5 shows the host receiving a logic 0 from the target MCU. Because the host is asynchronous to the target, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target. The host initiates the bit time but the target finishes it. Because the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 BDC clock cycles, then briefly drives it high to speed up the rising edge. The host samples the bit level approximately 10 cycles after starting the bit time.

#### **Chapter 15 Development Support**



Figure 15-5. BDM Target-to-Host Serial Bit Timing (Logic 0)

### 15.3.3 SYNC and Serial Communication Timeout

The host initiates a host-to-target serial transmission by generating a falling edge on the BKGD pin. If BKGD is kept low for more than 128 target clock cycles, the target understands that a SYNC command was issued. In this case, the target will keep waiting for a rising edge on BKGD to answer the SYNC request pulse. If the rising edge is not detected, the target will keep waiting indefinitely, without any timeout limit. When a rising edge on BKGD occurs after a valid SYNC request, the BDC will drive the BKGD pin low for exactly 128 BDC cycles.

Consider now the case where the host returns BKGD to logic 1 before 128 cycles. This is interpreted as a valid bit transmission, and not as a SYNC request. The target will keep waiting for another falling edge marking the start of a new bit. If, however, a new falling edge is not detected by the target within 512 clock cycles since the last falling edge, a timeout occurs and the current command is discarded without affecting memory or the operating mode of the MCU. This is referred as a soft-reset to the BDC.

If a read command is issued but the data is not retrieved within 512 serial clock cycles, a soft-reset will occur causing the command to be disregarded. The data is not available for retrieving after the timeout has occurred. A soft-reset is also used to end a READ\_BLOCK or WRITE\_BLOCK command.

The following describes the actual bit-time requirements for a host to guarantee logic 1 or 0 bit transmission without the target timing out or interpreting the bit as a SYNC command:

- To send a logic 0, BKGD must be kept low for a minimum of 12 BDC cycles and up to 511 BDC cycles except for the first bit of a command sequence, which will be detected as a SYNC request.
- To send a logic 1, BKGD must be held low for at least four BDC cycles, be released by the eighth cycle, and be held high until at least the sixteenth BDC cycle.

MC9RS08KA8 Series Reference Manual, Rev. 4



• Subsequent bits must occur within 512 BDC cycles of the last bit sent.

# 15.4 BDC Registers and Control Bits

The BDC contains two non-CPU accessible registers:

- The BDC status and control register (BDCSCR) is an 8-bit register containing control and status bits for the background debug controller.
- The BDC breakpoint register (BDCBKPT) holds a 16-bit breakpoint match address.

These registers are accessed with dedicated serial BDC commands and are not located in the memory space of the target MCU (so they do not have addresses and cannot be accessed by user programs).

Some of the bits in the BDCSCR have write limitations; otherwise, these registers may be read or written at any time. For example, the ENBDM control bit may not be written while the MCU is in active background mode. This prevents the ambiguous condition of the control bit forbidding active background mode while the MCU is already in active background mode. Also, the status bits (BDMACT, WS, and WSF) are read-only status indicators and can never be written by the WRITE\_CONTROL serial BDC command.

# 15.4.1 BDC Status and Control Register (BDCSCR)

This register can be read or written by serial BDC commands (READ\_STATUS and WRITE\_CONTROL) but is not accessible to user programs because it is not located in the normal memory map of the MCU.



Figure 15-6. BDC Status and Control Register (BDCSCR)

Table 15-1. BDCSCR Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ENBDM  | Enable BDM (Permit Active Background Mode) — Typically, this bit is written to 1 by the debug host shortly after the beginning of a debug session or whenever the debug host resets the target and remains 1 until a normal reset clears it. If the application can go into stop mode, this bit is required to be set if debugging capabilities are required.  0 BDM cannot be made active (non-intrusive commands still allowed).  1 BDM can be made active to allow active background mode commands. |
| 6<br>BDMACT | Background Mode Active Status — This is a read-only status bit.  0 BDM not active (user application program running).  1 BDM active and waiting for serial commands.                                                                                                                                                                                                                                                                                                                                   |

MC9RS08KA8 Series Reference Manual, Rev. 4



#### **Chapter 15 Development Support**

Table 15-1. BDCSCR Register Field Descriptions (continued)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>BKPTEN | BDC Breakpoint Enable — If this bit is clear, the BDC breakpoint is disabled and the FTS (force tag select) control bit and BDCBKPT match register are ignored  0 BDC breakpoint disabled.  1 BDC breakpoint enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4<br>FTS    | Force/Tag Select — When FTS = 1, a breakpoint is requested whenever the CPU address bus matches the BDCBKPT match register. When FTS = 0, a match between the CPU address bus and the BDCBKPT register causes the fetched opcode to be tagged. If this tagged opcode ever reaches the end of the instruction queue, the CPU enters active background mode rather than executing the tagged opcode.  O Tag opcode at breakpoint address and enter active background mode if CPU attempts to execute that instruction.  Breakpoint match forces active background mode at next instruction boundary (address need not be an opcode).                                                                                                                |
| 2<br>WS     | <ul> <li>Wait or Stop Status — When the target CPU is in wait or stop mode, most BDC commands cannot function. However, the BACKGROUND command can be used to force the target CPU out of wait or stop and into active background mode where all BDC commands work. Whenever the host forces the target MCU into active background mode, the host must issue a READ_STATUS command to check that BDMACT = 1 before attempting other BDC commands.</li> <li>Target CPU is running user application code or in active background mode (was not in wait or stop mode when background became active).</li> <li>Target CPU is in wait or stop mode, or a BACKGROUND command was used to change from wait or stop to active background mode.</li> </ul> |
| 1<br>WSF    | Wait or Stop Failure Status — This status bit is set if a memory access command failed due to the target CPU executing a wait or stop instruction at or about the same time. The usual recovery strategy is to issue a BACKGROUND command to get out of wait or stop mode into active background mode, repeat the command that failed, then return to the user program. (Typically, the host would restore CPU registers and stack values and re-execute the wait or stop instruction.)  0 Memory access did not conflict with a wait or stop instruction.  1 Memory access command failed because the CPU entered wait or stop mode.                                                                                                             |

#### **BDC Breakpoint Match Register** 15.4.2

This 16-bit register holds the 14-bit address for the hardware breakpoint in the BDC. The BKPTEN and FTS control bits in BDCSCR are used to enable and configure the breakpoint logic. Dedicated serial BDC commands (READ BKPT and WRITE BKPT) are used to read and write the BDCBKPT register. Breakpoints are normally set while the target MCU is in active background mode before running the user application program. However, because READ BKPT and WRITE BKPT are non-intrusive commands, they could be executed even while the user program is running. For additional information about setup and use of the hardware breakpoint logic in the BDC, refer to the RS08 Family Reference Manual."

MC9RS08KA8 Series Reference Manual, Rev. 4 184 Freescale Semiconductor





Figure 15-7. BDC Breakpoint Match Register (BDCBKPT)

### 15.5 RS08 BDC Commands

BDC commands are sent serially from a host computer to the BKGD pin of the target MCU. All commands and data are sent MSB-first using a custom BDC communications protocol. Active background mode commands require that the target MCU is currently in the active background mode while non-intrusive commands may be issued at any time whether the target MCU is in active background mode or running a user application program.

Table 15-2 shows all RS08 BDC commands, a shorthand description of their coding structure, and the meaning of each command.

### **Coding Structure Nomenclature**

The following nomenclature is used in Table 15-2 to describe the coding structure of the BDC commands.

Commands begin with an 8-bit command code in the host-to-target direction (most significant bit first)

/ = Separates parts of the command

d = Delay 16 to 511 target BDC clock cycles

soft-reset = Delay of at least 512 BDC clock cycles from last host falling-edge

AAAA = 16-bit address in the host-to-target direction<sup>1</sup>

RD = Eight bits of read data in the target-to-host direction

WD = Eight bits of write data in the host-to-target direction

RD16 = 16 bits of read data in the target-to-host direction

WD16 = 16 bits of write data in the host-to-target direction

SS = the contents of BDCSCR in the target-to-host direction (STATUS)

CC = Eight bits of write data for BDCSCR in the host-to-target direction (CONTROL)

RBKP = 16 bits of read data in the target-to-host direction (from BDCBKPT breakpoint

register)

WBKP = 16 bits of write data in the host-to-target direction (for BDCBKPT breakpoint register)

MC9RS08KA8 Series Reference Manual, Rev. 4

<sup>1.</sup> The RS08 CPU uses only 14 bits of address and occupies the lower 14 bits of the 16-bit AAAA address field. The values of address bits 15 and 14 in AAAA are truncated and thus do not matter.



### **Chapter 15 Development Support**

### Table 15-2. RS08 BDC Command Summary

| Command<br>Mnemonic | Active Background<br>Mode/<br>Non-Intrusive | Coding<br>Structure       | Description                                                                                          |
|---------------------|---------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------|
| SYNC                | Non-intrusive                               | n/a <sup>1</sup>          | Request a timed reference pulse to determine target BDC communication speed                          |
| BDC_RESET           | Any CPU mode                                | 18 <sup>2</sup>           | Request an MCU reset                                                                                 |
| BACKGROUND          | Non-intrusive                               | 90/d                      | Enter active background mode if enabled (ignore if ENBDM bit equals 0)                               |
| READ_STATUS         | Non-intrusive                               | E4/SS                     | Read BDC status from BDCSCR                                                                          |
| WRITE_CONTROL       | Non-intrusive                               | C4/CC                     | Write BDC controls in BDCSCR                                                                         |
| READ_BYTE           | Non-intrusive                               | E0/AAAA/d/RD              | Read a byte from target memory                                                                       |
| READ_BYTE_WS        | Non-intrusive                               | E1/AAAA/d/SS/RD           | Read a byte and report status                                                                        |
| WRITE_BYTE          | Non-intrusive                               | C0/AAAA/WD/d              | Write a byte to target memory                                                                        |
| WRITE_BYTE_WS       | Non-intrusive                               | C1/AAAA/WD/d/SS           | Write a byte and report status                                                                       |
| READ_BKPT           | Non-intrusive                               | E2/RBKP                   | Read BDCBKPT breakpoint register                                                                     |
| WRITE_BKPT          | Non-intrusive                               | C2/WBKP                   | Write BDCBKPT breakpoint register                                                                    |
| GO                  | Active background mode                      | 08/d                      | Go to execute the user application program starting at the address currently in the PC               |
| TRACE1              | Active background mode                      | 10/d                      | Trace one user instruction at the address in the PC, then return to active background mode           |
| READ_BLOCK          | Active background mode                      | 80/AAAA/d/RD <sup>3</sup> | Read a block of data from target memory starting from AAAA continuing until a soft-reset is detected |
| WRITE_BLOCK         | Active background mode                      | 88/AAAA/WD/d <sup>4</sup> | Write a block of data to target memory starting at AAAA continuing until a soft-reset is detected    |
| READ_A              | Active background mode                      | 68/d/RD                   | Read accumulator (A)                                                                                 |



#### Table 15-2. RS08 BDC Command Summary (continued)

| Command<br>Mnemonic | Active Background<br>Mode/<br>Non-Intrusive | Coding<br>Structure    | Description                                                                                                                |
|---------------------|---------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|
| WRITE_A             | Active background mode                      | 48/WD/d                | Write accumulator (A)                                                                                                      |
| READ_CCR_PC         | Active background mode                      | 6B/d/RD16 <sup>5</sup> | Read the CCR bits z, c concatenated with<br>the 14-bit program counter (PC)<br>RD16=zc:PC                                  |
| WRITE_CCR_PC        | Active background mode                      | 4B/WD16/d <sup>6</sup> | Write the CCR bits z, c concatenated with the 14-bit program counter (PC) WD16=zc:PC                                       |
| READ_SPC            | Active background mode                      | 6F/d/RD16 <sup>7</sup> | Read the 14-bit shadow program counter (SPC) RD16=0:0:SPC                                                                  |
| WRITE_SPC           | Active background mode                      | 4F/WD16/d <sup>8</sup> | Write 14-bit shadow program counter (SPC) WD16 = x:x:SPC, the two most significant bits shown by "x" are ignored by target |

The SYNC command is a special operation which does not have a command code.

<sup>18</sup> was HCS08 BDC command for TAGGO.

Each RD requires a delay between host read data byte and next read, command ends when target detects a soft-reset.

Each WD requires a delay between host write data byte and next byte, command ends when target detects a soft-reset. HCS08 BDC had separate READ\_CCR and READ\_PC commands, the RS08 BDC combined this commands.

HCS08 BDC had separate WRITE\_CCR and WRITE\_PC commands, the RS08 BDC combined this commands.

<sup>6</sup>F is READ\_SP (read stack pointer) for HCS08 BDC.

<sup>4</sup>F is WRITE\_SP (write stack pointer) for HCS08 BDC.



**Chapter 15 Development Support** 





How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners.

© 2008-2015 Freescale Semiconductor, Inc.



Document Number MC9S08KA8RM

