# Programmable Divide-By-N Dual 4-Bit Binary/BCD Down Counter The MC14569B is a programmable divide—by—N dual 4—bit binary or BCD down counter constructed with MOS P—channel and N—channel enhancement mode devices (complementary MOS) in a monolithic structure. This device has been designed for use with the MC14568B phase comparator/counter in frequency synthesizers, phase–locked loops, and other frequency division applications requiring low power dissipation and/or high noise immunity. - Speed-up Circuitry for Zero Detection - Each 4-Bit Counter Can Divide Independently in BCD or Binary Mode - Can be Cascaded With MC14568B, MC14522B or MC14526B for Frequency Synthesizer Applications - · All Outputs are Buffered - Schmitt Triggered Clock Conditioning #### MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|----------------------------------------------------|--------------------------|------| | V <sub>DD</sub> | DC Supply Voltage | - 0.5 to + 18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient) | $-0.5$ to $V_{DD} + 0.5$ | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature (8–Second Soldering) | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C ### **BLOCK DIAGRAM** ## MC14569B L SUFFIX CERAMIC CASE 620 P SUFFIX PLASTIC CASE 648 DW SUFFIX SOIC CASE 751G #### ORDERING INFORMATION MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBDW SOIC $T_A = -55^{\circ}$ to $125^{\circ}$ C for all packages. **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | V <sub>DD</sub> | - 5 | 5°C | | 25°C | | 125 | 5°C | | |----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------| | Characteristic | Symbol | Vdc | Min | Max | Min | Typ # | Max | Min | Max | Unit | | Output Voltage "0" Lev V <sub>in</sub> = V <sub>DD</sub> or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> "1" Lev | VOH | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | _<br>_<br>_ | 4.95<br>9.95<br>14.95 | _<br>_<br>_ | Vdc | | Input Voltage "0" Lev<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | l V <sub>IL</sub> | 5.0<br>10<br>15 | | 1.5<br>3.0<br>4.0 | = | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | | 1.5<br>3.0<br>4.0 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ "1" Lev<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | VIH | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | _<br>_<br>_ | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | _<br>_<br>_ | 3.5<br>7.0<br>11 | _ | Vdc | | Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) Source (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | IOH | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_ | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8 | _<br>_<br>_<br>_ | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sir<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | k loL | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | _<br>_<br>_ | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | _<br>_<br>_ | 0.36<br>0.9<br>2.4 | _<br>_<br>_ | mAdc | | Input Current | l <sub>in</sub> | 15 | | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | Input Capacitance (Vin = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | _ | _ | pF | | Quiescent Current<br>(Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | _<br>_ | 5.0<br>10<br>20 | | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | _ | 150<br>300<br>600 | μAdc | | Total Supply Current**† (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | lΤ | 5.0<br>10<br>15 | | | $I_{T} = (1$ | .58 μΑ/kHz)<br>.20 μΑ/kHz)<br>.95 μΑ/kHz) | f + I <sub>DD</sub> | | | μAdc | <sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: I<sub>T</sub> is in $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range V<sub>SS</sub> ≤ (V<sub>in</sub> or V<sub>out</sub>) ≤ V<sub>DD</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open. <sup>\*\*</sup>The formulas given are for the typical characteristics only at 25 $^{\circ}\text{C}.$ <sup>†</sup>To calculate total supply current at loads other than 50 pF: ## SWITCHING CHARACTERISTICS\* ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | | | V <sub>DD</sub> | | All Types | | | |-------------------------------------------|------------------|-----------------|-------------------|--------------------|--------------------|------| | Characteristic | Symbol | Vdc | Min | Typ # | Max | Unit | | Output Rise Time | tтLН | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Output Fall Time | <sup>†</sup> THL | 5.0<br>10<br>15 | _<br>_<br>_ | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Turn-On Delay Time<br>Zero Detect Output | <sup>†</sup> PLH | 5.0<br>10<br>15 | _<br>_<br>_ | 420<br>175<br>125 | 700<br>300<br>250 | ns | | Q Output | | 5.0<br>10<br>15 | _<br>_<br>_ | 675<br>285<br>200 | 1200<br>500<br>400 | ns | | Turn–Off Delay Time<br>Zero Detect Output | <sup>†</sup> PHL | 5.0<br>10<br>15 | = | 380<br>150<br>100 | 600<br>300<br>200 | ns | | Q Output | | 5.0<br>10<br>15 | _<br>_<br>_ | 530<br>225<br>155 | 1000<br>400<br>300 | ns | | Clock Pulse Width | tWH | 5.0<br>10<br>15 | 300<br>150<br>115 | 100<br>45<br>30 | _<br>_<br>_ | ns | | Clock Pulse Frequency | f <sub>Cl</sub> | 5.0<br>10<br>15 | _<br>_<br>_ | 3.5<br>9.5<br>13.0 | 2.1<br>5.1<br>7.8 | MHz | | Clock Pulse Rise and Fall Time | tTLH, tTHL | 5.0<br>10<br>15 | | NO LIMIT | | μѕ | #Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ## **SWITCHING WAVEFORMS** Figure 1. #### PIN DESCRIPTIONS #### **INPUTS** **P0**, **P1**, **P2**, **P3** (**Pins 3**, **4**, **5**, **6**) — Preset Inputs. Programmable inputs for the least significant counter. May be binary or BCD depending on the control input. **P4, P5, P6, P7 (Pins 11, 12, 13, 14)** — Preset Inputs. Programmable inputs for the most significant counter. May be binary or BCD depending on the control input. **Clock (Pin 9)** — Preset data is decremented by one on each positive transition of this signal. #### **OUTPUTS** **Zero Detect (Pin 1)** — This output is normally low and goes high for one clock cycle when the counter has decremented to zero. **Q (Pin 15)** — Output of the last stage of the most significant counter. This output will be inactive unless the preset input P7 has been set high. #### **CONTROLS** Cascade Feedback (Pin 7) — This pin is normally set high. When low, loading of the preset inputs (P0 through P7) is inhibited, i.e., P0 through P7 are "don't cares." Refer to Table 1 for output characteristics. CTL<sub>1</sub> (Pin 2) — This pin controls the counting mode of the least significant counter. When set high, counting mode is BCD. When set low, counting mode is binary. CTL<sub>2</sub> (Pin 10) — This pin controls the counting mode of the most significant counter. When set high, counting mode is BCD. When set low, counting mode is binary. #### **SUPPLY PINS** **Vss (Pin 18)** — Negative Supply Voltage. This pin is usually connected to ground. **V<sub>DD</sub>** (Pin 16) — Positive Supply Voltage. This pin is connected to a positive supply voltage ranging from 3.0 volts to 18.0 volts. #### **OPERATING CHARACTERISTICS** The MC14569B is a programmable divide—by–N dual 4—bit down counter. This counter may be programmed (i.e., preset) in BCD or binary code through inputs P0 to P7. For each counter, the counting sequence may be chosen independently by applying a high (for BCD count) or a low (for binary count) to the control inputs CTL<sub>1</sub> and CTL<sub>2</sub>. The divide ratio N (N being the value programmed on the preset inputs P0 to P7) is automatically loaded into the counter as soon as the count 1 is detected. Therefore, a division ratio of one is not possible. After N clock cycles, one pulse appears on the Zero Detect output. (See Timing Diagram.) The Q output is the output of the last stage of the most significant counter (See Tables 1 through 5, Mode Controls.) When cascading the MC14569B to the MC14568B, MC14522B or the MC14526B, the Cascade Feedback input, Q, and Zero Detect outputs must be respectively connected to "0", Clock, and Load of the following counter. If the MC14569B is used alone, Cascade Feedback must be connected to $V_{DD}$ . **Table 1. Mode Controls** (Cascade Feedback = Low) | Counter Co | ntrol Values | Divide | Ratio | |------------------|------------------|-------------|-------| | CTL <sub>1</sub> | CTL <sub>2</sub> | Zero Detect | Q | | 0 | 0 | 256 | 256 | | 0 | 1 | 160 | 160 | | 1 | 0 | 160 | 160 | | 1 | 1 | 100 | 100 | NOTE: Data Preset Inputs (P0-P7) are "Don't Cares" while Cascade Feedback is **Table 2. Mode Controls** (CTL<sub>1</sub> = Low, CTL<sub>2</sub> = Low, Cascade Feedback = High) | | | | Preset | Inputs | | | | Divide | Ratio | | |----------------------------|------|--------|--------|--------|------|-----|----|----------------|-------|-----------------| | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | Zero<br>Detect | Q | Comments | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 256 | 256 | Max Count | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X | X | Illegal State | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | X | Min Count | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | X | | | | ١. | • | | ١. | • | • | | | X | | | | ١. | • | | ١. | ١. | • | | | X | | | | | • | | | | • | | | X | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 15 | X | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 16 | X | | | | | | | | | • | | | X | | | | | | | | | • | | | X | | | | ١. | • | | ١. | | • | | | Х | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | X | | | | | | | | | • | | | X | | | | | • | | | | • | | | X | | | | | | | ١. | ١. | | | | X | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 64 | X | | | | | • | | | ١. | • | | | X | | | | | • | | | | • | | | X | | | | | • | | | | • | | | X | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 127 | X | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 128 | 128 | Q Output Active | | | | • | | | ١. | | | | | · | | | | • | | ١. | ١. | • | | | | | | | | • | | | | • | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 136 | 136 | | | . | . | • | | . | . | | | | | | | | . | • | | | . | | | l . | | | | | ١. | • | ١. | ١. | ۱. | • | | | . | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 | 255 | <u> </u> | | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | | | | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | | | Bit Value | | | Coun | ter #2 | | | Coun | | | | | Counting | | | Bin | ary | | | Bin | ary | | | | Sequence | | V. Na Outrant (Almond Lam) | | | | | | | | | | | X = No Output (Always Low) **Table 3. Mode Controls** (CTL<sub>1</sub> = High, CTL<sub>2</sub> = Low, Cascade Feedback = High) | | | | | Inputs | 11.010 (0 | <u> </u> | | | e Ratio | | |------------|------|--------|-----|--------|-----------|----------|-----|----------------|---------|-----------------| | <b>P</b> 7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | Zero<br>Detect | Q | Comments | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 160 | 160 | Max Count | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X | X | Illegal State | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | X | Min Count | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | X | | | • | • | • | | ١ ٠ | • | • | ٠ ا | • | X | | | • | • | • | • | · | • | • | • | • | X | | | • | • | • | | : | • | • | : | • | X | | | 0<br>0 | 0 | 0<br>0 | 0 | 1 | 0 | 0<br>0 | 1 | 9 | X<br>X | | | • | 0 | | 1 | 0 | 0 | | 0 | 10 | X | | | | : | | : | : | : | • | : | | X | | | | : | : | : | : | | | : | | X | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 19 | x | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | X | | | • | | | | • | | • | | • | X | | | | | • | | | | • | | | X | | | | | | | ١. | • | • | | | X | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | X | | | • | • | • | | ١ . | • | • | | | X | | | • | • | • | | | • | • | | | X | | | • | • | • | • | ٠ ا | • | • | • | • | X | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 40 | X | | | • | • | • | · · | ١ ٠ | • | • | ٠ ا | • | X | | | • | | • | • | • | • | • | • | • | X | | | 0 | • | • | | | • | • | | •<br>50 | X<br>X | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 50<br>• | X | | | | : | : | : | : | | • | : | : | X | | | | . | `. | : | ` | | | : | | X | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 60 | X | | | • | | • | | • | | • | | • | X | | | • | | • | | | • | • | | • | X | | | • | | • | | | | • | | • | X | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 70 | X | | | • | • | • | • | | • | • | | • | X | | | • | • | • | | ١ ٠ | • | • | | • | X | | | • | • | • | | | • | • | | • | X | O Outro ( A d | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | 80 | Q Output Active | | • | • | • | • | ' | • | • | • | • | : | | | • | : | | : | : | | • | : | | : | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | •<br>90 | 90 | | | : | . | l . | : | . | . | | . | • | ". | | | • | | | . | . | . | • | . | • | . | | | | | | | | | • | | • | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 150 | 150 | | | • | | | | • | • | • | | • | | | | • | • | • | • | • | • | • | · • | • | | | | • | • | • | · . | • | • | • | l • | • | • | | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 159 | 159 | ▼ | | 80 | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | | Bit Value | | | Coun | | | | Count | | | | | Counting | | | Bin | ary | | | ВС | טי | | | | Sequence | X = No Output (Always Low) $\textbf{Table 4. Mode Controls} \; (\text{CTL}_1 = \text{Low}, \, \text{CTL}_2 = \text{High}, \, \text{Cascade Feedback} = \text{High})$ | P7 P6 P5 P4 P3 P2 P1 P0 Dete 0 0 0 0 0 0 0 0 160 0 0 0 0 0 0 1 X 0 0 0 0 0 1 0 2 0 0 0 0 0 1 1 3 | ct Q Comments 160 Max Count X Illegal State X Min Count X | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---| | 0 0 0 0 0 0 1 X 0 0 0 0 0 1 0 2 | X Illegal State X Min Count X X | | | 0 0 0 0 0 0 1 X 0 0 0 0 0 1 0 2 | X Illegal State X Min Count X X | | | | X<br>X | | | | X | | | | | | | • • • • • • • • • | | | | • • • • • • • • • | X | | | • • • • • • • • • | X | | | 0 0 0 0 1 1 1 1 1 15 | | | | 0 0 0 1 0 0 16 | | | | . . . . . . . . . | X | | | . . . . . . . . . | X | | | | X | | | 0 0 0 1 1 1 1 1 1 31 0 0 0 0 0 0 0 32 | | | | | X | | | | x | | | | x | | | | | | | | ^ | | | | | | | | 1 . 1 | | | 0 1 0 0 0 0 0 0 64 | X | | | | • | | | . . . . . . . . . | • | | | . . . . . . . . . | | | | 0 1 0 1 0 0 0 0 80 | X | | | • • • • • • • • • | · | | | • • • • • • • • • | · | | | • • • • • • • • • | • | | | 0 1 1 1 0 0 0 0 112 | 2 X | | | • • • • • • • • • | • | | | | • | | | | • O Output Active | | | 1 0 0 0 0 0 0 0 128 | B 128 Q Output Active | : | | | | | | | | | | | 144 | | | | . ' | | | | | | | | | | | 1 0 0 1 1 1 1 1 1 59 | 159 | | | 27 26 25 24 23 22 21 20 | | | | 128 64 32 16 8 4 2 1 | Bit Value | | | Counter #2 Counter #1 | Counting | | | BCD Binary | Sequence | | X = No Output (Always Low) Table 5. Mode Controls (CTL $_1$ = High, CTL $_2$ = High, Cascade Feedback = High) | | | | | Values | | <u>'</u> | | | Ratio | 3 / | |-----|------|----|-----|--------|-------|----------|-----|----------------|--------|----------------------| | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | Zero<br>Detect | Q | Comments | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 100 | 100 | Max Count | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | X | illegal state | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | X | Min Count | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | X | | | ١ ٠ | | • | | ١ . | | • | ٠ . | • | X | | | · | • | • | | · | • | • | | • | X | | | • | | • | | • | • | • | • | • | X | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 9 | X | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | Х | | | • | • | • | • | • | • | • | ٠ ا | • | X | | | · | • | • | | · | • | • | · · | • | X | | | | • | • | : | | • | • | • | • | X | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | X | | | • | • | • | · • | • | • | • | ٠ ا | • | X | | | • | • | • | • | • | • | • | ٠ ا | • | X | | | • | • | • | | • | • | • | | • | X | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 40 | X | | | • | • | • | • | • | • | • | ٠ . | • | X | | | • | • | • | • | ٠ ا | • | • | · | • | X<br>X | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | •<br>50 | X | | | . | | | | l | | | | | X | | | : | : | • | : | : | • | • | : | • | X | | | : | : | : | : | : | | | : | | X | | | 0 | 1 | 1 | | 0 | 0 | 0 | 0 | 70 | X | | | l . | : | : | : | | | | | • | X | | | . | • | | . | . | | | • | | X | | | `. | • | • | `. | `. | | | • | • | X | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | 80 | Q Output Active | | ١. | | | | ١. | | • | | • | • | 1 | | | | • | | | | • | | • | • | | | | | | | | | • | | • | • | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 90 | 90 | | | • | | • | | | • | • | | • | | | | | | • | | | • | • | | • | | | | • | | • | | • | • | • | | • | • | | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 99 | 99 | <b>Y</b> | | 80 | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | | Bit Value | | | Coun | | | | Count | | | | | Counting<br>Sequence | | | | | | | | | | | | 204401100 | X = No Output (Always Low) ## **TIMING DIAGRAM MC14569B** ## **TYPICAL APPLICATIONS** Figure 3. Cascading MC14568B and MC14522B or MC14526B with MC14569B Figure 4. Frequency Synthesizer with MC14568B and MC14569B Using a Mixer (Channel Spacing 10 kHz) ## **OUTLINE DIMENSIONS** ## **L SUFFIX** CERAMIC DIP PACKAGE CASE 620-10 ISSUE V #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.750 | 0.785 | 19.05 | 19.93 | | | В | 0.240 | 0.295 | 6.10 | 7.49 | | | C | | 0.200 | | 5.08 | | | D | 0.015 | 0.020 | 0.39 | 0.50 | | | Е | 0.050 | BSC | 1.27 BSC | | | | F | 0.055 | 0.065 | 1.40 | 1.65 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.125 | 0.170 | 3.18 | 4.31 | | | L | 0.300 | BSC | 7.62 | BSC | | | M | 0 ° | 15° | 0 ° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | ## **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 ISSUE R #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | | |-----|-------|-------|----------|--------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | | G | 0.100 | BSC | 2.54 BSC | | | | | Н | 0.050 | BSC | 1.27 | BSC | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | | M | 0° | 10° | 0° | 10 ° | | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | | #### **OUTLINE DIMENSIONS** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 10.15 | 10.45 | 0.400 | 0.411 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0 ° | 7 ° | 0 ° | 7 ° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marae registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us **USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 20912; Phoenix. Arizona 85036, 1–800–441–2447 or 602–303–5454 MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design=NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298