

# BIPOLAR BUS ARBITER

# MBL 8289 MBL 8289-1

April 1986 Edition 4.0

### BIPOLAR BUS ARBITER FOR MBL 8086/8088/80186/80188/8089

The Fujitsu MBL 8289 Bus Arbiter is a 20-pin, 5-volt-only bipolar component for use with medium to large MBL 8086/8088/ 80186/80188 multi-master/multiprocessing systems. The MBL 8289 provides system bus arbitration for systems with multiple bus masters, such as an MBL 8086/8088/80186/80188 CPU with MBL 8089 IOP in its REMOTE mode, while providing bipolar buffering and drive capability.

- Provides Multi-Master System Bus Protocol
- Synchronizes MBL 8086/8088/80186/80188/ 8089 Processors with Multi-Master Bus: -5MHz, 8MHz (MBL 8086/8088/8089), and 6MHz (MBL 80186/80188) with MBL 8289 -10MHz (MBL 8086/8088) and 8MHz (MBL 80186/80188) with MBL 8289-1
- Provides Simple Interface with MBL 8288 Bus Controllers
- Four Operating Modes for Flexible System Configuration
- Compatible with Intel Bus Standard MULTI-BUS\*
- Provides System Bus Arbitration for MBL 8089
   IOP in Remote Mode
- Two Package Options:
  - 20-Pin Cerdip (Suffix: -CZ)
  - 20-Pin Plastic DIP (Suffix: -P)



\*Trade Mark of Intel Corporation Portion Reprinted by permission of Intel Corporation © Intel Corporation, 1983



## PIN DESCRIPTION

# TABLE 1 - PIN DESCRIPTION

| Symbol            | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Vcc               |      | Power: +5V supply ±10%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| GND               |      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| <u>50, 51, 52</u> | 1    | Status Input Pins: The status input pins from<br>an MBL 8086, MBL 8088, MBL 80186,<br>MBL 80188 or MBL 8089 processor. The<br>MBL 8289 decodes these pins to initiate bus<br>request and surrender actions. (See Table 2.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| CLK               |      | <b>Clock:</b> From the MBL 8284A clock chip and serves to establish when bus arbiter actions are initiated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| LOCK              | I    | <b>Lock:</b> A processor generated signal which when activated (low) prevents the arbiter from surrendering the multi-master system bus to any other bus arbiter, regardless of its priority.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| CROLCK            | 1    | <b>Common Request Lock:</b> An active low signal which prevents the arbiter from surrendering the multi-master system bus to any other bus arbiter requesting the bus through the CBRQ input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| RESB              | I    | Resident Bus: A strapping option to con-<br>figure the arbiter to operate in systems having<br>both a multi-master system bus and a Resident<br>Bus. Strapped high, the multi-master system<br>bus is requested or surrendered as a function<br>of the SYSB/RESB input pin. Strapped low,<br>the SYSB/RESB input is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| ANYROST           | I    | Any Request: A strapping option which per-<br>mits the multi-master system bus to be sur-<br>rendered to a lower priority arbiter as if it were<br>an arbiter of higher priority (i.e., when a lower<br>priority arbiter requests the use of the multi-<br>master system bus, the bus is surrendered as<br>soon as it is possible). When ANYRQST is<br>strapped low, the bus is surrendered according<br>to Table 2. If ANYRQST is strapped high and<br>CBRQ is activated, the bus is surrendered at the<br>end of the present bus cycle. Strapping CBRQ<br>low and ANYRQST high forces the MBL 8289<br>arbiter to surrender the multi-master system<br>bus after each transfer cycle. Note that when<br>surrender occurs BREQ is driven false (high). |  |  |
| ĪŌB               |      | <b>IO Bus:</b> A strapping option which configures<br>the MBL 8289 Arbiter to operate in systems<br>having both an IO Bus (Peripheral Bus) and a<br>multi-master system bus. The arbiter requests<br>and surrenders the use of the multi-master<br>system bus as a function of the status line, <u>S2</u> .<br>The multi-master system bus is permitted to be<br>surrendered while the processor is performing<br>IO commands and is requested whenever the<br>processor performs a memory command. Inter-<br>rupt cycles are assumed as coming from the<br>peripheral bus and are treated as an IO com-                                                                                                                                               |  |  |

| Symbol        | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEN           | 0    | Address Enable: The output of the MBL 8289<br>Arbiter to the processor's address latches to<br>the MBL 8288 Bus Controller and 8284A<br>Clock Generator, AEN serves to instruct the<br>Bus Controller and address latches when to<br>tri-state their output drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SYSB/<br>RESB | 1    | System Bus/Resident Bus: An input signal<br>when the arbiter is configured in the S.R.<br>Mode (RESB is strapped high) which deter-<br>mines when the multi-master system bus sur-<br>requested and multi-master system bus sur-<br>rendering is permitted. The signal is intended to<br>originate from a form of address-mapping cir-<br>cuitry, as a decoder or PROM attached to the<br>resident address bus. Signal transitions and<br>glitches are permitted on this pin from $\phi$ 1 of<br>T4 to $\phi$ 1 of T2 of the processor cycle. During<br>the period from $\phi$ 1 of T2 to $\phi$ 1 of T4, only<br>clean transitions are permitted on this pin (no<br>glitches). If a glitch occurs, the arbiter may<br>capture or miss it, and the multi-master system<br>bus may be requested or surrendered, depend<br>ing upon the state of the glitch. The arbiter<br>requests the multi-master of the SYSB/RESE<br>pin is high and permits the bus to be sur-<br>rendered when this pin is low. |
| CBRQ          | 1/0  | Common Bus Request: An input signal which<br>instructs the arbiter if there are any other<br>arbiters of lower priority requesting the use of<br>the multi-master system bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               |      | The CBRO pins (open-collector output) of al<br>the MBL 8289 Bus Arbiters which surrender to<br>the multi-master system bus upon request are<br>connected together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|               |      | The Bus Arbiter running the current transfer<br>cycle will not itself pull the CBRQ line low<br>Any other arbiter connected to the CBRQ line<br>can request the multi-master system bus. The<br>arbiter presently running the current transfer<br>cycle drops its BREQ signal and surrenders the<br>bus whenever the proper surredner conditions<br>exist. Strapping CBRQ low and ANYRQST<br>high allows the multi-master system bus to be<br>surrendered after each transfer cycle. See the<br>pin definition of ANYRQST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ÎNIT          | 1    | Initialize: An active low multi-master system<br>bus input signal used to reset all the bus arbiter<br>on the multi-master system bus. After initializa<br>tion, no arbiters have the use of the multi<br>master system bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BCLK          |      | Bus Clock: The multi-master system bus clock<br>to which all multi-master system bus interface<br>signals are synchronized.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

1

| Symbol | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                          |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BREQ   | 0    | Bus Request: An active low output signal in<br>the parallel Priority Resolving Scheme which<br>the arbiter activates to request the use of the<br>multi-master system bus.                                                                                                                                                                                                                 |
| BPRN   | I    | Bus Priority In: The active low signal returned<br>to the arbiter to instruct if that it may acquire<br>the multi-master system bus on the next falling<br>edge of BCLK. BPRN indicates to the arbiter<br>that it is the highest priority requesting arbiter<br>presently on the bus. The loss of BPRN<br>instructs the arbiter that it has lost priority to<br>a higher priority arbiter. |
| BPRO   | 0    | <b>Bus Priority Out:</b> An active low output signal used in the serial priority resolving scheme where BPRO is daisy-chained to BPRN of the next lower priority arbiter.                                                                                                                                                                                                                  |

#### TABLE 1 - PIN DESCRIPTION (Continued)

| Symbol | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUSY   | 1/0  | Busy: An active low open collector multi-<br>master system bus interface signal used to<br>instruct all the arbiters on the bus when the<br>multi-master system bus is available. When the<br>multi-master system bus is available the highest<br>requesting arbiter (determined by BPRN)<br>seizes the bus and pulls BUSY low to keep<br>other arbiters off of the bus. When the arbiter is<br>done with the bus, it releases the BUSY signal,<br>permitting it to go high and thereby allowing<br>another arbiter to acquire the multi-master<br>system bus. |

#### FUNCTIONAL DESCRIPTION

The MBL 8289 Bus Arbiter operates in conjunction with the MBL 8288 Bus Controller to interface MBL 8086/ 8088/80186/188 processors to a multi-master system bus (both the MBL 8086 and MBL 8088 are configured in their max mode). The processor is unaware of the arbiter's existence and issues commands as though it has exclusive use of the system bus. If the processor does not have the use of the multi-master system bus, the arbiter prevents the Bus Controller (MBL 8288), the data transceivers and the address latches from accessing the system bus (e.g. all bus driver outputs are forced into the high impedance state). Since the command sequence was not issued by the MBL 8288, the system bus will appear as "Not Ready" and the processor will enter wait states. The processor will remain in Wait until the Bus Arbiter acquires the use of the multi-master system bus whereupon the arbiter will allow the bus controller, the data transceivers, and the address latches to access the system. Typically, once the command has been issued and a data transfer has taken place, a transfer acknowledge (XACK) is returned to the processor to indicate "READY" from the accessed slave device. The processor then completes its transfer cycle. Thus the arbiter serves to multiplex a processor (or bus master) onto a multi-master system bus and avoid contention problems between bus masters.

#### ARBITRATION BETWEEN BUS MASTERS

In general, higher priority masters obtain the bus when a lower priority master completes its present transfer cycle. Lower priority bus masters obtain the bus when a higher priority master is not accessing the system bus. A strapping option (ANYRQST) is provided to allow the arbiter to surrender the bus to a lower priority master as though it were a master of higher priority. If there are no other bus masters requesting the bus, the arbiter maintains the bus so long as its processor has not entered the HALT State. The arbiter will not voluntarily surrender the system bus and has to be forced off by another master's bus request, the HALT State being the only exception. Additional strapping options permit other modes of operation wherein the multi-master system bus is surrendered or requested under different sets of conditions.

#### PRIORITY RESOLVING TECHNIQUES

Since there can be many bus masters on a multi-master system bus, some means of resolving priority between bus masters simultaneously requesting the bus must be provided. The MBL 8289 Bus Arbiter provides several resolving techniques. All the techniques are based on a priority concept that at a given time one bus master will have priority above all the rest. There are provisions for using parallel priority resolving techniques, serial priority resolving techniques.

#### PARALLEL PRIORITY RESOLVING

The parallel priority resolving technique uses a separate bus request line (BREQ) for each arbiter on the multi-master system bus, see Figure 4. Each  $\overline{BREQ}$  line enters into a priority encoder which generates the binary address of the highest priority  $\overline{BREQ}$  line which is active. The binary address is decoded by a decoder to select the corresponding  $\overline{BPRN}$  (Bus Priority In) line to be returned to the highest priority requesting arbiter. The arbiter receiving priority ( $\overline{BPRN}$  true) then allows its associated bus master

# FUJITSU MBL 8289 MBL 8289-1

onto the multi-master system bus as soon as it becomes available (i.e., the bus is no longer busy). When one bus arbiter gains priority over another arbiter it cannot immediately seize the bus, it must wait until the present bus transaction is complete. Upon completing its transaction the present bus occupant recognizes that it no longer has priority and surrenders the bus by releasing  $\overline{BUSY}$ . BUSY is an active low "OR" tied signal line which goes to every

bus arbiter on the system bus. When  $\overline{BUSY}$  goes inactive (high), the arbiter which presently has bus priority (BPRN true) then seizes the bus and pulls  $\overline{BUSY}$  low to keep other arbiters off of the bus. See waveform timing diagram, Figure 5. Note that all multi-master system bus transactions are synchronized to the bus clock (BCLK). This allows the parallel priority resolving circuitry or any other priority resolving scheme employed to settle.





#### SERIAL PRIORITY RESOLVING

The serial priority resolving technique eliminates the need for the priority encoder-decoder arrangement by daisychaining the bus arbiters together, connecting the higher priority bus arbiter's  $\overline{BPRO}$  (Bus Priority Out) output to the  $\overline{BPRN}$  of the next lower priority. See Figure 6.



CHAINED TOGETHER IN THE SERIAL PRIORITY RESOLVING SCHEME IS A FUNCTION OF BCLK AND THE PROPAGATION DELAY FROM ARBITER TO ARBITER. NORMALLY, AT 10 MHz ONLY 3 ARBITERS MAY BE DAISY-CHAINED.

#### ROTATING PRIORITY RESOLVING

The rotating priority resolving technique is similar to that of the parallel priority resolving technique except that priority is dynamically reassigned. The priority encoder is replaced by a more complex circuit which rotates priority between requesting arbiters thus allowing each arbiter an equal chance to use the multi-master system bus, over time.

#### WHICH PRIORITY RESOLVING TECHNIQUE TO USE

There are advantages and disadvantages for each of the techniques described above. The rotating priority resolving technique requires substantial external logic to implement while the serial technique uses no external logic but can accommodate only a limited number of bus arbiters before the daisy-chain propagation delay exceeds the multi-master's system bus clock (BCLK). The parallel priority resolving technique is in general a good compromise between the other two techniques. It allows for many arbiters to be present on the bus while not requiring too much logic to implement.

#### MBL 8289 MODES OF OPERATION

There are two types of processors in the MBL 8086/80186 family. An Input/Output processor (the MBL 8089 IOP) and the MBL 8086/8088/80186/80188 CPUs. Consequently, there are two basic operating modes in the MBL 8289 bus arbiter. One, the IOB (I/O Peripheral Bus) mode, permits the processor access to both an I/O Peripheral Bus and a multi-master system bus. The second, the RESB (Resident Bus mode), permits the processor to communicate over both a Resident Bus and a multi-master system bus. An I/O Peripheral Bus is a bus where all devices on that bus, including memory, are treated as I/O devices and are addressed by I/O commands. All memory commands are directed to another bus, the multi-master system bus. A Resident Bus can issue both memory and I/O commands, but it is a distinct and separate bus from the multi-master system bus. The distinction is that the Resident Bus has only one master, providing full availability and being dedicated to that one master.

The  $\overline{IOB}$  strapping option configures the MBL 8289 Bus Arbiter into the  $\overline{IOB}$  mode and the strapping option RESB configures it into the RESB mode. It might be noted at this point that if both strapping options are strapped false, the arbiter interfaces the processor to a multi-master system bus only (see Figure 7). With both options strapped true, the arbiter interfaces the processor to a multi-master system bus, a Resident Bus, and an I/O Bus.

In the  $\overline{IOB}$  mode, the processor communicates and controls a host of peripherals over the Peripheral Bus. When the I/O Processor needs to communicate with system memory, it does so over the system memory bus. Figure 8 shows a possible I/O Processor system configuration.

The MBL 8086/8088/80186/80188 processors can communicate with a Resident Bus and a multi-master system bus. Two bus controllers and only one Bus Arbiter would be needed in such a configuration as shown in Figure 9. In such a system configuration the processor would have access to memory and peripherals of both busses. Memory mapping techniques are applied to select which bus is to be accessed. The SYSB/RESB input on the arbiter serves to instruct the arbiter as to whether or not the system bus is to be accessed. The signal connected to SYSB/RESB also enables or disables commands from one of the bus controllers.

A summary of the modes that the MBL 8289 has, along with its response to its status lines inputs, is summarized in Table 2.

\*In some system configurations it is possible for a non-I/O Processor to have access to more than one Multi-Master System Bus, see Intel's 8289 Application Note.

## FUJITSU MBL 8289 MBL 8289-1

| Command           | 8086 /    | Status Lines From<br>MBL<br>8086 / 8088 / 8089 /<br>80186 / 80188 |    | <u>IOB Mode</u><br>Only |                     | ode) Only<br>RESB = High |                     | RESB Mode<br>RESB = High | Single<br><u>Bus Mode</u><br>IOB = High<br>RESB = Low |
|-------------------|-----------|-------------------------------------------------------------------|----|-------------------------|---------------------|--------------------------|---------------------|--------------------------|-------------------------------------------------------|
|                   | <u>52</u> | <u>S1</u>                                                         | SO | IOB = Low               | SYSB/RESB<br>= High | SYSB/RESB<br>= Low       | SYSB/RESB<br>= High | SYSB/RESB<br>= Low       |                                                       |
|                   | 0         | 0                                                                 | 0  | x                       |                     | x                        | x                   | x                        |                                                       |
| I/O<br>  COMMANDS | 0         | 0                                                                 | 1  | x                       |                     | ×                        | ×                   | x                        |                                                       |
|                   | 0         | 1                                                                 | 0  | ×                       |                     | x                        | ×                   | ×                        |                                                       |
| HALT              | 0         | 1                                                                 | 1  | x                       | x                   | x                        | x                   | x                        | x                                                     |
|                   | 1         | 0                                                                 | 0  |                         |                     | x                        |                     | ×                        |                                                       |
| MEM<br>COMMANDS   | 1         | 0                                                                 | 1  |                         |                     | ×                        |                     | ×                        |                                                       |
| COMMANDS          | 1         | 1                                                                 | 0  |                         |                     | x                        |                     | x                        |                                                       |
| IDLE              | 1         | 1                                                                 | 1  | x                       | x                   | x                        | x                   | x                        | x                                                     |

#### TABLE 2 - SUMMARY OF MBL 8289 MODES, REQUESTING AND RELINQUISHING THE MULTI-MASTER SYSTEM BUS

#### NOTES:

1. x = Multi-Master System Bus is allowed to be Surrendered.

2. = Multi-Master System Bus is Requested.

| Mode                            | Pin                       | Multi-Master System Bus                         |                                                                                    |  |  |
|---------------------------------|---------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| wode                            | Strapping                 | Requested**                                     | Surrendered*                                                                       |  |  |
| Single Bus<br>Multi-Master Mode | IOB = High<br>RESB = Low  | Whenever the processor's status lines go active | HLT + TI · CBRQ +<br>HPBRQ <sup>†</sup>                                            |  |  |
| RESB Mode Only                  | IOB = High<br>RESB = High | SYSB/RESB = High ·<br>ACTIVE STATUS             | (SYSB/RESB = Low + TI) •<br>CBRQ + HLT + HPBRQ                                     |  |  |
| IOB Mode Only                   | IOB = Low<br>RESB = Low   | Memory Commands                                 | (I/O Status + TI) • CBRQ +<br>HLT + HPBRQ                                          |  |  |
| IOB Mode · RESB Mode            | IOB = Low<br>RESB = High  | (Memory Command) •<br>(SYSB/RESB = High)        | ((I/O Status Commands) +<br>(SYSB/RESB = Low))•<br>CBRQ + HPBRQ <sup>†</sup> + HLT |  |  |

#### NOTES:

\* LOCK prevents surrender of Bus to any other arbiter, CROLCK prevents surrender of Bus to any lower priority arbiter.

- \*\* Except for HALT and Passive or IDLE Status.
- † HPBRQ, Higher priority Bus request or  $\overline{BPRN} = 1$ .
- 1. IOB Active Low.
- 2. RESB Active High.
- 3. + is read as "OR" and as "AND."
  4. TI = Processor Idle Status S2, S1, S0 = 111
- 5. HLT = Processor Halt Status  $\overline{S2}$ ,  $\overline{S1}$ ,  $\overline{S0}$  = 011





# FUJITSU MBL 8289 MBL 8289-1



### **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias                      |
|---------------------------------------------|
| Storage Temperature65°C to +150°C           |
| All Output and Supply Voltages0.5V to +7.0V |
| All Input Voltages0.5V to +5.5V             |
| Power Dissipation                           |

\*NOTE: Permanent device damage may occur if ABSO-LUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **D.C. CHARACTERISTICS** ( $V_{CC} = +5V \pm 10\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ )

| Symbol                          |                    | Parameter           | Min.           | Max. | Units                   | Test Condition                                  |
|---------------------------------|--------------------|---------------------|----------------|------|-------------------------|-------------------------------------------------|
| Vc                              | Input Clam         | np Voltage          |                | -1.0 | V                       | $V_{\rm CC} = 4.50V, I_{\rm C} = -5mA$          |
| I <sub>F</sub>                  | Input Forv         | vard Current        |                | -0.5 | mA                      | V <sub>CC</sub> = 5.50V, V <sub>F</sub> = 0.45V |
| I <sub>R</sub>                  | Reverse In         | put Leakage Current |                | 60   | μA                      | V <sub>CC</sub> = 5.50V, V <sub>R</sub> = 5.50V |
|                                 | Output             | BUSY, CBRQ          |                | 0.45 | V                       | I <sub>OL</sub> = 20mA                          |
| Vol                             | Low                | AEN                 |                | 0.45 | V                       | I <sub>OL</sub> = 16mA                          |
| Voltage                         | Voltage            | BPRO, BREQ          |                | 0.45 | V                       | I <sub>OL</sub> = 10mA                          |
|                                 | Output             | BUSY, CBRQ          | Open Collector |      |                         |                                                 |
| V <sub>OH</sub> High<br>Voltage | AEN, BPRO, BREQ    | 2.4                 |                | V    | I <sub>OH</sub> = 400μA |                                                 |
| I <sub>cc</sub>                 | Power Sup          | ply Current         |                | 95   | mA                      |                                                 |
| VIL                             | Input Low Voltage  |                     |                | 0.8  | V                       |                                                 |
| VIH                             | Input High Voltage |                     | 2.0            |      | V                       |                                                 |
| Cin Status                      | Input Capacitance  |                     |                | 25   | pF                      |                                                 |
| Cin (Others)                    | Input Capa         | icitance            |                | 12   | pF                      |                                                 |

# A.C. CHARACTERISTICS (V<sub>CC</sub> = +5V $\pm 10\%$ , T<sub>A</sub> = 0°C to 70°C) TIMING REQUIREMENTS

| Symbol | Parameter                  | MBL 8289<br>Min     | MBL 8289-1<br>Min.   | Max.        | Unit | Test Condition |
|--------|----------------------------|---------------------|----------------------|-------------|------|----------------|
| TCLCL  | CLK Cycle Period           | 125                 | 100                  |             | ns   |                |
| TCLCH  | CLK Low Time               | 65                  | 53                   |             | ns   |                |
| TCHCL  | CLK High Time              | 35                  | 26                   |             | ns   |                |
| TSVCH  | Status Active Setup        | 65                  | 55                   | TCLCL-10    | ns   |                |
| TSHCL  | Status Inactive Setup      | 50                  | 45                   | TCLCL-10    | ns   |                |
| тнусн  | Status Active Hold         | 10                  | 10                   |             | ns   |                |
| THVCL  | Status Inactive Hold       | 10                  | 10                   |             | ns   |                |
| TBYSBL | BUSY ↑↓ Setup to BCLK ↓    | 20                  | 20                   |             | ns   |                |
| TCBSBL | CBRQ ↑↓ Setup to BCLK ↓    | 20                  | 20                   |             | ns   |                |
| TBLBL  | BCLK Cycle Time            | 100                 | 100                  |             | ns   |                |
| TBHCL  | BCLK High Time             | 30                  | 30                   | 0.65[TBLBL] | ns   |                |
| TCLLL1 | LOCK Inactive Hold         | 10                  | 10                   |             | ns   |                |
| TCLLL2 | LOCK Active Setup          | 40                  | 40                   |             | ns   |                |
| TPNBL  | BPRN ↓↑ to BCLK Setup Time | 15                  | 15                   |             | ns   |                |
| TCLSR1 | SYSB/RESB Setup            | 0                   | 0                    |             | ns   |                |
| TCLSR2 | SYSB/RESB Hold             | 20                  | 20                   |             | ns   |                |
| тілін  | Initialization Pulse Width | 3 TBLBL+<br>3 TCLCL | 3 TBLBL +<br>3 TCLCL |             | ns   |                |

### A.C. CHARACTERISTICS (Continued) TIMING RESPONSES

| Symbol | Parameter                                                               | Min. | Max. | Unit | Test Condition    |
|--------|-------------------------------------------------------------------------|------|------|------|-------------------|
| TBLBRL | BCLK to BREQ Delay ↓↑                                                   |      | 35   | ns   |                   |
| TBLPOH | $\overline{BCLK}$ to $\overline{BPRO} \downarrow \uparrow$ (See Note 1) |      | 40   | ns   |                   |
| TPNPO  | BPRN ↓↑ to BPRO ↓↑ Delay<br>(See Note 1)                                |      | 25   | ns   |                   |
| TBLBYL | BCLK to BUSY Low                                                        |      | 60   | ns   |                   |
| TBLBYH | BCLK to BUSY Float (See Note 2)                                         |      | 35   | ns   |                   |
| TCLAEH | CLK to AEN High                                                         |      | 65   | ns   |                   |
| TBLAEL | BCLK to AEN Low                                                         |      | 40   | ns   |                   |
| TBLCBL | BCLK to CBRQ Low                                                        |      | 60   | ns   |                   |
| TBLCBH | BCLK to CBRQ Float (See Note 2)                                         |      | 35   | ns   |                   |
| TOLOH  | Output Rise Time                                                        |      | 20   | ns   | From 0.8V to 2.0V |
| TOHOL  | Output Fall Time                                                        |      | 12   | ns   | From 2.0V to 0.8V |

 $\downarrow\uparrow$  Denotes that spec applies to both transition of the signal.

#### NOTES:

1. BCLK generates the first BPRO wherein subsequent BPRO changes lower in the chain are generated through BPRN.

2. Measured at .5V above GND.

#### A.C. TESTING INPUT, OUTPUT WAVEFORM



A.C. TESTING: INPUTS ARE DRIVEN AT 2.4V FOR A LOGIC "1" AND 0.45V FOR A LOGIC "0". THE CLOCK IS DRIVEN AT 4.3V AND 0.25V.TIMING MEASUREMENTS ARE MADE AT 1.5V FOR BOTH A LOGIC "1" AND "0". INPUT RISE AND FALL TIMES (MEASURED BETWEEN 0.8V AND 2.0V) ARE DRIVEN AT 5 $\pm$ 2NS.

### A.C. TESTING LOAD CIRCUIT



| MBL | 8289   | FUJITSU |
|-----|--------|---------|
| MBL | 8289-1 |         |

### WAVEFORMS



#### ADDITIONAL NOTES:

The signals related to CLK are typical processor signals, and do not relate to the depicted sequence of events of the signals referenced to  $\overline{BCLK}$ . The signals shown related to the  $\overline{BCLK}$  represent a hypothetical sequence of events for illustration. Assume 3 bus arbiters of priorities 1, 2 and 3 configured in serial priority resolving scheme as shown in Figure 6. Assume arbiter 1 has the bus and is holding busy low. Arbiter #2 detects its processor wants the bus and pulls low  $\overline{BREO#2}$ . If  $\overline{BPRN#2}$  is high (as shown), arbiter #2 will pull low  $\overline{CBRQ}$  line.  $\overline{CBRQ}$  signals to the higher priority arbiter #1 that a lower priority arbiter wants the bus. [A higher priority arbiter would be granted BPRN when it makes the bus request rather than having to wait for another arbiter to release the bus through  $\overline{CBRQ}$ ].\*\* Arbiter #1 will relinquish the multi-master system bus when it enters a state not requiring it (see Table 1), by lowering its  $\overline{BPRO#1}$  (be  $\overline{BPRN#2}$ ) and releasing BUSY. Arbiter #2 now sees that it has priority from  $\overline{BPRN#2}$  being low and release  $\overline{CBRQ}$ . As soon as BUSY signifies the bus is available (high), arbiter #2 pulls BUSY low on next falling edge of BCLK. Note that if arbiter #2 didn't want the bus at the time it received priority, it would pass priority to the next lower priority arbiter by lowering its  $\overline{BPRO#2}$  [TPNPO].

\*\*Note that even a higher priority arbiter which is acquiring the bus through BPRN will momentarily drop CBRQ until it has acquired the bus.



## PACKAGE ILLUSTRATION AND DIMENSIONS

CERAMIC DIP (Suffix: CZ)



1