### ASSP for Power Supply Applications (For Secondary Battery) # **Li-Ion Battery Protection IC** # **MB3836** #### **■ DESCRIPTION** The MB3836 is a lithium-ion battery protection IC for three cells series lithium-ion battery pack in a notebook PC's. This IC supports charging at 12.6 V and detects an over-charge, over-discharge, and over-current to control charging and discharging. The IC has a built-in function that makes the battery rechargeable even when the battery voltage has decreased to 0 V. Upon detection of an over-discharge from the lithium-ion battery, the IC outputs a preliminary signal to stop discharging. This feature allows the notebook PC to save its memory data to hard disk. In addition, the IC allows the battery to be used up to the over-discharge level of each cell, increasing the operating time. After detecting an over-discharge, the IC disconnects all of its biases so that its current consumption becomes $0 \mu A$ . The IC can therefore make the battery pack rechargeable even when it has been left for an extended period of time with the output disconnected due to over-discharging. The battery can also be set into a quasi-over-discharged state even when the cell voltage is equal to or greater than the over-discharge detection voltage. When the notebook PC is shipped, the IC can prevent the battery pack from being discharged and turn off its bias sources, allowing the battery pack to be stored for a long time. The IC's remote on/off function can turn off the output from the detached battery pack without the need for an external logic circuit or any mechanism on the notebook PC. This prevents the output from being short-circuited by a malfunction and facilitates the handling of the battery pack itself. The MB3836 is the best IC for protecting the lithium-ion battery pack used for a notebook PC. #### ■ PACKAGE ### **MB3836** #### **■ FEATURES** - Power supply voltage range: 6 V to 13.5 V - $\bullet$ High-precision over-charge detection voltage : 4.325 V $\pm$ 0.025 V - Circuit power consumption after detecting over-discharge : 0 μA (Typ) - Built-in quasi-over-discharge function - Built-in pre-alarm function before shutting down of over-discharge - Built-in remoting ON/OFF function - Built-in over-discharge current detecting function with 2-step delay time : Vth = 300 mV→7 ms (Typ) : Vth = 600 mV $\to$ 500 µs (Typ) • Built-in charge recovery function for 0 V cell #### **■ PIN ASSIGNMENT** ### **■ PIN DESCRIPTIONS** | Pin no. | Pin name | I/O | Description | | | | | | | |---------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------|---------------------------------------|--|--|--| | 1 | OCV | I | Over-current state and discharging/charging state detection terminal | | | | | | | | 2 | COUT | 0 | Pch MOS | Pch MOS control output terminal for charging control switch | | | | | | | 3 | DOUT | 0 | Pch MOS | control • | output terminal t | for discharging control switch | | | | | 4 | N.C. | | No conne | ection | | | | | | | 5 | VS | 0 | "H" level | output te | rminal for remot | ing ON function | | | | | 6 | VCC | | Power su | ipply tern | ninal | | | | | | 7 | BATH | I | Battery c | onnectio | n terminal | | | | | | 8 | BATM | I | Battery c | onnectio | n terminal | | | | | | 9 | BATL | I | Battery c | onnectio | n terminal | | | | | | 10 | GND | | GND terr | ninal | | | | | | | 11 | CPDT | | Capacito | Capacitor connection terminal for setting power-down delay time | | | | | | | 12 | CUVT | | Capacito | Capacitor connection terminal for setting PF output delay time | | | | | | | 13 | COCT | | Capacito | Capacitor connection terminal for setting over-current detection time | | | | | | | 14 | COVT | | Capacito | Capacitor connection terminal for setting over-charge detection time | | | | | | | 15 | VMON | 0 | Output te | Output terminal of monitoring cell voltage | | | | | | | | | | Switching | Switching signal of monitoring cell voltage input terminal | | | | | | | 16 | MSW1 | I | MSW1 | MSW2 | VMON output | Cell voltage input block SW | | | | | | | | L | L | _ | Depend on over-charge detection block | | | | | | | | L | Н | H cell voltage | Off | | | | | 17 | MSW2 | I | Н | L | M cell voltage | Off | | | | | | | | H H L cell voltage Off | | | | | | | | 18 | PDWN | I | Power down signal input terminal After input "H" level, Latch 3 will be set, DOUT="H" level, and OCV="L" level. At this time, all battery connecting terminal will be released, and all bias will be set OFF. | | | | | | | | 19 | PF | 0 | PF signal output terminal | | | | | | | | 20 | OUTON | I | Remoting ON signal input terminal After input "L" level, the bias of over-charge detection block will be set OFF. At this time, DOUT and COUT value will be equal to "H" level. | | | | | | | #### ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Conditions | Rat | Unit | | |--------------------------|--------|--------------------------------------------------|-------------|----------|----| | raiailletei | Symbol | Conditions | Min | Min Max | | | Power supply voltage | Vcc | _ | _ | 20 | V | | Input voltage | Vı | BATH, OCV, PDWN, OUTON, PF, MSW1, MSW2 terminals | _ | 20 | V | | Collector output voltage | Vo | COUT terminal | _ | 25 | V | | Output current | lo | DOUT, COUT terminals (DC) | _ | 2 | mA | | Peak output current | lo | DOUT, COUT terminals<br>Duty = ton / t | _ | 2 / Duty | mA | | Power dissipation | Po | Ta ≤ + 25 °C | _ | 540 * | mW | | Operating temperature Ta | | _ | -30 | + 85 | °C | | Storage temperature Tstg | | _ | <b>–</b> 55 | + 125 | °C | <sup>\*:</sup> When mounted on a 10 cm square double-sided epoxy board. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Conditions | | Unit | | | | |----------------------------------|------------|-------------------------------------------|-------|-------|------|-------|--| | raiailletei | Conditions | | Min | Тур | Max | O.III | | | Power supply voltage | Vcc | _ | 6.0 | 12.6 | 13.5 | V | | | Input voltage | Vı | OCV, PDWN, OUTON,<br>MSW1, MSW2 terminals | 0 | | 18 | V | | | Output current | lo | VS terminal | -10 | _ | 0 | mA | | | External OCV terminal resistor | Rocv | _ | | _ | 10 | Ω | | | | Соут | _ | 220 | 10000 | | pF | | | Capacitor for setting delay time | Сиут | _ | 0.001 | 0.15 | | μF | | | Capacitor for setting delay time | Сррт | _ | 0.001 | 1.5 | | μF | | | | Сост | _ | 220 | 560 | _ | pF | | WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. # **MB3836** ### **■ ELECTRICAL CHARACTERISTICS** $(VCC = 12.6 \text{ V}, Ta = +25 ^{\circ}C)$ | _ | | Sym- | Pin | 0 151 | ` | 25 °C) | | | |---------------------------------------|------------------------------|-------------------------------------------|----------------|----------------------------------------------------------------|-------------|-------------|-------|------| | Parameter | | bol | No. | Conditions | Min | Min Typ Max | | Unit | | | Detection voltage | Vтн | 2, 7, | Ta = +25 °C,<br>Each cell voltage | 4.300 | 4.325 | 4.350 | V | | | Detection voltage | VIH | 8, 9 | Ta = 0 °C to + 70 °C,<br>Each cell voltage | 4.280 | 4.325 | 4.370 | V | | Over-charge detection | Hysteresis width | Vн | 2, 7,<br>8, 9 | _ | 0.14 | 0.20 | 0.26 | V | | block | Input current | lin | 7, 8, 9 | Each cell voltage = 4.2 V | _ | 0.1 | 0.5 | μΑ | | | Delay time | t□ | 2 | COVT = 0.01 μF | 11.5 | 23 | 34.5 | ms | | | Output voltage | Vol | 2 | COUT = 1 mA | | 0.75 | 1.0 | V | | | Output leakage current | ILEAK | 2 | COUT = 13.5 V | | 0 | 0.5 | μА | | | Detection voltage | Vтн | 7, 8,<br>9, 19 | _ | 2.695 | 2.75 | 2.805 | V | | | PF output delay time | t <sub>D1</sub> | 19 | $CUVT = 0.15 \mu F, VCC = 8.5 V$ | 1 | 2 | 3 | S | | | PF Min pulse width | t₽ | 19 | $CUVT = 0.15 \mu\text{F}, VCC = 8.5 V$ | | 7 * | _ | ms | | Over- | Output voltage | Vol | 19 | PF = 1 mA | | 0.75 | 1.0 | V | | discharge<br>detection,<br>power-fail | Output leakage current | ILEAK | 19 | PF = 13.5 V | | 0 | 0.5 | μΑ | | circuit block | Input threshold voltage | Vтн | 3, 18 | Each cell voltage = 2 V | 2.0 | 3.5 | 5.0 | V | | | Input current | put current I <sub>IN</sub> 18 PDWN = 5 V | | PDWN = 5 V | _ | 50 | 100 | μΑ | | | Power-down delay time | t <sub>D2</sub> | 3 | CPDT = 1.5 μF, VCC = 8.5 V | 10 | 20 | 30 | s | | | Detection voltage | V <sub>TH1</sub> | 1, 3,<br>13 | Voltage between VCC terminal and OCV terminal | 0.22 | 0.30 | 0.38 | V | | | Detection voltage | V <sub>TH2</sub> | 1, 3,<br>13 | Voltage between VCC terminal and OCV terminal | 0.45 | 0.60 | 0.75 | V | | Over-<br>current<br>detection | Delay time | <b>t</b> D1 | 3 | COCT = 560 pF<br>V <sub>TH2</sub> > VCC-OCV > V <sub>TH1</sub> | 4 | 7 | 10 | ms | | block | Delay time | <b>t</b> D2 | 3 | COCT = 560 pF<br>VCC-OCV > V <sub>TH2</sub> | 250 | 500 | 750 | μs | | | | Vol | 3 | DOUT = 1 mA | _ | _ | 1.0 | V | | | Output voltage | Vон | 3 | DOUT = -0.4 mA | Vcc-<br>0.4 | _ | _ | V | | Cell voltage | Input current at over-charge | IIN | 7, 8, 9 | Each cell voltage = 4.5 V | 22.5 | 45 | 67.5 | μΑ | | input block | Short cell detection voltage | Vтн | 7, 8, 9 | Cell voltage without measuring cell = 3.6 V at COUT = "L"→"H" | | 0.6 * | _ | V | <sup>\*:</sup> Standard design value (Continued) $(VCC = 12.6 \text{ V}, Ta = +25 ^{\circ}C)$ | Pa | Sym- Pin Conditions | | (000 | Unit | | | | | |---------------------------------|--------------------------------|-------|--------------------------------|------------------------------------------------|---------|---------|-------|-----| | | bol | No. | Conditions | Min | Тур | Max | Ollic | | | | Input thereshold voltage | VTLH | 1, 2 | _ | 0.8 | 1.4 | 2.0 | V | | | Input current | lin | I <sub>IN</sub> 1 OCV = 13.5 V | | | 10 | 20 | μΑ | | | Input resistance at power-down | Rı | 1 | _ | 480 | 600 | 720 | Ω | | Remoting<br>ON circuit<br>block | Input thereshold voltage | Vтн | 20 | _ | 0.8 | 1.4 | 2.0 | V | | DIOCK | Input current | lin | 20 | OUTON = 13.5 V | | 13 | 17 | μΑ | | | Output voltage | Vон | 5 | VS = -4 mA | Vcc-0.5 | Vcc-0.2 | | V | | | Output current | lo | 5 | VS = 0 V | -30 | _ | -11 | mA | | | Output leakage current | ILEAK | 5 | VS = 0 V,<br>Each cell voltage = 2 V | -0.5 | 0 | _ | μА | | | Voltage gain | A٧ | 15 | Cell voltage = 2.9 V to 4.2 V | 0.98 | 1.0 | 1.02 | V/V | | O allo salta asa | Input thereshold voltage | Vтн | 16, 17 | _ | 0.8 | 1.4 | 2.0 | ٧ | | Cell voltage monitoring | Input current | lin | 16, 17 | MSW1 = MSW2 = 5 V | | 50 | 100 | μΑ | | block | Output source current | Іон | 15 | Each cell voltage = 2.9 V,<br>MON = 1.9 V | _ | -350 | -180 | μА | | | Output sink current | lol | 15 | Each cell voltage = 2.9 V,<br>MON = 3.9 V | 40 | 80 | _ | μА | | | | Icc1 | 6 | VCC = 12.6 V, normal state,<br>OUTON = 5 V | _ | 75 | 110 | μА | | All device | Power supply current | Icc2 | 6 | VCC = 8.7 V, normal state,<br>OUTON = 5 V | _ | 65 | 95 | μА | | | | Іссз | 6 | VCC = 12.6 V,<br>Cell voltage monitoring state | _ | 130 | 200 | μА | | | | Icc4 | 6 | VCC = 6 V,<br>Shutting over-discharge state | _ | 0 * | | μΑ | <sup>\*:</sup> Standard design value. #### **■ TYPICAL CHARACTERISTICS** (Continued) #### **■ FUNCTIONAL DESCRIPTION** #### (1) Over-charge Detection Block When the battery is being charged, the over-charge detection block monitors each cell voltage. If any cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ) as in Figure 1 (see "1. Over-charge detection block and cell voltage input block " in "■OPERATION TIMING CHART"), the COUT terminal (pin 2) goes "H" level, after a delay time (23 ms Typ) managed by the capacitor (CoVT) connected between the COVT terminal (pin 14) and GND, to turn off the Pch MOS FET for external charge control, thereby stopping charging the battery. When all the cell voltages in the over-charge detected state become the over-charge release voltage (4.125 V Typ) or less, the COUT terminal (pin 2) goes "L" level to turn on the Pch MOS FET for external charge control. Even when a cell voltage reaches or exceeds the over-charge detection voltage as in Figure 2, the cell voltage does not enter the over-charge detected state if it falls below the over-charge detection voltage within the delay time (23 ms Typ). #### (2) Cell Voltage Input Block If any cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ) as in Figures 1 and 2 (see "1. Over-charge detection block and cell voltage input block" in "■OPERATION TIMING CHART"), the COUT terminal (pin 2) goes high to turn off the Pch MOS FET for external charge control after a delay time (23 ms Typ) managed by the capacitor (Covt) connected between the COVT terminal (pin 14) and GND. At the same time, the cell voltage input block switch for the cell exceeding the over-charge detection value is turned on to supply the cell voltage input current to that cell so that high-voltage cells are lowered in voltage. When the cell voltage in the over-charge detected state becomes the over-charge release voltage (4.125 V Typ) or less, the cell voltage input block switch is turned off. #### (3) Over-discharge Detection/Power Fail Circuit Block When the battery is being discharged, the over-discharge detection/power fail circuit block monitors each cell voltage. If any cell voltage becomes the over-discharge detection voltage (2.75 V Typ) as in Figure 5 (see "3. Over-discharge detection/power fail circuit" in "■OPERATION TIMING CHART"), the PF terminal (pin 19) outputs a "L" level PF signal to the notebook PC after a PF output delay time (2 s Typ) managed by the capacitor (CDUT) connected between the CUVT terminal (pin 12) and GND. At the same time, after a power-down delay time (20 s Typ) managed by the capacitor (CPDT) connected between the CPDT terminal (pin 11) and GND, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, thereby stopping discharging the battery. #### (4) Over-current Detection Block The over-current detection block monitors the discharge current from the battery. It detects an over-current if the potential difference between the VCC and OCV terminals by RON of Pch MOS FET for external charge control becomes 300 mV or more as in Figure 6 (see "4. Over-current detection block 1" in "■OPERATION TIMING CHART"). After a delay time (7 ms Typ) managed by the capacitor (Coct) connected between the COCT terminal (pin 13) and GND, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, thereby stopping discharging the battery. When the discharge current is large, if the potential difference between the VCC and OCV terminals becomes 600 mV or more as in Figure 7 (see "5. Over-current detection block 2" in "■OPERATION TIMING CHART"), the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, thereby stopping discharging the battery, after a power-down delay time (500 µs Typ) managed by the capacitor (Coct) connected between the COCT terminal (pin 13) and GND. Note that, if an over-current is detected, the VS terminal (pin 5) goes "L" level in the same way as when the over-discharge detection function works. As discharging is stopped, the OCV terminal (pin 1) goes "L" level to completely turn off the bias source of this IC, so that the battery pack enters the power-down state. To return from that state, perform recharging operation, or set the OCV terminal (pin 1) to "H" level. #### (5) Remote ON Circuit Block When the battery pack is detached from the notebook PC, the OUTON terminal (pin 20) pulled up to the VS terminal (pin 5) on the notebook PC side goes "L" level to turn off the bias of the over-current detection block. At the same time, the COUT terminal (pin 2) and DOUT terminal (pin 3) go "H" level to turn off the Pch MOS FET for external charge/discharge control. Even when the OUTON terminal (pin 20) is "L" level with charging/discharging off, the IC is operating and the over-discharge detection function is working to protect the battery. If the VS terminal (pin 5) is "H" level, connecting the battery pack to the main unit makes it readily available. #### (6) Cell Voltage Monitor Block The cell to be monitored can be selected depending on the voltage levels at the MSW1 terminal (pin 16) and MSW2 terminal (pin 17). When the monitor function is operating, the cell voltage input block switch does not work even when an over-charge is detected. #### Condition of monitoring cell voltage | Voltage level at MSW1 terminal | Voltage level at MSW2 terminal | VMON output | SW at cell voltage input block | |--------------------------------|--------------------------------|----------------|---------------------------------------| | L | L | _ | Depend on over-charge detection block | | L | Н | H cell voltage | Off | | Н | L | M cell voltage | Off | | Н | Н | L cell voltage | Off | #### ■ SETTING DELAY TIME for OVER-CHARGE DETECTION BLOCK For over-charge detection, you can set the delay time from when charging the capacitor (Covt) connected to the COVT terminal (pin 14) is started and the COVT terminal voltage increases until the COUT terminal (pin 2) voltage goes "H" level (with the open-collector output off) with the COVT terminal at the threshold voltage. #### ■ SETTING PF OUTPUT DELAY TIME For over-discharge detection, you can set the delay time from charging the capacitor (Cuvt) connected to the CUVT terminal (pin 12) is started and the CUVT terminal voltage increases until the PF terminal (pin 19) voltage goes "L" level with the CUVT terminal at the threshold voltage. PF output delay time : t<sub>D1</sub> (s) $\Rightarrow$ 13.3 $\times$ C<sub>UVT</sub> ( $\mu$ F) #### ■ SETTING POWER-DOWN DELAY TIME You can set the delay time from charging the capacitor (CPDT) connected to the CPDT terminal (pin 11) is started after "L" level output to the PF terminal (pin 19) at over-discharge detection and the CPDT terminal voltage increases until the DOUT terminal (pin 3) voltage goes high with the CPDT terminal at the threshold voltage. Power-down delay time : $t_{D2}$ (s) $\Rightarrow$ 13.3 $\times$ C<sub>PDT</sub> ( $\mu$ F) After the DOUT terminal goes "H" level to stop overdischarging, the OCV terminal (pin 1) goes "L" level to turn off the entire internal circuitry of the IC so that the circuit current becomes 0 µA. Considering the time constant based on the notebook PC's capacitor connected to the OCV terminal, the discharge time constant of CPDT terminal is used to prevent recovery (return) and shutdown (power-down) from being repeated in response to variations in battery voltage. The capacitor connected to the OCV terminal on the notebook PC side requires the restriction expressed below based on the value of the capacitor (CPDT) connected to the CPDT terminal. OCV terminal external capacitor : Cocv ( $\mu$ F) < 1790 × C<sub>PDT</sub> ( $\mu$ F) #### ■ SETTING DELAY TIME for OVER-CURRENT DETECTION BLOCK For over-current detection when 0.6 V (Typ) > VCC - OCV > 0.3 V (Typ), you can set the delay time from when charging the capacitor ( $C_{OCT}$ ) connected to the COCT terminal (pin 13) is started and the COCT terminal voltage increases until the DOUT terminal (pin 3) voltage goes "H" level with the COUT terminal at the threshold voltage. Over-current detection block delay time : to1 (s) $\Rightarrow$ 12.5 $\times$ Coct ( $\mu$ F) For over-current detection when VCC - OCV > 0.6 V (Typ), you can set the delay time from when charging the capacitor ( $C_{OCT}$ ) connected to the COCT terminal (pin 13) is started and the COCT terminal voltage increases until the DOUT terminal (pin 3) voltage goes "H" level with the COCT terminal at the threshold voltage. Over-current detection block delay time : $t_{D2}$ (s) $\neq 0.9 \times C_{OCT}$ ( $\mu F$ ) #### **■ OPERATION at LOW VOLTAGE** If cell voltages cause extreme imbalance or one or more cells enter the short-circuited state (0.6 V Typ) or less, the short-circuit cell detection function sets the COUT terminal (pin 2) to "H" level (with the open-collector output off). If the VCC terminal (pin 6) voltage becomes 4.2 V (Typ) or less, however, the short-circuit cell detection function is disabled, the COUT terminal (pin 2) goes "L" level, enabling 0 V cell charging, with the OCV terminal (pin 1) at a voltage of 1.4 V (Typ) or higher. When VCC is less than 4.2 V, the DOUT terminal (pin 3) is fixed at "H" level. #### **■ OPERATION TIMING CHART** #### 1. Over-charge Detection Block and Cell Voltage Input Block # (1) When cell 3 does not exceed V<sub>TH</sub> and cells 1 and 2 are lowered in voltage by cell voltage input current and self-discharging If any cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ), the COUT terminal (pin 2) goes "H" level to turn off the Pch MOS FET for external charge control, after a delay time (23 ms Typ) managed by the capacitor (Covt) connected between the COVT terminal (pin 14) and GND, thereby stopping charging the battery. At this time, the cell voltage input block switch is turned on to supply the cell voltage input current to that cell so that high-voltage cells are lowered in voltage. When all the cell voltages in the over-charge detected state become the over-charge release voltage (4.125 V Typ) or less, the COVT terminal (pin 14) and COUT terminal (pin 2) go "L" level to turn on the Pch MOS FET for external charge control. When any cell voltage in the over-charge detected state becomes the over-charge release voltage (4.125 V Typ) or less, the cell voltage input block switch is turned off. #### (2) When the voltage is lowered by cell voltage input current and self-discharge after pulsed charge Even when a cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ), the cell voltage does not enter the over-charge detected state if it falls below the over-charge detection voltage (4.325 V Typ) within the delay time (23 ms Typ) managed by the capacitor (CovT) connected between the COVT terminal (pin 14) and GND. If a cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ), the COUT terminal (pin 2) goes "H" level to turn off the Pch MOS FET for external charge control, stopping charging the battery, after a delay time (23 ms Typ) managed by the capacitor (COVT) connected between the COVT terminal (pin 14) and GND. At this time, the cell voltage input block switch is turned on to supply the cell voltage input current to that cell so that high-voltage cells are lowered in voltage. When all the cell voltages in the over-charge detected state become the over-charge release voltage (4.125 V Typ) or less, the COVT terminal (pin 14) and COUT terminal (pin 2) go "L" level to turn on the Pch MOS FET for external charge control. When any cell voltage in the over-charge detected state becomes the over-charge release voltage (4.125 V Typ) or less, the cell voltage input block switch is turned off. When the OUTON terminal (pin 20) changes from "H" level to "L" level after detection of an over-charge, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, thereby setting the OCV terminal (pin 1) to "L" level. When the OUTON terminal (pin 20) changes from "H" level to "L" level after all the cell voltages in the over-charge detected state become the over-charge release voltage (4.125 V Typ) or less, the COUT terminal (pin 2) goes "L" level to turn on the Pch MOS FET for external charge control. When the OCV terminal (pin 1) changes from "L" level to "H" level at this time, the DOUT terminal (pin 3) goes "L" level to turn on the Pch MOS FET for external discharge control. #### 2. Over-charge Detection Block, Discharge Detection Block, and Cell Voltage Input Block • When battery is discharged after detection of an over-charge or re-discharged after detection of an over-charge by recharging If a cell voltage reaches or exceeds the over-charge detection voltage (4.325 V Typ), the COUT terminal (pin 2) goes "H" level to turn off the Pch MOS FET for external charge control after a delay time (23 ms Typ) managed by the capacitor (Covt) connected between the COVT terminal (pin 14) and GND. This stops charging the battery and puts it into the over-charge detected state. When a discharge is started in the over-charge detected state, the OCV terminal voltage is lowered by the body diode voltage of the Pch MOS FET for external charge control. When the potential difference between the VCC terminal and OCV terminal (pin 1) becomes 300 mV or more, the COUT terminal (pin 2) goes "L" level to turn on the Pch MOS FET for external charge control and the cell voltage input block switch is turned off at the same time An over-charge caused by recharging can be detected even with cell voltages remaining above the over-charge release voltage (4.125 V Typ). ### **MB3836** #### 3. Over-discharge Detection/Power Fail Circuit • When no "H" level signal is input to the PDWN terminal after over-discharge detection If any cell voltage becomes the over-discharge detection voltage (2.75 V Typ), the PF terminal (pin 19) outputs a "L" level PF signal to the notebook PC after a PF output delay time (2 s Typ) managed by the capacitor (Cuvt) connected between the CUVT terminal (pin 12) and GND. At the same time, after a power-down delay time (20 s Typ) managed by the capacitor (Cpdt) connected between the CPDT terminal (pin 11) and GND, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, thereby stopping discharging the battery. The VS terminal (pin 5) goes "L" level at this time. As discharging is stopped, the OCV terminal (pin 1) goes "L" level to completely turn off the bias source in the IC. That is, an over-discharge state is detected when a cell voltage does not return to the over-discharge detection voltage (2.75 V Typ) or more within the power-down delay time (20 s Typ), an over-discharge state is detected. When the OCV terminal (pin 1) goes "H" level, the DOUT terminal (pin 3) goes "L" level to turn on the Pch MOS FET for external discharge control and the VS terminal (pin 5) goes "H" level. If the cell voltage remains not exceeding the over-discharge detection voltage (2.75 V Typ) at this time, the PF terminal (pin 19) outputs a "L" level PF signal to the notebook PC again after a PF output delay time (2 s Typ) managed by the capacitor (CUVT) connected between the CUVT terminal (pin 12) and GND. If the cell voltage reaches or exceeds the over-discharge detection voltage (2.75 V Typ) within the power-down delay time (20 s Typ), however, the PF terminal goes "H" level and an over-discharge state is not detected. #### 4. Over-current Detection Block 1 When a discharge current is relatively small as an over-current, if the potential difference between the VCC terminal and OCV terminal (pin 1) by RON of the Pch MOS FET for external charge control becomes 300 mV or more, the capacitor (Coct) connected between the COCT terminal (pin 13) and GND is charged. No over-current is detected if the OCV terminal voltage returns to the battery voltage level within the delay time (7 ms Typ). If the potential difference between the VCC terminal and OCV terminal (pin 1) by RON of the Pch MOS FET for external charge control becomes 300 mV or more again, an over-current is detected after a delay time (7 ms Typ) managed by the capacitor (Coct) connected between the COCT terminal (pin 13) and GND. At this time, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control and the bias source in the IC is completely turned off as well. Recharging can be restarted by setting the OCV terminal (pin 1) to "H" level to set the DOUT terminal (pin 3) to "L" level and VS terminal (pin 5) to "H" level, respectively. #### 5. Over-current Detection Block 2 When a discharge current is relatively large as an over-current, if the potential difference between the VCC terminal and OCV terminal (pin 1) by RON of the Pch MOS FET for external charge control becomes 300 mV or more, the capacitor (Coct) connected between the COCT terminal (pin 13) and GND is charged. No over-current is detected if the OCV terminal voltage returns to the battery voltage level within the delay time (7 ms Typ). If the potential difference between the VCC terminal and OCV terminal (pin 1) of the Pch MOS FET for external charge control becomes 600 mV or more, an over-current is detected after a delay time (500 ms Typ) managed by the capacitor (Coct) connected between the COCT terminal (pin 13) and GND. At this time, the DOUT terminal (pin 3) goes "H" level to turn off the Pch MOS FET for external discharge control, both of the VS terminal (pin 5) and OCV terminal (pin 1) go "L" level, and the bias source in the IC is completely turned off as well. Recharging can be restarted by setting the OCV terminal (pin 1) to "H" level to set the DOUT terminal (pin 3) to "L" level and VS terminal (pin 5) to "H" level, respectively. #### ■ TREATMENT WHEN VOLTAGE MONITOR FUNCTION IS NOT USED When the voltage monitor function is not used, connect the MSW1 terminal (pin 16) and MSW2 terminal (pin 17) to GND by taking their shortest ways and leave the VMON terminal (pin 15) open. #### ■ NOTE ON VS TERMINAL If the battery is charged through the body diode of the internal Pch MOS FET connected to the VS terminal (pin 5), the over-charge protection function cannot be disabled. Be careful not to apply a voltage equal to or higher than the VCC terminal voltage to the VS terminal. #### ■ NOTE ON ELECTROSTATIC APPLICATION This IC has a built-in function to set ICC to 0 $\mu$ A in power-down mode to extend the battery life. As a charger is required to return the IC from power-down mode, use meticulous care not to let it malfunction, for example, with applied static electricity. To prevent electrostatic noise from coming into each input pin of the IC, it is advisable to lower impedance, for example, by adding a capacitor. The capacitor used for this purpose should be placed as close to the IC as possible. ### **■ APPLICATION EXAMPLE** #### **■ PARTS LIST** | COMPONENT | ITEM | SPECIFICATION | | VENDOR | PARTS No. | |--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|-----------| | M1, M2 | M1, M2 FET | | = –30 V | VISHAY<br>SILICONIX | Si4425DY | | ZD1 | Diode | 200 mW, | 18 V ± 7% | TOSHIBA | 02CZ18-Y | | C1<br>C2<br>C5<br>C6<br>C7<br>C9, C10, C11<br>C12<br>C13, C14, C15 | Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser<br>Ceramics Condenser | 0.1 μF<br>1.5 μF<br>0.15 μF<br>560 pF<br>0.01 μF<br>4700 pF<br>0.22 μF<br>0.1 μF | 25 V (10%)<br>16 V (10%)<br>16 V (10%)<br>50 V (5%)<br>25 V (10%)<br>25 V (10%)<br>25 V (10%) | | _ | | R1, R2, R3<br>R4, R5, R9<br>R6<br>R7<br>R8<br>R13, R14 | Resistor<br>Resistor<br>Resistor<br>Resistor<br>Resistor | 1 kΩ<br>1 MΩ<br>10 Ω<br>100 Ω<br>100 kΩ<br>10 kΩ | 1/16 W, 5%<br>1/16 W, 5%<br>1/16 W, 5%<br>1/16 W, 5%<br>1/16 W, 5%<br>1/16 W, 5% | _ | _ | Note: VISHAY SILICONIX: VISHAY Intertechnology, Inc. **TOSHIBA: TOSHIBA CORPORATION** #### **■ USAGE PRECAUTION** - •Printed circuit board ground lines should be set up with consideration for common impedance. - •Take appropriate static electricity measures. - Containers for semiconductor materials should have anti-static protection or be made of conductive material. - After mounting, printed circuit boards should be stored and shipped in conductive bags or containers. - Work platforms, tools, and instruments should be properly grounded. - Working personnel should be grounded with resistance of 250 k $\Omega$ to 1 M $\Omega$ between body and ground. # **MB3836** ### **■** ORDERING INFORMATION | Part number | Package | Remarks | |-------------|--------------------------------------|---------| | MB3836PFV | 20-pin plastic SSOP<br>(FPT-20P-M03) | | #### **■ PACKAGE DIMENSION** ### **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of Fujitsu semiconductor device; Fujitsu does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. Fujitsu assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of Fujitsu or any third party or does Fujitsu warrant non-infringement of any third-party's intellectual property right or other right by using such information. Fujitsu assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. #### F0310 © FUJITSU LIMITED Printed in Japan