

## **MB1513** SERIAL INPUT PLL FREQUENCY SYNTHESIZER

### SERIAL INPUT PLL FREQUENCY SYNTHESIZER WITH POWER SAVING FUNCTIONS (1.1GHz)

The Fujitsu MB1513 is a serial input phase-locked loop (PLL) frequency synthesizer with a pulse-swallow function. A stand-by mode is provided to limit power consumption during intermittent operation.

The MB1513 is configured of a 1.1 GHz dual-modulus prescaler with selectable 128/129 divide ratio, control signal generator, 16-bit shift register, 15-bit latch, programmable reference divider (binary 14-bit programmable reference counter), 1-bit switch counter, phase comparator with phase conversion function, charge pump, crystal oscillator, 19-bit shift register, 18-bit latch, programmable divider (binary 7-bit swallow counter and binary 11-bit programmable counter), analog switches, and an intermittent operation control circuit that selects the stand-by or operating mode depending on the power-save control input state (PS).

The MB1513 operates from a single +5 V supply. Fujitsu's advanced process technology achieves an  $I_{CC}$  of 8mA, typical. The stand-by mode current consumption is just 100 $\mu A.$ 

### FEATURES

- High operating frequency
- Pulse-swallow function
- :  $f_{IN} = 1.1 GHz (V_{IN} = -10 dBm)$

:  $I_{CC} = 8 \text{ mA typ. at 5V}$ 

- : High-speed dual-modulus prescaler with selectable 128/129 divider ratio
- Low supply current
- Power-saving stand-by mode : 100µA typ.
- Serial input, 18-bit programmable divider consisting of:
   Binary 7-bit swallow counter
   : 0 to 127
  - Binary 11-bit programmable counter: 16 to 2,047
- Serial input 15-bit programmable reference divider consisting of: – Binary 14-bit programmable reference counter: 8 to 16,383 – 1-bit switch counter sets prescaler divide ratio
- On-chip analog switch for fast lockup
- On-chip charge pump minimizes system component count
- Wide operating temperature range: -40 to +85°C
- Plastic 20-pin shrink small outline package (Suffix: PFV)

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.





### ABSOSUTE MAXIMUM RATINGS(See NOTE)

| Ratings             | Symbol          | Value                        | Unit |
|---------------------|-----------------|------------------------------|------|
| Supply Voltage      | V <sub>CC</sub> | –0.5 to +7.0                 | V    |
|                     | V <sub>P</sub>  | $V_{CC} \le V_P \le 10.0$    | V    |
| Output Voltage      | Vo              | –0.5 to V <sub>CC</sub> +0.5 | V    |
| Output Current      | Ι <sub>Ο</sub>  | ±10                          | mA   |
| Storage Temperature | Tstg            | –55 to +125                  | °C   |

**NOTE:** Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **BLOCK DIAGRAM**



# **PIN DESCRIPTION**

| Pin No. | Pin Name           | I/O | Description                                                                                                                                                                                                                                                                                                                                |
|---------|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | OSC <sub>IN</sub>  | Ι   | Programmable reference divider input<br>Oscillator input<br>An external crystal is connected to this pin.                                                                                                                                                                                                                                  |
| 2       | NC                 | -   | No connection                                                                                                                                                                                                                                                                                                                              |
| 3       | OSC <sub>OUT</sub> | 0   | Oscillator output<br>An external crystal is connected to this pin.                                                                                                                                                                                                                                                                         |
| 4       | V <sub>P</sub>     | —   | Power supply input for charge pump and analog switch                                                                                                                                                                                                                                                                                       |
| 5       | V <sub>CC</sub>    | -   | Power supply                                                                                                                                                                                                                                                                                                                               |
| 6       | D <sub>O</sub>     | 0   | Charge pump output<br>The phase of the charge pump is reversed depending on the FC input.                                                                                                                                                                                                                                                  |
| 7       | GND                | _   | Ground                                                                                                                                                                                                                                                                                                                                     |
| 8       | LD                 | 0   | Phase comparator output<br>The output level is high when LD is locked. The output level is low when LD is unlocked.                                                                                                                                                                                                                        |
| 9       | NC                 | -   | No connection                                                                                                                                                                                                                                                                                                                              |
| 10      | f <sub>IN</sub>    | Ι   | Prescaler input<br>An external VCO is AC-coupled to this pin.                                                                                                                                                                                                                                                                              |
| 11      | Clock              | I   | Clock input for 19-bit and 16-bit shift registers<br>One bit of data is shifted into the registers on the rising edge of the clock.<br>A Schmitt trigger circuit is involved.                                                                                                                                                              |
| 12      | NC                 | _   | No connection                                                                                                                                                                                                                                                                                                                              |
| 13      | Data               | I   | Binary serial data input<br>The last bit of the data is a control bit.<br>When the control bit is high, data is transmitted to the 15-bit latch.<br>When the control bit is low, data is transmitted to the 18-bit latch.<br>A Schmitt trigger circuit is involved.                                                                        |
| 14      | LE                 | I   | Load enable signal input<br>When LE is high, the contents of the shift register are transferred to a latch, depending on the<br>control bit in the serial data. At the same time, an internal analog switch turns on and the<br>output of the internal charge pump is connected to the BiSW pin.<br>A Schmitt trigger circuit is involved. |
| 15      | FC                 | I   | Phase select input of phase comparator (with internal pull-up resistor)<br>When FC is low, the characteristics of the charge pump and the phase comparator are reversed.<br>The FC input signal is also used to control the fOUT pin (test pin) of $f_R$ or $f_P$ .                                                                        |
| 16      | BiSW               | 0   | Analog switch output<br>Usually, BiSW is in the high-impedance state. When the switch is on (LE is high), the charge<br>pump is connected to the BiSW pin.                                                                                                                                                                                 |
| 17      | f <sub>P</sub>     | 0   | Programmable counter output monitor pins                                                                                                                                                                                                                                                                                                   |
| 18      | f <sub>R</sub>     | 0   | Reference counter output monitor pin                                                                                                                                                                                                                                                                                                       |
| 19      | NC                 | _   | No connection                                                                                                                                                                                                                                                                                                                              |
| 20      | PS                 | Ι   | Power save signal input<br>Set low when the system is operating (never use pin 20 as it is opened)<br>PS = High : Operation mode<br>PS = Low : Stand-by mode                                                                                                                                                                               |

## FUNCTIONAL DESCRIPTIONS

### **Pulse swallow function**

The divide ratio can be calculated using the following equation:

 $f_{VCO} = [(M \times N) + A] \times f_{OSC} \div R \quad (A < N)$ 

- f<sub>VCO</sub>: Output frequency of external voltage controlled oscillator (VCO)
- N : Preset divide ratio of binary 11-bit programmable counter (16 to 2,047)
- A : Preset divide ratio of binary 7-bit swallow counter ( $0 \le A \le 127$ )
- f<sub>OSC</sub>: Output frequency of the reference frequency oscillator
- R : Preset divide ratio of binary 14-bit programmable reference counter (8 to 16,383)
- M : Preset divide ratio of prescaler (128)

#### Serial data input

Serial data is input using the Data, Clock, and LE pins. Serial data controls the 15-bit programmable reference divider and 18-bit programmable divider separately.

Binary serial data is input to the Data pin.

One bit of data is shifted into the internal shift registers on the rising edge of the clock. When the load enable pin is high or open, stored data is latched, depending on the control as follows:

| Control Data | Destination of Serial Data |
|--------------|----------------------------|
| Н            | 15-bit latch               |
| L            | 18-bit latch               |

#### (a) Programmable reference divider ratio

The programmable reference divider consists of a 15-bit latch and a 14-bit reference counter. The 16-bit serial data format is shown below:



## MB1513

| Divide Ratio<br>R | S<br>14 | S<br>13 | S<br>12 | S<br>11 | S<br>10 | S 9 | S<br>8 | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |
|-------------------|---------|---------|---------|---------|---------|-----|--------|--------|--------|--------|--------|--------|--------|--------|
| 8                 | 0       | 0       | 0       | 0       | 0       | 0   | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 0      |
| 9                 | 0       | 0       | 0       | 0       | 0       | 0   | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 1      |
| •                 | •       | •       | •       | •       | •       | •   | •      | •      | •      | •      | •      | •      | •      | •      |
| 16383             | 1       | 1       | 1       | 1       | 1       | 1   | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

• 14-bit programmable reference counter divide ratio

(Divide ratio = 8 to 16,383)

**Notes:** 1. Divide ratios less than 8 are prohibited

- SW: This bit selects the divide ratio of the prescaler SW Low: 128 or 129 (SW must be always be low.)
- 3. S1 to S14: These bits select the divide ratio of the programmable reference counter (8 to 16,383)
- 4. C: Control bit: Set high
- 5. Data is input from the MSB.

(b) Programmable divider divide ratio

The programmable divider consists of a 19-bit shift register, 18-bit latch, 7-bit swallow counter, and an 11-bit programmable counter. The 19-bit serial data format is shown below:



| • | 7-bit swallow | counter | divide | ratio |
|---|---------------|---------|--------|-------|
| • | 7-bit swallow | counter | divide | rat   |

| Divide<br>ratio<br>A      | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |  |  |
|---------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| 0                         | 0      | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| 1                         | 0      | 0      | 0      | 0      | 0      | 0      | 1      |  |  |
| •                         | •      | •      | •      | •      | •      | •      | •      |  |  |
| 127                       | 1      | 1      | 1      | 1      | 1      | 1      | 1      |  |  |
| (Divide ratio = 0 to 127) |        |        |        |        |        |        |        |  |  |

• 11-bit programmable counter divide ratio

| S<br>18 | S<br>17         | S<br>16                                             | S<br>15                                                                                          | S<br>14                                                                                                                                                                                                                                               | S<br>13                                                                                                                                                                                                                                                                                                            | S<br>12                                                                                                                                                                                                                                                                                                                                                                         | S<br>11                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | S<br>10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S<br>9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | S<br>8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|-----------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0               | 0                                                   | 0                                                                                                | 0                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0       | 0               | 0                                                   | 0                                                                                                | 0                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| •       | •               | •                                                   | •                                                                                                | •                                                                                                                                                                                                                                                     | •                                                                                                                                                                                                                                                                                                                  | •                                                                                                                                                                                                                                                                                                                                                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1       | 1               | 1                                                   | 1                                                                                                | 1                                                                                                                                                                                                                                                     | 1                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | <b>18</b> 0 0 • | 18     17       0     0       0     0       •     • | 18     17     16       0     0     0       0     0     0       0     0     0       •     •     • | 18         17         16         15           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0           0         0         0         0 | 18         17         16         15         14           0         0         0         0         0           0         0         0         0         0           0         0         0         0         0           0         0         0         0         0           0         0         0         0         0 | 18         17         16         15         14         13           0         0         0         0         0         0           0         0         0         0         0         0           0         0         0         0         0         0           0         0         0         0         0         0           0         0         0         0         0         0 | 18       17       16       15       14       13       12         0       0       0       0       0       0       1         0       0       0       0       0       0       1         0       0       0       0       0       0       1         0       0       0       0       0       0       1         0       0       0       0       0       0       1         0       0       0       0       0       0       1         0       0       0       0       0       0       1 | 18       17       16       15       14       13       12       11         0       0       0       0       0       1       0         0       0       0       0       0       1       0         0       0       0       0       0       1       0         0       0       0       0       0       1       0         0       0       0       0       0       1       0         0       0       0       0       0       0       1       0         0       0       0       0       0       0       0       1       0 | 18       17       16       15       14       13       12       11       10         0       0       0       0       0       0       1       0       0         0       0       0       0       0       0       1       0       0         0       0       0       0       0       0       1       0       0         0       0       0       0       0       0       0       1       0       0         0       0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0       0         0       0       0 | 18       17       16       15       14       13       12       11       10       9         0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       1       0       0       0         0       0       0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0       0         0       0       0       0       0       0       0       0       0       0         0       0       0       0       0       < |

(Divide ratio = 16 to 2,047)

Notes: 1. Divide ratios less than 16 are prohibited for 11-bit programmable counters

2. S1 to S7: These bits select the divide ratio of swallow counter (0 to 127)

- 3. S8 to S18: These bits select the divide ratio of programmable counter (16 to 2,047)
- 4. C: Control bit: (Set low)
- 5. Data is input from the MSB.

#### Serial data input timing

•  $t_1 (\ge 1\mu s)$ : Data setup time  $t_2 (\ge 1\mu s)$ : Data hold time  $t_4 (\ge 1\mu s)$ : LE setup time to the rising edge of last clock

 $t_3 (\ge 1\mu s)$ : Clock pulse width  $t_5 (\ge 1\mu s)$ : LE pulse width



## MB1513

#### Intermittent operation

Intermittent operation limits power consumption by shutting down or starting the internal circuits according to their necessity. If device operation resumes uncontrolled, the error signal output from the phase comparator may exceed the limit due to an undefined phase relationship between the reference frequency ( $f_R$ ) and the comparison frequency ( $f_P$ ) and frequency lock is lost. To prevent this, an intermittent operation control circuit is provided to decrease the variation in the locking frequency by forcibly correcting the phase of both frequencies to limit the error signal output. This is done by the PS control circuit. If PS is set high, the circuit enters the operating mode. If PS is set low, operation stops and the device enters the stand-by mode. Each mode is explained below:

- Operating mode (PS = High) All circuits are operating, and PLL operation is normal.
- Stand-by mode (PS = Low)

Circuits that do not affect operation are powered-down to save power.

The current in the power save state is typically  $100 \mu A.$ 

At this time, the levels of  $\mathsf{D}_\mathsf{O}$  and LD are the same as when the PLL is locked.

Since  $D_O$  is placed in the high-impedance state and the input voltage of the voltage-controlled oscillator (VCO) is set to the voltage in the operating mode (when locked) by the time constant of the low-pass filter, the frequency output from the VCO ( $f_{VCO}$ ) is kept at the locking frequency.

The operating and stand-by modes alternate repeatedly. This intermittent operation limits the error signal by forcibly correcting the phase of the reference and comparison frequencies to limit power consumption. The device must be set in the stand-by mode (PS = Iow) when it is powered up.

### Relationship between FC input and phase characteristics

The FC pin controls the phase characteristics of the phase comparator. The internal charge pump output level ( $D_0$ ) is reversed depending on the FC pin input level. The relationship between the FC input level and  $D_0$  is shown below:

|                                 | FC = High or open | FC = Low |
|---------------------------------|-------------------|----------|
| $f_R > f_P$                     | Н                 | L        |
| f <sub>R</sub> < f <sub>P</sub> | L                 | Н        |
| $f_R = f_P$                     | Z (*1)            | Z (*1)   |

\*1: High impedance

When designing a synthesizer, the FC pin setting depends on the VCO characteristics.



Phase comparator output waveform (FC = High)



### Analog switch

The LE signal turns the analog switch on or off. When the analog switch is turned on, the charge pump output ( $D_O$ ) is output through the BiSW pin. When it is turned off, the BiSW pin is in the high-impedance state.

When LE = high (when the divide ratio of the internal divider is changed): Analog switch = on When LE = low (normal operating mode): Analog switch = off

The LPF time constant can be decreased by inserting an analog switch between LPF1 and LPF2. This decreases the lock-up time when the PLL channel is changed.



## **RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol          | Value |     |                 |      |  |  |
|-----------------------|-----------------|-------|-----|-----------------|------|--|--|
| Faiameter             | Symbol          | Min   | Тур | Max             | Unit |  |  |
|                       | V <sub>CC</sub> | 4.5   | 5.0 | 5.5             | V    |  |  |
| Supply Voltage        | VP              |       | V   |                 |      |  |  |
| Input Voltage         | VI              | GND   | _   | V <sub>CC</sub> | V    |  |  |
| Operating Temperature | T <sub>A</sub>  | -40   | _   | +85             | °C   |  |  |

## HANDLING PRECAUTIONS

- This device should be transported and stored in anti-static containers.
- This is a static-sensitive device; take proper anti-ESD precautions. Ensure that personnel and equipment are properly grounded. Cover workbenches with grounded conductive mats.
- Always turn the power supply off before inserting or removing the device from its socket.
- Protect leads with a conductive sheet when handling or transporting PC boards with devices.

# **ELECTRICAL CHARACTERISTICS**

| Deremeter                         | Parameter                  |                   |                           | Value |                           | Unit | Conditions                                                                                         |
|-----------------------------------|----------------------------|-------------------|---------------------------|-------|---------------------------|------|----------------------------------------------------------------------------------------------------|
| Parameter                         |                            | Symbol            | Min                       | Тур   | Мах                       | Unit | Conditions                                                                                         |
| Supply Current                    |                            | I <sub>CC</sub>   | -                         | 8.0   | -                         | mA   | With f <sub>IN</sub> = 1.1GHz, OSC <sub>IN</sub> =<br>12MHz, V <sub>CC</sub> = 5.0V                |
| Stand-by Current                  |                            | IPS               | _                         | 100   | _                         | μΑ   | -                                                                                                  |
| Operating Frequency               | fin                        | f <sub>IN</sub>   | 10                        | _     | 1100                      | MHz  | AC coupling.The minimum<br>operating frequency is<br>measured with a 1000pF<br>capacitor connected |
|                                   | OSC <sub>IN</sub>          | f <sub>OSC</sub>  | -                         | 12    | 20                        | MHz  | _                                                                                                  |
|                                   | f <sub>IN</sub>            | V <sub>f IN</sub> | -10                       | _     | 6                         | dBm  | -                                                                                                  |
| Input Sensitivity                 | OSC <sub>IN</sub>          | V <sub>OSC</sub>  | 0.5                       | _     | -                         | Vp–p | -                                                                                                  |
| High-level Input Voltage          | Except f <sub>IN</sub> and | V <sub>IH</sub>   | V <sub>CC</sub> x 0.7+0.4 | _     | _                         | V    | _                                                                                                  |
| Low-level Input Voltage           | OSCIN                      | V <sub>IL</sub>   | -                         | _     | V <sub>CC</sub> x 0.3–0.4 | V    | -                                                                                                  |
| High-level Input Current          | Data Clock LE              | I <sub>IH</sub>   | -                         | 1.0   | -                         | μΑ   | -                                                                                                  |
|                                   |                            | IIL               | -                         | -1.0  | -                         | μA   | -                                                                                                  |
| Low-level Input Current           | FC                         | I <sub>FC</sub>   | -                         | -60   | _                         | μA   | -                                                                                                  |
| Input Current                     | OSC <sub>IN</sub>          | I <sub>OSC</sub>  | -                         | ±50   | _                         | μA   | -                                                                                                  |
| High-level Output Voltage         | Except D <sub>O</sub> and  | V <sub>OH</sub>   | 4.4                       | _     | -                         | V    | $V_{CC} = 5V$                                                                                      |
| Low-level Output Voltage          | OSC <sub>OUT</sub>         | V <sub>OL</sub>   | _                         | _     | 0.4                       | V    | -                                                                                                  |
| High-impedance<br>Cut off Current | D <sub>O</sub>             | I <sub>OFF</sub>  | -                         | _     | 1.1                       | μA   | $V_{DO}$ = GND to 8V<br>$V_{CC} \le V_P \le 8V$                                                    |
|                                   | Except D <sub>O</sub> and  | I <sub>OH</sub>   | -1.0                      | -     | _                         | mA   | _                                                                                                  |
| Output Current                    | OSC <sub>OUT</sub>         | I <sub>OL</sub>   | 1.0                       | _     | _                         | mA   | -                                                                                                  |
| Analog Switch ON Resist           | ance                       | R <sub>ON</sub>   | -                         | 25    | —                         | Ω    | _                                                                                                  |

## TEST CIRCUIT (FOR MEASURING PRESCALER INPUT SENSITIVITY)



# **APPLICATION EXAMPLE**



## PACKAGE DIMENSIONS

