**Features** 





### **Low-Power Video Switches** for Dual SCART Connectors

### **General Description**

The MAX9655/MAX9656 dual SCART switches route video signals between a set-top box decoder chip and two external SCART connectors. Under the control of the TV\_SEL logic input, the MAX9655 selects whether the CVBS and RGB signals from the encoder or the VCR SCART are routed to the TV SCART. The CVBS signal from the encoder is always routed to the VCR SCART.

The MAX9656 is similar to the MAX9655 except that under the control of the VCR\_SEL logic input, the MAX9656 selects whether the CVBS signal from the encoder or the TV SCART is routed to the VCR SCART. The MAX9656 also features a low-power shutdown mode, in which guiescent current falls to 35µA.

The incoming video signals must be AC-coupled to the inputs, which have sync-tip clamps to set the internal DC level. After the input stages, multiplexers select which video signals are routed to the reconstruction filters and output amplifiers. The reconstruction filters are optimized for standard-definition signals and typically have ±1dB passband flatness out to 9.5MHz and 47dB attenuation at 27MHz.

The amplifiers have 2V/V gain, and the outputs can be DC-coupled to a  $75\Omega$  load, which is the equivalent of two video loads, or AC-coupled to a 150 $\Omega$  load.

### **Applications**

SCART Set-Top Boxes

♦ Dual SCART Support for Video Signals

- ♦ Supports CVBS Input from TV SCART (MAX9656)
- ♦ Reconstruction Filters with 9.5MHz Passband and 47dB Attenuation at 27MHz
- ♦ Fixed Gain of 2V/V
- ♦ Input Sync-Tip Clamps
- ♦ 2.7V to 3.6V Single-Supply Operation

### **Ordering Information**

| PART        | PIN-PACKAGE | TV SCART CVBS<br>RETURN SUPPORT |
|-------------|-------------|---------------------------------|
| MAX9655AEE+ | 16 QSOP     | No                              |
| MAX9656AEP+ | 20 QSOP     | Yes                             |

Note: All devices are specified over the -40°C to +125°C operating temperature range.

Pin Configurations and Typical Application Circuits appear at end of data sheet.

### **Functional Diagram**



<sup>+</sup>Denotes a lead-free/RoHS-compliant package.

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage  V <sub>DD</sub> to GND         |             |
|------------------------------------------------|-------------|
| Duration of Output Short Circuit to VDD or GN  | DContinuous |
| Continuous Input Current                       |             |
| All Video and Logic Input Pins                 | ±20mA       |
| Continuous Power Dissipation ( $T_A = +70$ °C) |             |
| 16-Pin QSOP (derate 8.3mW/°C above +70°        | °C)667mW    |
| 20-Pin QSOP (derate 9.1mW/°C above +70°        | °C)727mW    |
|                                                |             |

| Operating Temperature Range  | e40°C to +125°C |
|------------------------------|-----------------|
| Junction Temperature         | +150°C          |
| Storage Temperature Range    | 65°C to +150°C  |
| Lead Temperature (soldering, | 10s)+300°C      |
|                              |                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD}=3.3V,\,V_{GND}=0,\,V_{\overline{SHDN}}=V_{DD},\,VCR\_SEL=V_{DD},\,TV\_SEL=V_{DD},\,R_L=150\Omega \text{ to GND, }T_A=T_{MIN}\text{ to }T_{MAX},\,\text{unless otherwise noted.}$  Typical values are at  $T_A=+25^{\circ}C.)$  (Note 1)

| PARAMETER                          | SYMBOL            | COND                                                                                                              | OITIO  | NS                                | MIN  | TYP                | MAX              | UNITS            |
|------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|------|--------------------|------------------|------------------|
| Supply Voltage Range               | V <sub>DD</sub>   | Guaranteed by power-supply rejection test                                                                         |        | 2.7                               | 3.3  | 3.6                | V                |                  |
| Quiescent Supply Current           | I <sub>DD</sub>   | No load                                                                                                           |        |                                   | 21   | 45                 | mA               |                  |
| Shutdown Supply Current            | I <sub>SHDN</sub> | $V_{\overline{SHDN}} = TV_{\overline{SEL}} = V(\overline{MAX9656})$                                               | CR_S   | SEL = GND                         |      | 35                 | 70               | μΑ               |
| Input Voltage                      |                   | Unselected input                                                                                                  |        |                                   |      | V <sub>DD</sub> /3 |                  | V                |
| Input Resistance                   |                   | Unselected input                                                                                                  |        |                                   |      | 222                |                  | kΩ               |
| Sync-Tip Clamp Level               | V <sub>CLP</sub>  |                                                                                                                   |        |                                   | 0.23 | 0.3                | 0.39             | V                |
| Input Voltage Range                |                   | Guaranteed by output                                                                                              | t- 2   | $2.7V \le V_{DD} \le 3.6V$        |      |                    | 1.05             | V <sub>P-P</sub> |
| input voitage hange                |                   | voltage swing                                                                                                     | 3      | $3.0V \le V_{DD} \le 3.6V$        |      |                    | 1.2              | VP-P             |
| Sync Crush                         |                   | Sync-tip clamp; perce<br>sync pulse (0.3V <sub>P-P</sub> );<br>clamping current mea                               | guar   | anteed by input                   |      |                    | 2                | %                |
| Input Clamping Current             |                   |                                                                                                                   |        |                                   |      | 1                  | 2                | μΑ               |
| Maximum Input Source<br>Resistance |                   |                                                                                                                   |        |                                   |      | 300                |                  | Ω                |
| DC Valtage Coin                    | Δ                 | $R_L = 150\Omega$ to GND                                                                                          |        | $D = 2.7V, 0V \le V_{IN}$<br>.05V | 1.96 | 2                  | 2.04             | V/V              |
| DC Voltage Gain                    | Av                | (Note 2)                                                                                                          |        | $D = 3.0V, 0V \le V_{IN}$         | 1.96 | 2                  | 2.04             | V/V              |
| DC Gain Mismatch                   |                   | Guaranteed by output                                                                                              | t-volt | age swing                         | -2   |                    | +2               | %                |
| Output Level                       |                   | Measured at output, C <sub>IN</sub> _ = 0.1µF to GND                                                              |        | 0.218                             | 0.3  | 0.39               | V                |                  |
|                                    |                   | Measured at output, $V_{DD}$ = 2.7V, $V_{IN}$ = $V_{CLP}$ to ( $V_{CLP}$ +1.05V), $R_L$ = 150 $\Omega$ to -0.2V   |        |                                   | 2.1  |                    |                  |                  |
|                                    |                   | Measured at output, $V_{DD} = 2.7V$ , $V_{IN} = V_{CLP}$ to $(V_{CLP} + 1.05V)$ , $R_L = 150\Omega$ to $V_{DD}/2$ |        |                                   | 2.1  |                    |                  |                  |
| Output-Voltage Swing               |                   | Measured at output, $V_{DD} = 3.0V$ , $V_{IN} = V_{CLP}$ to $(V_{CLP} + 1.2V)$ , $R_L = 150\Omega$ to $-0.2V$     |        |                                   | 2.4  |                    | V <sub>P-P</sub> |                  |
|                                    |                   | Measured at output, $V_{DD} = 3.0V$ , $V_{IN} = V_{CLP}$ to $(V_{CLP} + 1.2V)$ , $R_L = 150\Omega$ to $V_{DD}/2$  |        |                                   | 2.4  |                    |                  |                  |
|                                    |                   | Measured at output, V<br>V <sub>CLP</sub> to (V <sub>CLP</sub> +1.05V                                             |        |                                   |      | 2.1                |                  |                  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD}=3.3V,\,V_{GND}=0,\,V_{\overline{SHDN}}=V_{DD},\,VCR\_SEL=V_{DD},\,TV\_SEL=V_{DD},\,R_L=150\Omega \text{ to GND, } T_A=T_{MIN} \text{ to } T_{MAX},\,\text{unless otherwise noted.}$  Typical values are at  $T_A=+25^{\circ}C.$ ) (Note 1)

| PARAMETER                                                       | SYMBOL          | CONDITIO                                                                                                     | NS                                 | MIN                      | TYP  | MAX                      | UNITS |
|-----------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|------|--------------------------|-------|
| Output Short-Circuit Current                                    |                 | Short to GND (sourcing)                                                                                      | Short to GND (sourcing)            |                          | 140  |                          | mA    |
| Output Short-Circuit Current                                    |                 | Short to V <sub>DD</sub> (sinking)                                                                           | Short to V <sub>DD</sub> (sinking) |                          | 70   |                          | mA    |
| Output Resistance                                               | Rout            | V <sub>OUT</sub> = 1.5V, -10mA ≤ I <sub>LO</sub>                                                             | <sub>AD</sub> ≤ +10mA              |                          | 0.2  |                          | Ω     |
| Davier Cumply Dejection Detic                                   |                 | $2.7V \le V_{DD} \le 3.6V$                                                                                   |                                    | 48                       | 64   |                          | dB    |
| Power-Supply Rejection Ratio                                    |                 | $f = 1MHz, 100mV_{P-P}$                                                                                      |                                    |                          | 20   |                          | иь    |
|                                                                 |                 | $V_{OUT} = 2V_{P-P}$ , reference fr<br>100kHz, ±1dB passband f                                               |                                    |                          | 9.5  |                          | MHz   |
| Standard-Definition                                             |                 |                                                                                                              | f = 5.5MHz                         |                          | 0.1  |                          |       |
| Reconstruction Filter                                           |                 | V <sub>OUT</sub> = 2V <sub>P-P</sub> , reference                                                             | f = 9.5MHz                         |                          | -1   |                          | ID.   |
|                                                                 |                 | frequency is 100kHz                                                                                          | f = 10MHz                          |                          | -3   |                          | dB    |
|                                                                 |                 |                                                                                                              | f = 27MHz                          |                          | -47  |                          | 1     |
| Differential Gain                                               | DG              | 5-step modulated staircase<br>size and 286mV peak-to-p<br>amplitude, f = 4.43MHz                             |                                    |                          | 0.4  |                          | %     |
| Differential Phase                                              | DP              | 5-step modulated staircase of 129mV step<br>size and 286mV peak-to-peak subcarrier<br>amplitude, f = 4.43MHz |                                    |                          | 0.45 |                          | deg   |
| Group-Delay Distortion                                          |                 | $100kHz \le f \le 5MHz$ , output                                                                             | s are 2V <sub>P-P</sub>            |                          | 9    |                          | ns    |
| Peak Signal to RMS Noise                                        |                 | $100kHz \le f \le 5MHz$                                                                                      |                                    |                          | 71   |                          | dB    |
| 2T Pulse Response                                               |                 | 2T = 200ns                                                                                                   |                                    |                          | 0.2  |                          | K%    |
| 2T Bar Response                                                 |                 | 2T = 200ns; bar time is 18µs; the beginning 2.5% and the ending 2.5% of the bar time are ignored             |                                    |                          | 0.2  |                          | K%    |
| 2T Pulse-to-Bar K Rating                                        |                 | 2T = 200ns; bar time is 18µs; the beginning 2.5% and the ending 2.5% of the bar time are ignored             |                                    |                          | 0.3  |                          | K%    |
| Nonlinearity                                                    |                 | 5-step staircase                                                                                             |                                    |                          | 0.1  |                          | %     |
| Output Impedance                                                |                 | f = 5.5MHz                                                                                                   |                                    |                          | 8.07 |                          | Ω     |
| All II atila Caractalla                                         |                 | f = 15kHz                                                                                                    |                                    |                          | -82  |                          |       |
| All-Hostile Crosstalk                                           |                 | f = 4.43MHz                                                                                                  |                                    |                          | -78  |                          | dB    |
| Output-to-Input Crosstalk                                       |                 | f = 30MHz                                                                                                    |                                    |                          | -68  |                          | dB    |
| LOGIC SIGNALS (MAX9655: TV_SEL, MAX9656: TV_SEL, VCR_SEL, SHDN) |                 |                                                                                                              |                                    |                          |      |                          |       |
| Logic-Low Threshold                                             | VIL             | T <sub>A</sub> = +25°C                                                                                       |                                    |                          |      | 0.3 x<br>V <sub>DD</sub> | V     |
| Logic-High Threshold                                            | VIH             | T <sub>A</sub> = +25°C                                                                                       |                                    | 0.7 x<br>V <sub>DD</sub> |      |                          | V     |
| Logic Input Current                                             | I <sub>IN</sub> | T <sub>A</sub> = +25°C                                                                                       |                                    |                          |      | 10                       | μΑ    |

Note 1: All devices are 100% production tested at  $T_A = +25$ °C. Specifications over temperature limits are guaranteed by design.

Note 2: Voltage gain (Ay) is a two-point measurement in which the output-voltage swing is divided by the input-voltage swing.

### **Typical Operating Characteristics**

 $(V_{DD} = 3.3V, V_{GND} = 0, V_{\overline{SHDN}} = V_{DD}, R_L = 150\Omega \text{ to GND}, T_A = +25^{\circ}\text{C.})$ 





## LARGE-SIGNAL GAIN vs. FREQUENCY



## VIDEO CROSSTALK vs. FREQUENCY



# SMALL-SIGNAL GAIN FLATNESS vs. FREQUENCY



## LARGE-SIGNAL GAIN FLATNESS vs. FREQUENCY



## VIDEO GROUP DELAY DISTORTION vs. FREQUENCY



### Typical Operating Characteristics (continued)

(V<sub>DD</sub> = 3.3V, V<sub>GND</sub> = 0, V<sub>SHDN</sub> = V<sub>DD</sub>, R<sub>L</sub> = 150 $\Omega$  to GND, T<sub>A</sub> = +25°C.)













### Typical Operating Characteristics (continued)

(V<sub>DD</sub> = 3.3V, V<sub>GND</sub> = 0, V<sub>SHDN</sub> = V<sub>DD</sub>, R<sub>L</sub> = 150 $\Omega$  to GND, T<sub>A</sub> = +25°C.)













### **Pin Description**

| PIN     |         | NAME            | ELINCTION                                                                                                                                                                               |  |
|---------|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX9655 | MAX9656 | NAME            | FUNCTION                                                                                                                                                                                |  |
| 1       | 2       | ENC_B_IN        | Encoder Blue Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                               |  |
| 2       | 3       | ENC_G_IN        | Encoder Green Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                              |  |
| 3       | 4       | ENC_R_IN        | Encoder Red Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                                |  |
| 4       | 5       | ENC_CVBS_IN     | Encoder Composite Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                          |  |
| 5       | 6       | VCR_B_IN        | VCR SCART Blue Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                             |  |
| 6       | 7       | VCR_G_IN        | VCR SCART Green Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                            |  |
| 7       | 8       | VCR_R_IN        | VCR SCART Red Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                              |  |
| 8       | 9       | VCR_CVBS_IN     | VCR SCART Composite Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                        |  |
| 9       | 11      | GND             | Ground                                                                                                                                                                                  |  |
| 10      | 13      | VCR_CVBS_OUT    | VCR SCART Composite Video Output. The sync tip is biased at 0.3V.                                                                                                                       |  |
| 11      | 14      | TV_CVBS_OUT     | TV SCART Composite Video Output. The sync tip is biased at 0.3V.                                                                                                                        |  |
| 12      | 15      | TV_R_OUT        | TV SCART Red Video Output. The sync tip is biased at 0.3V.                                                                                                                              |  |
| 13      | 16      | TV_G_OUT        | TV SCART Green Video Output. The sync tip is biased at 0.3V.                                                                                                                            |  |
| 14      | 17      | TV_B_OUT        | TV SCART Blue Video Output. The sync tip is biased at 0.3V.                                                                                                                             |  |
| 15      | 18      | TV_SEL          | TV SCART Output Selection. Connect to GND to route the encoder video signals to the TV SCART outputs. Connect to $V_{DD}$ to route the VCR SCART video signals to the TV SCART outputs. |  |
| 16      | 19      | V <sub>DD</sub> | Positive Power Supply. Bypass with 0.1µF ceramic capacitors to GND.                                                                                                                     |  |
| _       | 1       | TV_CVBS_IN      | Television SCART Composite Video Input. AC-couple the signal through a 0.1µF capacitor.                                                                                                 |  |
| _       | 10      | N.C.            | No Connection. Not internally connected.                                                                                                                                                |  |
| _       | 12      | SHDN            | Active-Low Shutdown Logic Input. Connect to GND to place device in shutdown. Connect to V <sub>DD</sub> for normal operation.                                                           |  |
| _       | 20      | VCR_SEL         | VCR SCART Output Selection. Connect to GND to route ENC_CVBS_IN to the VCR SCART CVBS output. Connect to VDD to route TV_CVBS_IN to the VCR SCART CVBS output.                          |  |

### **Detailed Description**

A MAX9655 or a MAX9656 can comprise the video portion of a low-cost, dual SCART solution in set-top boxes with a subset of the full SCART functions. The MAX9655/MAX9656 select whether the CVBS, red, green, and blue video signals from the encoder or the VCR SCART are routed to the TV SCART. The MAX9655/MAX9656 support the output of one CVBS signal to the VCR SCART. In the MAX9655, the CVBS signal from the encoder is routed to the VCR SCART.

In the MAX9656, the CVBS signal routed to the VCR SCART can come from the encoder or TV SCART. In the typical usage case, the VCR (or DVD recorder) records a television program from the set-top box. In such a case, the encoder would be the source of the

CVBS signal. Support for the TV SCART CVBS return path is useful when a person wants to record on his VCR (or more likely DVD recorder) a television program received through the television's antenna. The television program is transmitted from the television to the set-top box and then to the VCR.

Both the MAX9655 and MAX9656 have integrated reconstruction filters so that when the encoder video signals are routed to the TV SCART or the VCR SCART, the steps and spikes left by the video digital-to-analog converter (DAC) are smoothed away. Although the incoming video signals from the VCR SCART are assumed to be filtered already, the reconstruction filter has wide enough bandwidth so that the video signals from the VCR SCART are not degraded.

The incoming video signals can have any DC bias because the input sync-tip clamps restore the DC level. The output amplifiers have a gain of 2V/V. The MAX9655/MAX9656 operate from a single 3.3V supply and consume low quiescent power and low average power. In addition, the MAX9656 also has shutdown mode.

### **Operating Modes**

TV\_SEL controls whether the encoder or VCR video signals are sent to the TV SCART. See Table 1.

On the MAX9656, VCR\_SEL controls whether the CVBS signal from the TV SCART or the encoder is sent to the VCR SCART. SHDN controls whether the device is on or off. See Tables 2 and 3. In shutdown, the outputs of the MAX9656 are high impedance.

### Input

Every video signal must be AC-coupled to the MAX9655/MAX9656 through 0.1µF capacitors. The MAX9655/MAX9656 have sync-tip clamps and bias circuits to restore the DC level of the video signal after the input coupling capacitor. When a video input is selected, the input has a sync-tip clamp, which accepts video signals that have sync pulses or that reach their minimum level during sync. Composite video with blanking and sync (CVBS) is an example of a video signal with sync pulses. The red, green, and blue signals in an RGBS signal set are examples of signals that return to their blank level during sync. The sync-tip voltage is internally set to 300mV.

When a video input is not selected, the inputs to the MAX9655 and the MAX9656 do not distort the video signal in case the video source is driving video signals to another video circuit such as a video multiplexer. The inputs are biased at VDD/3, which is sufficiently above ground so that the ESD diodes never forward bias as the video signal changes. The input resistance

Table 1. TV\_SEL Logic (Applicable to Both the MAX9655 and the MAX9656)

| LOGIC STATE | MODE                                                |
|-------------|-----------------------------------------------------|
| Low         | Encoder video signals are routed to the TV SCART.   |
| High        | VCR SCART video signals are routed to the TV SCART. |

# Table 2. VCR\_SEL Logic (Only Applicable to the MAX9656)

| LOGIC STATE | MODE                                                      |
|-------------|-----------------------------------------------------------|
| Low         | CVBS signal from encoder is routed to the VCR SCART.      |
| High        | CVBS signal from the TV SCART is routed to the VCR SCART. |

# Table 3. SHDN Logic (Only Applicable to the MAX9656)

| LOGIC STATE | MODE |
|-------------|------|
| Low         | Off  |
| High        | On   |

is  $220k\Omega$ , which presents negligible loading on the video current DAC. The sole exception to this condition is ENC\_CVBS\_IN (MAX9655), in which the input circuit is always a sync-tip clamp. Table 4 summarizes which input circuit is active on the inputs of the MAX9655 depending on TV\_SEL. Table 5 summarizes which input circuit is active on the inputs of the MAX9656 depending on TV\_SEL and VCR\_SEL.

Table 4. MAX9655 Input Circuit of Input as Determined by State of TV SEL

| INPUT       | INPUT CIRCUIT<br>(TV_SEL = LOW) | INPUT CIRCUIT<br>(TV_SEL = HIGH) |
|-------------|---------------------------------|----------------------------------|
| ENC_B_IN    | Sync-tip clamp                  | Bias                             |
| ENC_G_IN    | Sync-tip clamp                  | Bias                             |
| ENC_R_IN    | Sync-tip clamp                  | Bias                             |
| ENC_CVBS_IN | Sync-tip clamp                  | Sync-tip clamp                   |
| VCR_B_IN    | Bias                            | Sync-tip clamp                   |
| VCR_G_IN    | Bias                            | Sync-tip clamp                   |
| VCR_R_IN    | Bias                            | Sync-tip clamp                   |
| VCR_CVBS_IN | Bias                            | Sync-tip clamp                   |

Table 5. MAX9656 Input Circuit of Input as Determined by State of TV\_SEL

| INPUT       | INPUT CIRCUIT<br>(TV_SEL = LOW) |                                 | INPUT CIRCUIT<br>(TV_SEL = HIGH) |                                 |
|-------------|---------------------------------|---------------------------------|----------------------------------|---------------------------------|
| ENC_B_IN    | S                               | Sync-tip clamp                  | Bias                             |                                 |
| ENC_G_IN    | S                               | Sync-tip clamp                  | Bias                             |                                 |
| ENC_R_IN    | S                               | Sync-tip clamp                  | Bias                             |                                 |
| ENC_CVBS_IN | Sync-tip clamp<br>(VCR_SEL = 0) | Sync-tip clamp (VCR_SEL = 1)    | Sync-tip clamp (VCR_SEL = 0)     | Bias<br>(VCR_SEL = 1)           |
| TV_CVBS_IN  | Bias<br>(VCR_SEL = 0)           | Sync-tip clamp<br>(VCR_SEL = 1) | Bias<br>(VCR_SEL = 0)            | Sync-tip clamp<br>(VCR_SEL = 1) |
| VCR_B_IN    | Bias                            |                                 | Sync-tip clamp                   | )                               |
| VCR_G_IN    | Bias                            |                                 | Sync-tip clamp                   |                                 |
| VCR_R_IN    | Bias                            |                                 | Sync-tip clamp                   |                                 |
| VCR_CVBS_IN |                                 | Bias                            | Sync-tip clamp                   | )                               |

**Note:** VCR\_SEL = X (don't care), except where noted.

When the MAX9656 is in shutdown, its inputs are biased at the same voltage and present the same input resistance as unselected inputs.

#### **Video Filter**

The MAX9655/MAX9656 video filter features ±1dB passband out to 9.5MHz and 47dB attenuation at 27MHz, making the filter suitable for standard-definition video signals from all sources (e.g., broadcast and DVD). Broadcast video signals are channel limited: NTSC signals have 4.2MHz bandwidth, and PAL signals have 5MHz bandwidth. Video signals from a DVD player, however, are not channel limited; so the bandwidth of DVD video signals can approach the Nyquist limit of 6.75MHz. Recommendation: ITU-R BT.601-5 specifies 13.5MHz as the sampling rate for standard-definition video. Therefore, the maximum bandwidth of the signal is 6.75MHz. To ease the filtering requirements, most modern video systems oversample by two times, clocking the video current DAC at 27MHz.

#### **Outputs**

The video output amplifiers can both source and sink load current, allowing output loads to be DC- or AC-coupled. The amplifier output stage needs approximately 300mV of headroom from either supply rail. The devices have an internal level-shift circuit that positions the sync tip at approximately 300mV at the output.

If the supply voltage is greater than 3.135V (5% below a 3.3V supply), each amplifier can drive two DC-coupled video loads to ground. If the supply is less than 3.135V, each amplifier can drive only one DC-coupled or AC-coupled video load.

### **Applications Information**

### **Audio Switch for Dual SCART Connectors**

In addition to video signals, SCART connectors also support left and right audio signals that are full duplex. Figure 1 shows a matching audio switch for the MAX9655. Notice that it can be made from low-cost, discrete components. It is assumed that the set-top box chip generates the left and right audio signals directly, or the set-top box chip sends an I<sup>2</sup>S stream to a stereo audio DAC that generates the left and right audio signals. In both cases, the audio signals are filtered and amplified by a dual audio op amp before they are presented to the audio switch.

Figure 2 shows a matching audio switch for the MAX9656. Similar to how the MAX9656 handles video signals, the audio signals from the set-top box chip or the audio signals from the TV SCART are routed to the VCR SCART.

### **AC-Coupling the Outputs**

The outputs can be AC-coupled since the output stage can source and sink current as shown in Figure 3. Coupling capacitors should be 220 $\mu$ F or greater to keep the highpass filter, formed by the 150 $\Omega$  equivalent resistance of the video transmission line, to a corner frequency of 4.8Hz or below. The frame rate of PAL systems is 25Hz. The corner frequency should be well below the frame rate.



Figure 1. Audio Switch for the MAX9655



Figure 2. Audio Switch for the MAX9656

# Table 6. Quiescent and Average Power Consumption for MAX9655/MAX9656

| MEASUREMENTS                   | POWER<br>CONSUMPTION<br>(mW) | CONDITIONS                                   |
|--------------------------------|------------------------------|----------------------------------------------|
| Quiescent Power<br>Consumption | 69                           | No load.                                     |
| Average Power                  | 175 (MAX9655)                | $150\Omega$ to ground on each output. $50\%$ |
| Consumption                    | 200 (MAX9656)                | flat field signal on each input.             |

### **Power Consumption**

The quiescent power consumption and average power consumption of the MAX9655/MAX9656 are very low because of the 3.3V operation and low-power circuit design. Quiescent power consumption is defined when the MAX9655/MAX9656 are operating without loads and without any video signals.

Average power consumption represents the normal power consumption when the devices drive real video signals into real video loads. It is measured when the MAX9655/MAX9656 drive a  $150\Omega$  load to ground with a 50% flat field, which serves as a proxy for a real video signal.

Table 6 shows the quiescent and average power consumption of the MAX9655/MAX9656.

#### **Power-Supply Bypassing and Ground**

The MAX9655/MAX9656 operate from a single-supply voltage down to 2.7V, allowing for low-power operation. Bypass  $V_{DD}$  to GND with a 0.1 $\mu$ F capacitor. Place all external components as close as possible to the device.

**Chip Information** 

PROCESS: BICMOS



Figure 3. AC-Coupled Outputs

### **Typical Application Circuits**



### Typical Application Circuits (continued)



**Pin Configurations** 



### **Package Information**

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 16 QSOP      | E16-4        | <u>21-0055</u> |
| 20 QSOP      | E20-1        | <u>21-0055</u> |



### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                               | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 3/08             | Initial release                                                                                           | _                |
| 1                  | 10/08            | Removed future product reference from MAX9656, updated Shutdown Supply Current parameter, updated Table 6 | 1, 2, 12         |
| 2                  | 11/08            | Updated Shutdown Supply Current maximum value in EC table                                                 | 2                |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.