19-4418; Rev 1; 1/10

EVALUATION KIT

# 

# 700mA DC-DC Step-Down Converters with Dual 300mA LDO in 2mm x 2mm CSP

### **General Description**

**Features** 

The MAX8884Y/MAX8884Z step-down converters with dual low-dropout (LDO) linear regulators are intended to power low-voltage microprocessors, DSPs, camera and Wi-Fi modules, or other point of load applications in portable devices. These ICs feature high efficiency with small external component size. The step-down converter output voltage is pin selectable between 1.2V and 1.8V. and provides guaranteed output current of 700mA. The 2/4MHz hysteretic-PWM control scheme allows for tiny external components and reduces no-load operating current to 50µA. Two low quiescent current, low-noise LDOs operate down to 2.7V supply voltage. Two switching frequency options are available—MAX8884Y (2MHz) and MAX8884Z (4MHz)-allowing optimization for smallest solution size or highest efficiency. Fast switching allows the use of small ceramic 2.2µF input and output capacitors while maintaining low ripple voltage. The MAX8884Y/MAX8884Z have individual enables for each output, maximizing flexibility.

The MAX8884Y/MAX8884Z are available in a 16-bump, 2mm x 2mm CSP package (0.7mm max height).

### **Applications**

Cell Phones/Smartphones PDA and Palmtop Computers Portable MP3 and DVD Players Digital Cameras, Camcorders PCMCIA Cards Handheld Instruments



### **Typical Operating Circuit**

### 

- Step-Down Converter Pin-Selectable Output Voltage (1.2V/1.8V) 2MHz or 4MHz Switching Frequency Low-Output Voltage Ripple 700mA Output Drive Capability Simple Logic ON/OFF Control Tiny External Components
- ♦ Low-Noise LDOs 2 x 300mA LDO Pin-Selectable Output Voltage (LDO1) Low 26µV<sub>RMS</sub> (typ) Output Noise High 65dB (typ) PSRR Simple Logic ON/OFF Control
- Low 0.1µA Shutdown Current
- ♦ 2.7V to 5.5V Supply Voltage Range
- Thermal Shutdown
- Tiny, 2mm x 2mm x 0.65mm CSP Package (4x4 Grid)

### \_Ordering Information

|                 | -           |                        |
|-----------------|-------------|------------------------|
| PART            | PIN-PACKAGE | SWITCHING<br>FREQUENCY |
| MAX8884YEREKE+T | 16 CSP      | 2MHz                   |
| MAX8884ZEREKE+T | 16 CSP      | 4MHz                   |

**Note:** All devices are specified over the -40°C to +85°C operating temperature range.

+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.

Typical Application Circuit appears at end of data sheet.

### Pin Configuration

TOP VIFW (BUMPS ON BOTTOM) <u>Μ</u>ΛΧΙ*Ν*Ι MAX8884Y MAX88847 A1 A2 A3 A4 RFFBP NC1 PGND AGND B1 B2 B3 B4 LD02 BUCK\_EN LD02\_EN IX C2 C3 C1 C4 IN2 SEL IN1B IN1A D1 D2 D3 D4 } I D01 LD01 EN NC2 FB CSP

\_\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

| IN1A, IN1B, IN2, REFBP to AGND0.3V to +6.0V                               | IN1A, IN1B, LX Current1ARMS                           |
|---------------------------------------------------------------------------|-------------------------------------------------------|
| FB to PGND0.3V to +6.0V                                                   | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |
| SEL, BUCK_EN to AGND0.3V to (V <sub>IN1A</sub> /V <sub>IN1B</sub> + 0.3V) | 16-Bump CSP (derate 12.5mW/°C above +70°C)1W          |
| LDO1, LDO2, LDO1_EN, LDO2_EN                                              | Operating Temperature40°C to +85°C                    |
| to AGND0.3V to (V <sub>IN2</sub> + 0.3V)                                  | Junction Temperature+150°C                            |
| IN2 to IN1A, IN1B0.3V to +0.3V                                            | Storage Temperature Range65°C to +150°C               |
| AGND to PGND0.3V to +0.3V                                                 | Bump Temperature*+260°C                               |

\*These ICs are constructed using a unique set of packaging techniques imposing a limit on the thermal profile used during board level solder attach and rework. This limit permits only the use of the solder profiles recommended in the industry-standard specification, JEDEC 020A, paragraph 7.6, Table 3 for IR/VPR and Convection reflow. Preheating is required. Hand or wave soldering is not allowed.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN1A} = V_{IN1B} = V_{ID2} = V_{LD01} = V_{LD02} = V_{BUCK} = 3.6V$ . T<sub>A</sub> = -40°C to +85°C, typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                                       | CONDITIONS                                                                                        |                                    |      | ТҮР  | MAX  | UNITS    |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------|------|------|------|----------|
| INPUT SUPPLY                                                    |                                                                                                   |                                    | -1   |      |      | 1        |
| Input Voltage                                                   | VIN1A, VIN1B, VIN2                                                                                |                                    | 2.7  |      | 5.5  | V        |
| Input Undervoltage Threshold                                    | V <sub>IN1A</sub> , V <sub>IN1B</sub> , V <sub>IN2</sub> rising, 180mV                            | typical hysteresis                 | 2.52 | 2.63 | 2.70 | V        |
| Chutdown Cupply Current                                         | VBUCK_EN = VLDO1_EN =<br>VLDO2_EN = 0                                                             | $T_A = +25^{\circ}C$               |      | 0.1  | 4    |          |
| Shutdown Supply Current                                         |                                                                                                   | $T_A = +85^{\circ}C$               |      | 0.1  |      | μA       |
| No. Lood Supply Current                                         | $V_{BUCK\_EN} = 0$ , $I_{LDO1} = I_{LDO2} = 0$                                                    | A                                  |      | 140  | 230  | μA       |
| No-Load Supply Current                                          | VLDO1_EN = VLDO2_EN = 0, IBUCH                                                                    | <pre>&lt; = 0A, no switching</pre> |      | 50   | 80   | μA       |
| THERMAL PROTECTION                                              |                                                                                                   |                                    |      |      |      |          |
| Thermal Shutdown                                                | T <sub>A</sub> rising, 20°C typical hysteres                                                      | is                                 |      | +160 |      | °C       |
| LOGIC CONTROL                                                   |                                                                                                   |                                    |      |      |      |          |
| Logic Input-High Voltage<br>(BUCK_EN, SEL, LDO1_EN,<br>LDO2_EN) | $2.7V \le V_{IN1A} = V_{IN1B} = V_{IN2} \le 5.5V$                                                 |                                    | 1.3  |      |      | V        |
| Logic Input-Low Voltage<br>(BUCK_EN, SEL, LDO1_EN,<br>LDO2_EN)  | $2.7V \leq V_{IN1A} = V_{IN1B} = V_{IN2} \leq 5.5V$                                               |                                    |      |      | 0.4  | V        |
| Logic Input Current (BUCK_EN,<br>SEL, LDO1_EN, LDO2_EN)         | $V_{IL} = 0 \text{ or } V_{IH} = V_{IN1A} = 5.5V$<br>$T_A = +25^{\circ}C$<br>$T_A = +85^{\circ}C$ |                                    |      | 0.01 | 1    | μA       |
| FB                                                              |                                                                                                   |                                    |      | 011  |      | <u> </u> |
|                                                                 | SEL = AGND, $I_{BUCK} = 0A$                                                                       |                                    | 1.18 | 1.22 | 1.24 | V        |
| Buck Converter Output Voltage                                   | V <sub>SEL</sub> = V <sub>IN1A</sub> , I <sub>BUCK</sub> = 0A                                     |                                    |      | 1.80 | 1.85 | V        |
|                                                                 | $V_{\rm IN1A} = V_{\rm IN1B} = V_{\rm IN2} = 5.5V,$                                               | $T_A = +25^{\circ}C$               |      | 0.01 | 1    | <u> </u> |
| FB Leakage Current                                              | $V_{FB} = 0$                                                                                      | $T_{A} = +85^{\circ}C$             |      | 1    |      | μA       |
| LX                                                              |                                                                                                   | 1                                  | -    |      |      | 1        |
|                                                                 | p-channel MOSFET switch, $I_{LX} = -40$ mA                                                        |                                    |      | 0.18 | 0.30 |          |
| On-Resistance                                                   | n-channel MOSFET rectifier, $I_{LX} = 40$ mA                                                      |                                    |      | 0.15 | 0.25 | Ω        |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN1A} = V_{IN1B} = V_{ID2} = V_{LD01_{EN}} = V_{LD02_{EN}} = V_{BUCK_{EN}} = 3.6V$ . T<sub>A</sub> = -40°C to +85°C, typical values are at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                | CONDITIO                                                                                                                           | NS                   | MIN   | ТҮР   | MAX   | UNITS |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-------|-------|-------|
|                                          | $V_{IN1A} = V_{IN1B} = V_{IN2} = 5.5V,$                                                                                            | $T_A = +25^{\circ}C$ |       | 0.1   | 1     |       |
| LX Leakage Current                       | $V_{LX} = 0$                                                                                                                       | $T_A = +85^{\circ}C$ |       | 1     |       | μA    |
| p-Channel MOSFET Peak Current<br>Limit   | $V_{LX} = 0$                                                                                                                       |                      | 0.8   | 1.0   | 1.2   | A     |
| n-Channel MOSFET Valley<br>Current Limit |                                                                                                                                    |                      | 0.6   | 0.8   | 1.0   | A     |
| n-Channel MOSFET                         | MAX8884Y_                                                                                                                          |                      |       | 40    |       |       |
| Zero-Crossing Threshold                  | MAX8884Z_                                                                                                                          |                      |       | 60    |       | - mA  |
| Minimum On-Time                          |                                                                                                                                    |                      |       | 0.07  |       | μs    |
| Minimum Off-Time                         |                                                                                                                                    |                      |       | 0.06  |       | μs    |
| Power-Up Delay                           | From $V_{BUCK\_EN}$ rising to $V_{LX}$ risi                                                                                        | ing                  |       | 120   | 250   | μs    |
| LDO1, LDO2                               |                                                                                                                                    |                      |       |       |       |       |
| Output Voltage V <sub>LDO1</sub>         | $V_{IN2} = 5.5V, I_{LDO} = 1mA;$                                                                                                   | SEL = AGND           | 1.764 | 1.800 | 1.836 | - V   |
| Oulput voltage vLDO1                     | $V_{IN2} = 3.4V, I_{LDO} = 100mA$                                                                                                  | SEL = IN1_           |       | 2.800 |       |       |
| Output Voltage V <sub>LDO2</sub>         | $V_{IN2} = 5.5V, I_{LDO} = 1mA;$<br>$V_{IN2} = 3.4V, I_{LDO} = 100mA$                                                              |                      | 2.770 | 2.800 | 2.830 | V     |
| Output Current                           |                                                                                                                                    |                      | 300   |       |       | mA    |
| Current Limit                            | $V_{LDO} = 0$                                                                                                                      |                      | 310   | 450   | 750   | mA    |
| Dropout Voltage                          | I <sub>LDO</sub> _ = 100mA, T <sub>A</sub> = +25°C (V <sub>LDO</sub> _ ≥ 2.5V)                                                     |                      |       | 70    | 200   | mV    |
| Line Regulation                          | $V_{IN2}$ stepped from 3.5V to 5.5V, $I_{LDO}$ = 100mA                                                                             |                      |       | 2.4   |       | mV    |
| Load Regulation                          | ILDO_ stepped from 50µA to 200                                                                                                     | )mA                  |       | 25    |       | mV    |
| Power-Supply Rejection<br>VLDO_/ VIN2    | $10Hz \text{ to } 100\text{kHz}, V_{\text{LDO}} = 1.8\text{V},$<br>$C_{\text{LDO}} = 2.2\mu\text{F}, I_{\text{LDO}} = 30\text{mA}$ |                      |       | 65    |       | dB    |
| Output Noise                             | 10Hz to 100kHz, V <sub>LDO</sub> _ = 1.8V,<br>C <sub>LDO</sub> _ = 2.2µF, I <sub>LDO</sub> _ = 30mA                                |                      |       | 26    |       | μVRMS |
|                                          | 0 < I <sub>LDO_</sub> < 10mA                                                                                                       |                      |       | 0.1   |       |       |
| Output Capacitor for Stable              | 10mA < I <sub>LDO_</sub> < 200mA                                                                                                   |                      |       | 1     |       | μF    |
| Operation                                | 200mA < I <sub>LDO_</sub> < 300mA                                                                                                  |                      |       | 2.2   |       |       |
| Shutdown Output Impedance                | $V_{LDO1_EN} = V_{LDO2_EN} = 0$                                                                                                    |                      |       | 100   |       | Ω     |
| Power-Up Delay                           | From V <sub>LDO_EN</sub> rising to V <sub>LDO</sub> output rising                                                                  |                      |       | 150   | 250   | μs    |
| REFBP                                    | •                                                                                                                                  |                      |       |       |       |       |
| REFBP Output Voltage                     | $0 \le I_{REFBP} \le 1 \mu A$                                                                                                      |                      | 1.237 | 1.250 | 1.263 | V     |
| REFBP Supply Rejection                   | V <sub>IN2</sub> stepped from 2.55V to 5.5V                                                                                        |                      |       | 0.2   | 5     | mV    |

Note 1: All devices are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design.



M/IXI/N

### **Typical Operating Characteristics (continued)**

(VIN = VIN1A = VIN1B = VIN2 = 3.6V, VBUCK = 1.2V, VLDO1 = 1.8V, VLDO2 = 2.8V, MAX8884YEVKIT, TA = +25°C, unless otherwise noted.)



**MAX8884Y/MAX8884Z** 

**Typical Operating Characteristics (continued)** 

 $(V_{IN} = V_{IN1A} = V_{IN1B} = V_{IN2} = 3.6V, V_{BUCK} = 1.2V, V_{LDO1} = 1.8V, V_{LDO2} = 2.8V, MAX8884YEVKIT, T_A = +25^{\circ}C, unless otherwise noted.)$ 











400µs/div

### **Typical Operating Characteristics (continued)**

(VIN = VIN1A = VIN1B = VIN2 = 3.6V, VBUCK = 1.2V, VLDO1 = 1.8V, VLDO2 = 2.8V, MAX8884YEVKIT, TA = +25°C, unless otherwise noted.)



LD01, LD02 LINE TRANSIENT



**RESPONSE NEAR DROPOUT** 50mA/div 40mA ILD02 1mA 1mA AC-COUPLED V<sub>LD02</sub> 10mV/div 50mA/div 40mA ILD01 1mA 1mA AC-COUPLED 10mV/div V<sub>LD01</sub>  $V_{IN2} = V_{LD02} + 200 mV$ 

20µs/div

MIXIM

LD01. LD02 LOAD TRANSIENT



LD01, LD02 LOAD TRANSIENT RESPONSE



#### LD01, LD02 STARTUP AND SHUTDOWN RESPONSE



**Typical Operating Characteristics (continued)** 

 $(V_{IN} = V_{IN1A} = V_{IN1B} = V_{IN2} = 3.6V, V_{BUCK} = 1.2V, V_{LDO1} = 1.8V, V_{LDO2} = 2.8V, MAX8884YEVKIT, T_A = +25^{\circ}C, unless otherwise noted.)$ 













MAX8884Y SWITCHING FREQUENCY vs. Output current (Vout = 1.2V)



MAX8884Z SWITCHING FREQUENCY vs. OUTPUT CURRENT (Vout = 1.2V)



Pin Description

| PIN    | NAME       | FUNCTION                                                                                                                                                                                                                                                                                                                                                                             |
|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1     | REFBP      | Reference Noise Bypass. Bypass REFBP to AGND with a 0.033 $\mu$ F ceramic capacitor to reduce noise on the LDO outputs. REFBP is internally pulled to ground through a 1k $\Omega$ resistor during shutdown.                                                                                                                                                                         |
| A2     | AGND       | Low-Noise Analog Ground. Connect to common ground plane.                                                                                                                                                                                                                                                                                                                             |
| A3     | NC1        | No Internal Connection. Connect NC1 to ground.                                                                                                                                                                                                                                                                                                                                       |
| A4     | PGND       | Power Ground for Step-Down Converter. Connect to common ground plane.                                                                                                                                                                                                                                                                                                                |
| В1     | LDO2       | 300mA LDO Regulator 2 Output. For 300mA application, bypass LDO2 with a 2.2 $\mu$ F ceramic capacitor as close as possible to LDO2 and AGND. For low-output current capability, up to 10mA, an output capacitor of 0.1 $\mu$ F is sufficient to keep the output voltage stable. LDO2 is internally pulled to ground through a 100 $\Omega$ resistor when this regulator is disabled. |
| B2     | BUCK_EN    | Step-Down Converter Enable Input. Connect BUCK_EN to IN1_ or logic-high for normal operation.<br>Connect BUCK_EN to AGND or logic-low for step-down shutdown mode.                                                                                                                                                                                                                   |
| В3     | LDO2_EN    | LDO2 Enable Input. Connect LDO2_EN to IN2 or logic-high for normal operation. Connect LDO2_EN to AGND or logic-low for LDO2 shutdown mode.                                                                                                                                                                                                                                           |
| B4     | LX         | Inductor Connection. Connect an inductor from LX to the output of the step-down converter.                                                                                                                                                                                                                                                                                           |
| C1     | IN2        | Supply Voltage Input for LDO1, LDO2, and Internal Reference. Connect IN2 to a battery or supply voltage from 2.7V to 5.5V. Bypass IN2 with a 4.7µF ceramic capacitor as close as possible to IN2 and AGND. Connect IN2 to the same source as IN1A and IN1B.                                                                                                                          |
| C2     | SEL        | Output Voltage Selection for LDO1 and Step-Down Converter. Connect to IN1_ or AGND for output voltage selection. See Table 1.                                                                                                                                                                                                                                                        |
| C3, C4 | IN1B, IN1A | Supply Voltage Input for Step-Down Converter. Connect IN1B and IN1A to a battery or supply voltage from 2.7V to 5.5V. Bypass the connection of IN1B and IN1A with a 2.2µF ceramic capacitor as close as possible to IN1B, IN1A, and PGND. IN1A and IN1B are internally connected together. Connect IN1A and IN1B to the same source as IN2.                                          |
| D1     | LDO1       | 300mA LDO Regulator 1 Output. For 300mA application, bypass LDO1 with a 2.2 $\mu$ F ceramic capacitor as close as possible to LDO1 and AGND. For low-output current capability, up to 10mA, an output capacitor of 0.1 $\mu$ F is sufficient to keep output voltage stable. LDO1 is internally pulled to AGND through a 100 $\Omega$ resistor when this regulator is disabled.       |
| D2     | LDO1_EN    | LDO1 Enable Input. Connect LDO1_EN to IN2 or logic-high for normal operation. Connect LDO1_EN to AGND or logic-low for LDO1 shutdown mode.                                                                                                                                                                                                                                           |
| D3     | NC2        | No Internal Connection. Connect NC2 to ground.                                                                                                                                                                                                                                                                                                                                       |
| D4     | FB         | FB is Connected to the Internal Feedback Network                                                                                                                                                                                                                                                                                                                                     |

### **Detailed Description**

The MAX8884Y/MAX8884Z are designed to power the subcircuits within a system. These ICs contain a high-frequency, high-efficiency step-down converter and two LDOs. The step-down converter delivers 700mA with either 1.2V or 1.8V selectable output voltage using SEL. The hysteretic PWM control scheme provides extremely fast transient response, while 2MHz and 4MHz switching frequency options allow the trade-off between efficiency and the smallest external components. The MAX8884Y/MAX8884Z linear regulators can be used to power loads requiring a low output noise supply.

#### **Step-Down Converter Control Scheme**

A hysteretic PWM control scheme ensures high efficiency, fast switching, fast transient response, low-output voltage ripple, and physically tiny external components. The control scheme is simple: when the output voltage is below the regulation threshold, the error comparator begins a switching cycle by turning on the high-side switch. This high-side switch remains on until the minimum on-time expires and output voltage is within regulation, or the inductor current is above the current-limit threshold. Once off, the high-side switch remains off until the minimum off-time expires and the output voltage falls again below the regulation threshold. During



the off period, the low-side synchronous rectifier turns on and remains on until the high-side switch turns on again. The internal synchronous rectifier eliminates the need for an external Schottky diode.

Hysteretic control is sometimes referred to as ripple control, since voltage ripple is used to control when the highside and low-side switches are turned on and off. To ensure stability with low ESR ceramic output capacitors, the MAX8884Y/MAX8884Z combine ripple from the output with the ramp signal generated by the switching node (LX). This is seen in Figure 2 with resistor R1 and capacitor C1 providing the combined ripple signal. Injecting ramp from the switch node also improves line regulation, since the slope of the ramp adjusts with changes in input voltage.

Hysteretic control has a significant advantage over fixed frequency control schemes: fast transient response. Hysteretic control uses an error comparator, instead of an error amplifier with compensation, and there is no fixed frequency clock. Therefore, a hysteretic converter reacts virtually immediately to any load transient on the output, without having to wait for a new clock pulse, or for the output of the error amplifier to move, as with a fixed-frequency converter.

With a fixed-frequency step-down converter, the magnitude of output voltage ripple is a function of the switching frequency, inductor value, output capacitor and ESR, and input and output voltage. Since the inductance value and switching frequency are fixed, the output ripple varies with changes in line voltage. With a hysteretic step-down converter, since the ripple voltage is essentially fixed, the switching frequency varies with changes in line voltage. Some variation with load current is also seen, however, this is part of what gives the hysteretic converter its great transient response.

See the *Typical Operating Characteristics* section for more information on how switching frequency can change with load and line changes.

At inductor currents below 40mA (60mA), the MAX8884Y (MAX8884Z) automatically switches to pulse-skipping mode to improve light-load efficiency. Output voltage ripple remains low at all loads, while the skip-mode switching frequency remains ultrasonic down to 1mA (typ) loads.

#### **Voltage Positioning Load Regulation**

The MAX8884Y/MAX8884Z step-down converters utilize a unique feedback network. By taking a DC feedback from the LX node through R1 in the *Block Diagram*, the usual phase lag due to the output capacitor is removed, making the loop exceedingly stable and allowing the use of very small ceramic output capacitors. To improve the load regulation, resistor R3 is included in the feedback (see the *Block Diagram*). This configuration yields load regulation equal to half the inductor's series resistance multiplied by the load current. This voltage positioning load regulation greatly reduces overshoot during load transients.

$$V_{BUCK} = V_{BUCK} NO_{LOAD} - \frac{I_{LOAD} \times R_{DCR}}{2}$$

I<sub>LOAD</sub> = load current

 $R_{DCR} = DC$  impedance of inductor

 $V_{BUCK_NO_LOAD} = 1.2V \text{ or } 1.8V \text{ depending on SEL}$ 

#### **SEL Output Voltage Selection**

SEL is used to determine the output voltage of the buck converter and LDO1. See Table 1.

#### **Shutdown Mode**

Drive BUCK\_EN to logic-low to place the MAX8884Y/ MAX8884Z step-down converter in shutdown mode. In shutdown, the control circuitry, internal switching MOSFET, and synchronous rectifier turn off and LX becomes high impedance.

The LDOs are individually enabled. Connect LDO1\_EN and LDO2\_EN to GND or logic-low to place LDO1 and LDO2 in shutdown mode. In shutdown, the outputs of the LDOs are pulled to ground through an internal  $100\Omega$  resistor.

When the step-down converter and all LDOs are in shutdown, the MAX8884Y/MAX8884Z enter a very low-power state, where the input current drops to  $0.1\mu$ A (typ).

#### **Step-Down Converter Soft-Start**

The MAX8884Y/MAX8884Z step-down converter uses internal soft-start circuitry to limit inrush current at startup, reducing transients on the input source. Soft-start is particularly useful for supplies with high output impedance such as Li+ and alkaline cells. See the soft-start waveforms in the *Typical Operating Characteristics*.

#### Table 1. SEL Output Voltage Selection

| SEL  | BUCK CONVERTER<br>OUTPUT VOLTAGE<br>(V) | LDO1<br>OUTPUT VOLTAGE<br>(V) |
|------|-----------------------------------------|-------------------------------|
| AGND | 1.2                                     | 1.8                           |
| IN1_ | 1.8                                     | 2.8                           |

#### **Thermal Shutdown**

Thermal shutdown limits total power dissipation in the MAX8884Y/MAX8884Z. If the junction temperature exceeds +160°C, thermal shutdown circuitry turns off the MAX8884Y/MAX8884Z, allowing the ICs to cool. The ICs turn on and begin soft-start after the junction temperature cools by 20°C. This results in a pulsed output during continuous thermal-overload conditions.

#### **Applications Information**

#### **Output Voltages**

The MAX8884Y/MAX8884Z DC-DC step-down converter sets the BUCK and LDO1 output voltage based on the state of SEL. See Table 1.

Contact the factory for other output voltage options.

#### **LDO Dropout Voltage**

The regulator's minimum input/output differential (or dropout voltage) determines the lowest usable supply voltage. In battery-powered systems, this determines the useful end-of-life battery voltage. Because the MAX8884Y/MAX8884Z LDOs use a p-channel MOSFET pass transistor, their dropout voltages are a function of drain-to-source on-resistance (R<sub>DS(ON)</sub>) multiplied by the load current (see the *Typical Operating Characteristics*).

#### **Inductor Selection**

The MAX8884Y operates with a switching frequency of 2MHz and utilizes a 2.2 $\mu$ H inductor. The MAX8884Z operates with a switching frequency of 4MHz and utilizes a 1 $\mu$ H inductor. The higher switching frequency of the MAX8884Z allows the use of physically smaller inductors at the cost of lower efficiency. The lower switching frequency of the MAX8884Y results in greater efficiency at the cost of a physically larger inductor. See the *Typical Operating Characteristics* for efficiency graphs for both the MAX8884Y and the MAX8884Z.

The inductor's DC current rating only needs to match the maximum load of the application because the MAX8884Y/MAX8884Z feature zero current overshoot during startup and load transients. For optimum transient response and high efficiency, choose an inductor with DC series resistance in the 50m $\Omega$  to 150m $\Omega$  range. See Table 2 for suggested inductors and manufacturers.

#### **Output Capacitor Selection**

For the DC-DC step-down converter, the output capacitor  $C_{BUCK}$  is required to keep the output voltage ripple small and ensure regulation loop stability.  $C_{BUCK}$  must have low impedance at the switching frequency. Ceramic capaci-

tors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. Due to the unique feedback network, the output capacitance can be very low. A 2.2µF ceramic capacitor is recommended for most applications. For optimum load-transient performance and very low output ripple, the output capacitor value can be increased.

For LDO1 and LDO2, the minimum output capacitance required is dependent on the load currents. For loads lighter than 10mA, it is sufficient to use a  $0.1\mu$ F ceramic capacitor for stable operation over the full temperature range. For loads up to 200mA, an output capacitor of  $1\mu$ F is sufficient for stable operation over the entire temperature range. Operating the LDO at maximum rated current the LDO1 and LDO2 requires a  $2.2\mu$ F ceramic capacitor. Using larger output capacitors reduces output noise and improves load-transient response, stability, and power-supply rejection.

Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. With dielectrics such as Z5U and Y5V, it is necessary to use  $4.7\mu$ F or more to ensure stability at temperatures below -10°C. With X7R or X5R dielectrics,  $2.2\mu$ F is sufficient at all operating temperatures. These regulators are optimized for ceramic capacitors. Tantalum capacitors are not recommended.

#### Input Capacitor Selection

The input capacitor (C<sub>IN1</sub>) of the DC-DC step-down converter reduces the current peaks drawn from the battery or input power source and reduces switching noise in the MAX8884Y/MAX8884Z. The impedance of C<sub>IN1</sub> at the switching frequency should be kept very low. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. A 2.2 $\mu$ F ceramic capacitor is recommended for most applications. For optimum noise immunity and low input ripple, the input capacitor value can be increased.

For the LDOs, use an input capacitance equal to the value of the sum of the output capacitance of LDO1 and LDO2. Larger input capacitor values and lower ESR provide better noise rejection and line transient response.

Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. With dielectrics such as Z5U and Y5V, it may be necessary to use two times the sum of the output capacitor value of LDO1 and LDO2 (or larger) to ensure stability at temperatures below -10°C. With X7R or X5R dielectrics, a capacitance equal to the sum is sufficient at all operating temperatures.



### **Table 2. Suggested Inductors**

| MANUFACTURER | SERIES      | INDUCTANCE<br>(µH) | ESR<br>(Ω)           | CURRENT RATING<br>(mA) | DIMENSIONS<br>(mm)                      |
|--------------|-------------|--------------------|----------------------|------------------------|-----------------------------------------|
| Taiyo Yuden  | CB2016T     | 1.0<br>2.2         | 0.09<br>0.13         | 510                    | 2.0 x 1.6 x 1.8<br>= 5.8mm <sup>3</sup> |
| Talyo Tuden  | CB2518T     | 2.2<br>4.7         | 0.09<br>0.13         | 510<br>340             | 2.5 x 1.8 x 2.0 = 9mm <sup>3</sup>      |
| FDK          | MIPF2520    | 1.0<br>1.5<br>2.2  | 0.05<br>0.07<br>0.08 | 1500<br>1500<br>1300   | 2.5 x 2.0 x 1.0<br>= 5mm <sup>3</sup>   |
|              | MIPF2016    | 1.0<br>2.2         | 0.11                 | 1100                   | 2.0 x 1.6 x 1.0<br>= 3.2mm <sup>3</sup> |
| Murata       | LQH32C_53   | 1.0<br>2.2         | 0.06<br>0.10         | 1000<br>790            | 3.2 x 2.5 x 1.7<br>= 14mm <sup>3</sup>  |
|              | D3010FB     | 1.0                | 0.20                 | 1170                   | 3.0 x 3.0 x 1.0<br>= 9mm <sup>3</sup>   |
| ТОКО         | D2812C      | 1.2<br>2.2         | 0.09<br>0.15         | 860<br>640             | 3.0 x 3.0 x 1.2<br>= 11mm <sup>3</sup>  |
| IUKU         | D310F       | 1.5<br>2.2         | 0.13<br>0.17         | 1230<br>1080           | 3.6 x 3.6 x 1.0<br>= 13mm <sup>3</sup>  |
|              | D312C       | 1.5<br>2.2         | 0.10<br>0.12         | 1290<br>1140           | 3.6 x 3.6 x 1.2<br>= 16mm <sup>3</sup>  |
| Sumida       | CDRH2D09    | 1.2<br>1.5<br>2.2  | 0.08<br>0.09<br>0.12 | 590<br>520<br>440      | 3.0 x 3.0 x 1.0<br>= 9mm <sup>3</sup>   |
| Sumua        | CDRH2D11    | 1.5<br>2.2<br>3.3  | 0.05<br>0.08<br>0.10 | 680<br>580<br>450      | 3.2 x 3.2 x 1.2<br>= 12mm <sup>3</sup>  |
| Coilcraft    | LPO3310     | 1.0<br>1.5<br>2.2  | 0.07<br>0.10<br>0.13 | 1600<br>1400<br>1100   | 3.3 x 3.3 x 1.0<br>= 11mm <sup>3</sup>  |
| Dependenia   | ELC3FN      | 1.0<br>2.2         | 0.08<br>0.12         | 1400<br>1000           | 3.2 x 3.2 x 1.2<br>= 12mm <sup>3</sup>  |
| Panasonic    | ELL3GM      | 1.0<br>2.2         | 0.07<br>0.10         | 1400<br>1100           | 3.2 x 3.2 x 1.5<br>= 15mm <sup>3</sup>  |
| Hitachi      | KSLI-252010 | 1.5<br>2.2         | 0.070<br>0.100       | 2200<br>1800           | 2.5 x 2.0 x 1.0<br>= 5mm <sup>3</sup>   |

#### **Reference Noise Bypass Capacitor Selection**

The REFBP capacitor reduces the output noise of LDO1 and LDO2. A value of  $0.033\mu$ F is sufficient for most applications. This value can be increased up to  $0.150\mu$ F with some effect on the soft-start time of the LDOs. See the *Typical Operating Characteristics* for more information. Do not use values greater than  $0.150\mu$ F as this degrades the performance of the internal reference voltage and has a corresponding impact on all output voltages.

Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. Note that some ceramic dielectrics exhibit large capacitance and ESR variation with temperature. With dielectrics such as Z5U and Y5V, it may be necessary to use two times the recommended value to achieve desired output noise performance at temperatures below -10°C. Tantalum capacitors are not recommended.

#### **Thermal Considerations**

In most applications, the MAX8884Y/MAX8884Z do not dissipate much heat due to their high efficiency. But in applications where the MAX8884Y/MAX8884Z run at high ambient temperature with heavy loads, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately +160°C, all power switches are turned off and LX and FB become high impedance, and LDO1 and LDO2 are pulled down to ground through an internal 100 $\Omega$  resistor.

The MAX8884Y/MAX8884Z maximum power dissipation depends on the thermal resistance of the IC package and circuit board, the temperature difference between the die junction and ambient air, and the rate of airflow. The power dissipated in the device, P<sub>DISS</sub>, is:

$$P_{DISS} = P_{BUCK} \left( \frac{1}{\eta BUCK} - 1 \right) + I_{LDO1} (V_{IN2} - V_{LDO1}) + I_{LDO2} (V_{IN2} - V_{LDO2})$$

where  $\eta_{BUCK}$  is the efficiency of the DC-DC step-down converter, and  $P_{BUCK}$  is the output power of the DC-DC step-down converter.

The maximum allowed power dissipation, PMAX, is:

$$P_{MAX} = \frac{\left(T_{J\_MAX} - T_{A}\right)}{\theta_{JA}}$$

where (T<sub>JMAX</sub> - T<sub>A</sub>) is the temperature difference between the MAX8884Y/MAX8884Z die junction and the surrounding air, and  $\theta_{JA}$  is the thermal resistance of the junction through the PCB, copper traces, and other materials to the surrounding air.

#### **PCB** Layout

High switching frequencies and relatively large peak currents make the PCB layout a very important part of design. Good design minimizes excessive EMI on the feedback paths and voltage gradients in the ground plane, resulting in a stable and well regulated output. Minimize the ground loop formed by  $C_{IN1}$ ,  $C_{BUCK}$ , and PGND. To do this, connect  $C_{IN1}$  close to IN1A/IN1B and PGND. Connect the inductor and output capacitor as close as possible to the IC and keep their traces short, direct, and wide. Keep noisy traces, such as the LX node, as short as possible. Connect AGND and PGND to the common ground plane. Figure 1 illustrates an example PCB layout and routing scheme.



Figure 1. Recommended PCB Layout



\_Block Diagram

**MAX8884Y/MAX8884Z** 

**Typical Application Circuit** 



### **Package Information**

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 16 CSP       | R162A2+1     | <u>21-0226</u> |

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                           | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------------------|------------------|
| 0                  | 4/09             | Initial release                                                                       | _                |
| 1                  | 1/10             | Added switching frequency TOCs and updated Step-Down Converter Control Scheme section | 8, 10            |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_

Maxim is a registered trademark of Maxim Integrated Products, Inc.