NTSC/PAL DECODER #### DESCRIPTION The M51271 is a semiconductor integrated circuit designed for 5V video system signal processing. It processes color signal and conduct color demodulation. With outputs of R-Y, B-Y color difference signals, it is applicable to both NTSC and PAL system. M51271SP has R-Y axis demodulation carrier and ID pulse output in addition to M51271FP output. This carrier is applicable as a sub-carrier in M51272SP, when encoding color difference signal demodulated in M51271SP. Regarding the package, M51271SP uses 30 pin plastic shrink DIP and M51271FP uses 28 pin plastic flat package. #### **FEATURES** - Low power dissipation (Supply voltage = 5V, circuit current = 50mA - standard) - Utilizing 4fsc (17.73MHz, 14.32MHz) oscillation, carries out color demodulation by forming R-Y, B-Y subcarrier at 1/4 dividing. - Utilizing external constant, able to set the position and width of burst gate pulse discretionary. #### **APPLICATION** Color TV, VCR #### RECOMMENDED OPERATING CONDITION | Supply voltage4.0 ~ | 6.0V | |----------------------------|------| | Recommended supply voltage | 5.0V | #### NTSC/PAL DECODER #### NTSC/PAL DECODER #### ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Ratings | Unit | | |----------------------------------|-----------------------|-------------|------|--| | Vcc | Supply voltage | 6 | V | | | Pd | Power consumption | 1. 25(0, 5) | W | | | Topr | Operating temperature | -20~75 | Ť | | | Tstg Storing ambient temperature | | -40~125 | °C | | | Κø | Heat reduction rate | 12.5(5) | mW/Y | | Note: numeric values in ( ) are FP versions # **ELECTRICAL** CHARACTERISTICS (Ta=25°C, Vcc=5.0V, unless otherwise noted) DC characteristics Note: symbols in ( ) are FP versions | Symbol Item<br>Parameter | | Test conditions | Took oleseda | T | Limits | | | |--------------------------|-----------------------------|-----------------|--------------|------|--------|------|------| | | Parameter | rest conditions | Test circuit | Min. | Тур. | Max. | Unit | | lcc | Circuit current | DC bias alone | | 40 | 50 | 60 | mA | | V1<br>(V1) | Voltage at terminal 1 (1) | DC bias alone | | 2. 6 | 2.9 | 3. 2 | ٧ | | V3<br>(V3) | Voltage at terminal 3 (3) | DC bias alone | | 1.9 | 2. 2 | 2.5 | ٧ | | V4<br>(V4) | Voltage at terminal 4 (4) | DC bias alone | | 2. 3 | 2.5 | 2.7 | V | | V6<br>(V6) | Voltage at terminal 6 (6) | DC bias alone | | 2. 8 | 3.0 | 3. 2 | ٧ | | V7<br>(V7) | Voltage at terminal 7 (7) | DC bias alone | | 4. 4 | 4. 7 | 5. 0 | ٧ | | V8<br>(V8) | Voltage at terminal 8 (8) | DC bias alone | | 2. 8 | 3. 0 | 3. 2 | ٧ | | V10<br>(V9) | Voltage at terminal 10 (9) | DC bias alone | | 2.6 | 2. 9 | 3. 2 | v | | V11<br>(V10) | Voltage at terminal 11 (10) | DC bias alone | | 2. 4 | 2. 7 | 3. 0 | ٧ | | V12<br>(V11) | Voltage at terminal 12 (11) | DC bias alone | | 2.3 | 2.5 | 2. 7 | v | | V13<br>(V12) | Voltage at terminal 13 (12) | DC bias alone | A | 3. 1 | 3. 4 | 3. 7 | v | | V15<br>(V14) | Voltage at terminal 15 | DC bias alone | | 2.6 | 2.9 | 3. 2 | ٧ | | V17<br>(V16) | Voltage at terminal 17 | DC bias alone | | 2. 6 | 2. 9 | 3. 2 | V | | V18<br>(V17) | Voltage at terminal 18 (17) | DC blas alone | | 0.6 | 0.8 | 1.0 | ٧ | | V20<br>(V19) | Voltage at terminal 20 (19) | DC bias alone | | 1.9 | 2. 1 | 2. 3 | V | | V21<br>(V20) | Voltage at terminal 21 (20) | DC bias alone | | 1.9 | 2. 1 | 2. 3 | V | | V24<br>(V22) | Voltage at terminal 24 (22) | DC bias alone | | 2. 5 | 2.8 | 3. 1 | V | | V27<br>(V25) | Voltage at terminal 27 (25) | DC bias alone | | 2.6 | 2.9 | 3. 2 | V | | V28<br>(V26) | Voltage at terminal 28 (26) | DC bias alone | | 2. 2 | 2.5 | 2.8 | V | | V29<br>(V27) | Voltage at terminal 29 | DC bias alone | | 2. 2 | 2.5 | 2.8 | V | # NTSC/PAL DECODER #### INPUT TERMINAL CHARACTERISTICS | Pin No. | Input form | Internal bias<br>voltage<br>(standard) | Test conditions | Input resistance or current standard value | | | Unit | |---------------------|-----------------|----------------------------------------|--------------------------------|--------------------------------------------|-------|-------|------| | | | (standard) | | Min. | Тур. | Max. | | | ②<br>(2) | Open base (PNP) | Not specified | V2=2.5V<br>(V2) | -2.0 | -1.0 | _ | μA | | <b>4</b> ) (4) | Resistor | 2. 5V | <del>-</del> | 20.0 | 25.0 | 30.0 | kΩ | | <b>⑤</b><br>(5) | Open base (NPN) | Not specified | V <sub>5</sub> =3.0V<br>(V5) | _ | 1.0 | 2.0 | μΑ | | <b>⑥</b> (6) | Resistor | 3. 0V | _ | 9. 0 | 12.0 | 15.0 | . kΩ | | ①<br>(11) | Resistor | 2. 5V | | 20. 0 | 25. 0 | 30. 0 | kΩ | | (13)<br>(12) | Resistor | 3. 4V | _ | 4. 0 | 5.0 | 6.0 | kΩ | | (14) | Resistor | 2. 9V | _ | 4. 0 | 5. 0 | 6.0 | kΩ | | ①<br>(16) | Resistor | 2. 9V | _ | 4.0 | 5.0 | 6.0 | kΩ | | <b>25</b> (23) | Open base (NPN) | Not specified | V25=5, 0V<br>(V23) | | 0.5 | 1.0 | μΑ | | <b>26</b> (24) | Open base (NPN) | Not specified | V <sub>26</sub> =5.0V<br>(V24) | _ | 0.5 | 1.0 | μА | | <b>27</b> )<br>(25) | Resistor | 2. 9V | · <u>-</u> | 16.0 | 20.0 | 24. 0 | ķΩ | # **OUTPUT TERMINAL CHARACTERISTICS** | Pin No. | Output form | Test conditions | Bias current | | | 11-2 | |------------|------------------------|-----------------------------------------------|--------------|------|------|------| | 7 111 140. | | rest conditions | Min. | Тур. | Max. | Unit | | ③<br>(3) | Emitter follower (NPN) | Ammeter between ③ pin and Vcc (3) | 0. 6 | 0.8 | 1.0 | mA | | ①<br>(10) | Emitter follower (NPN) | Ammeter between pin and Vcc (10) | 1.5 | 1.8 | 2.1 | mA | | ①9<br>(18) | Emitter follower (NPN) | Ammeter between <sup>1</sup> pin and Vcc (18) | 230 | 280 | 330 | μΑ | | ②<br>(19) | Emitter follower (NPN) | Ammeter between @ pin and Vcc (19) | 0.8 | 1.0 | 1.2 | mA | | ②<br>(20) | Emitter follower (NPN) | Ammeter between pin and Vcc (20) | 0.8 | 1.0 | 1.2 | mA | | ②<br>(-) | Emitter follower (NPN) | Ammeter between @ pin and Vcc (-) | 230 | 280 | 330 | μA | # MITSUBISHI ICs (AV COMMON) # M51271SP/FP ### NTSC/PAL DECODER #### **AC CHARACTERISTICS** | Symbol | Vcca Operating supply voltage range | | Test conditions | Test circuit | Limits | | | Unit | |--------------------|----------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------|--------|------|------|-------------------| | Cyntoci | | | rest conditions | | Min. | Тур. | Мах. | | | Vccr | | | There should not be any abnormal operation in the standard application circuit | | 4.0 | 5. 0 | 6. 0 | ٧ | | Acc I | ACC characteristics I | | SG1: 200 m V Reference value is determined by measuring output value when inputting 100 m V signal from SG1. | | 0 | 1.0 | 3. 0 | dВ | | Acc II | ACC ci | ACC characteristics II | SGI: 10mV Reference value is determined<br>by measuring output value when inputting<br>100mV signal from SG1. | | -2.0 | 0 | 2.0 | dB | | GCA | | Open-loop gain | SG1 5mV <sub>p-p</sub> SW7 ON | | 21.0 | 24.0 | 27.0 | d₿ | | Vcmax | control | Chroma maximum output amplitude | ④ pin 5V | | 160 | 200 | 240 | mV <sub>P-P</sub> | | Vctyp | Color con | Chroma typical output amplitude | ④ pin open | | 80 | 100 | 120 | mV <sub>P-F</sub> | | Vemin | පි | Chroma maximum attenuation | ④ pin GND | | | | -35 | dB | | Sdı | ۶ | Synchronous output delay 1 | SG2 APL 100% 500 m V <sub>P-P</sub> | В | | | 500 | ns | | Sd <sub>2</sub> | ırati | Synchronous output delay 2 | SG2 APL 100% 500 m VP-P | В | | | 500 | ns | | Sv | Synchronous separation | Synchronous output amplitude | Synchronous separation SG2 : APL 100% Signal | | 4.0 | 4. 2 | 4.4 | ٧ | | Smin | ronou | Synchronous separation minimum input level | | | | | 350 | mV <sub>P-</sub> | | NC | Syncl | Synchronous separation noise cancel | SG3 input | | | | 1.2 | ٧ | | BGP <sub>P</sub> I | | Burst gate pulse position I | ① pin $10k\Omega$ , pull up= $560k\Omega$<br>② pin 3.0V | | 2.0 | 2. 5 | 3.0 | μS | | BG₽₽Ⅱ | pulse<br>ator | Burst gate pulse position II | ① pin 39kΩ, pull up=2.2MΩ<br>② pin 3.0V | | 8. 0 | 8.5 | 9.0 | μS | | BGPw I | Burst gate pulse<br>generator | Burst gate pulse width I | ① pin 24k $\Omega$ , pull up=1.2M $\Omega$<br>② pin 2.0V | | 3.5 | 4.0 | 4.5 | μS | | BGPwII | 8 | Burst gate pulse width II | ① pin 24kΩ, pull up=1.2MΩ<br>② pin 4.0V | | 0.8 | 1.3 | 1.8 | μS | | Gdr-y | | Demodulation gain | SG5 100 m V <sub>P-P</sub><br>f(beat)=10kHz | | 10 | 12 | 14 | dB | | ∆Er-y | Residual carrier wave Demodulation maximum output | | No input at ① pin. (16) | | | _ | 30.0 | mV <sub>P</sub> . | | 1/ | ğ | Demodulation maximum SG5 600 m V <sub>P-P</sub> | | С | 2. | | 6.7 | | | Vmr-y | Jer | output | f(beat)=10kHz | | 2.1 | 2.4 | 2.7 | Vp-p | | BWr-y | R-Y | Demodulation band width | Reference: f(beat) = 10kHz Measur-<br>ing point: f(beat) of—3dB | | 1.0 | | | МН | | BLK⊿vr | Blanking DC offset | | ⑤(23) pin 0V, 5V ; ②(20) pin DC fluctuation | | | | 50.0 | mV <sub>P</sub> . | ### AC CHARACTERISTICS (cont.) Note: \*) only SP version | | | | | | | Limits · | | | | |------------------|-----------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------|--------------|----------|------------|------------|-------------------| | Symbol | Parameter | | Parameter | Test conditions | Test circuit | Min. | Тур. | Max. | Unit | | Gdb-y | | | Demodulation gain | SG5 100 m V <sub>P-P</sub> | | 10 | 12 | 14 | dB | | - Gub-y | | | Demodulation gam | f(beat)10kHz | 4 | | 12 | 1-4 | G G | | ⊿Eb-y | | ğ | Residual carrier wave | No input (15)(14) pin. | | | | 30.0 | mV <sub>P-P</sub> | | Vmb-y | | | Demodulation maximum | SG5 600 m V <sub>P-P</sub> | | 2.1 | 2.4 | 2, 7 | V <sub>P-P</sub> | | ****** | | Ě | output | f(beat)10kHz | , | 2. 1 | 2, 4 | 2. / | <b>V</b> P-P | | BWb-y | | B-Y demodulator | Demodulation band width | Reference: f(beat) =10kHz | | 1.0 | | | MHz | | | 1 | <u>~</u> | | f(beat) of -3dB | | 1.0 | | | 1411 12 | | BLK⊿vb | | | Blanking DC offset | ③∕23)pin 0V, 5V ; ②/20)pin DC fluctuation | · | | | 50.0 | mV | | R-Y | | ator | R-Y, B-Y demodulation | | | 0.8 | 1.0 | 1.2 | | | B-Y | | | gain ratio | | | 0.8 | 1.0 | 1.2 | | | ∆v | | Demodulator | R-Y, B-Y DC voltage offset | DC difference between output values at (10/19) pin and (10/20) pin. | | | | 50.0 | mV | | Тср | | ļ. | Center | Measure value of V12 (V11) when output of (1)(20) pin crosses 0. | c | 2. 30 | 2. 35 | 2. 40 | V | | Twp | Variable width wi | | Variable width | Measure amount of phase shift when voltage at <sup>(1)</sup> (11) pin changes between 0V and 5V. | | 80 | 85 | | deg | | Ton | | NTSC | Center | | * | 2. 40 | 2. 45 | 2.50 | V | | Twn | | Ż | Variable width | <del></del> | | 80 | 85 | | deg | | Kthp | | | Killer operation input level | Burst voltage 100 m V <sub>P-P</sub> is 0dB. | | -33 | -30 | <b>—27</b> | dB | | Kth <sub>N</sub> | | | Killer operation input level | Burst voltage 100 m V <sub>P-P</sub> is 0dB. | | -36 | <b>—33</b> | <b>—30</b> | dB | | ID | | ID | operation | Observe R-Y output (21pin). (20) | , | There : | | no abn | ormality i | | IDP | lse. | out | †D pulse*) | | | There : | | no abn | ormality i | | IDν | 0 | output | ID vsat <sup>+)</sup> | SW18: OFF Open collector<br>Vsat DC 5mA | | | 250 | 500 | mV | | BLKth | ВІ | ank | ing pulse input threshold | (5)(23) pin DC variable | | 3.3 | 3.5 | 3.7 | ٧ . | | HDth | н | D pı | ulse input threshold | ②24) pin DC variable | | 3.8 | 4.0 | 4. 2 | ٧ | | SCob | اج ا | E 5 | Output level | (19)(18) pin output | | 500 | 550 | 600 | mV <sub>P-P</sub> | | SCdb | , e | Todaro<br>Todaro | Duty | (19)(18) pin output | | 45 | 50 | 55 | % | | SCor | λ-<br>- | yd | Output level*) | ②(21) pin output | | 500 | 550 | 600 | mV <sub>P-P</sub> | | SCdr | , at 3 | 3 | Duty*) | ②(21) pin output | D | 45 | 50 | 55 | % | | Or-y,b-y | Sub-carrier orthogonality*) | | arrier orthogonality*) | Phase difference between output carrier of (1) (18) pin and (2) (21) pin | | 85 | 90 | 95 | deg | | FCPP | P/ | \L fi | requency-locking range | ⑤ pin input frequency variable | | 1.0 | | | kHz | | FCPN | N | rsc | frequency-locking range | ⑤ pin input frequency variable | | 1.0 | | | kHz | # ELECTRICAL CHARACTERISTICS TEST METHOD Icc, V1~V29(V27) Each value read by ammeter or voltmeter is the measured value at each measuring point. ACCI and ACCII; Set SW 1,5 and 27 at 2; SW 4 at 3, and turn off SW 7. Input 3.579545MHz, 100mVp-p (0dB) from SG 1. Adjust VF 2 (3V approximately) so as to set burst gate pulse width in 2.8 µs (burst, 10 cycle approximately) observing measuring point 3. In the following equations, V<sub>A</sub> (mVp-p) represents output value at measuring point 3 under this condition. V<sub>B</sub> (mVp-p) and VC (mVp-p) represent output values at measuring point 3 when output of SG1 is 6dB and —20dB respectively. ACC I = $$20 \log V_B / V_A (dB)$$ ACC II = $20 \log V_C / V_A (dB)$ Gca;Turn SW7 on. Set other SWs under the same conditions as specified in 1). Set output of SG1 at 3.579545MHz, 5mVp-p. In the following equation, Vp(mVp-p) represents output value at measuring point 3. $G_{CA} = 20 \log V_D / 5 (dB)$ (Burst gate pulse 2.8 $\mu$ s) Vctyp and Vcmin; Set the SWs under the same conditions as specified in 1). Set output of SG1 at 3.579545MHz, 100mV<sub>P-P</sub>. Vcmax, Vctyp and C (mV<sub>P-P</sub>) represent output amplitude values at measuring point 3 when SW4 is set at 3, 2 or 1 respectively. Vcmin is obtained through the following equation. Vcmin = 20 log C / Vcmax (dB) (Burst gate pulse 2.8 $\mu$ s) Sd1, Sd2 and Sv; Set SW27 at 2. Other SWs can be set at any position. Input an APL 100% standard signal from SG2 (500mVp-p). Determine Sd1, Sd2 and Sv as shown in the right-hand figure observing input signal and synchronizing pulse output from measuring point 30. Smin; Under the same conditions as specified in 4), reduce output of SG2. Smin (mVp-p)represents output value of SG2 just before output values at measuring point 30 begin to be outside the standard value of Sd1, Sd2 and Sv. NC; Set27 at 1. Set other SWs under the same conditions as specified in 4). Vary noise pulse level of SG3. NC (V) represents potential difference between input synchronizing. tip and noise pulse tip when noise pulse at measuring point 30 starts to expire. **BGPp I and BGPpII;** Set SW4 at 3; SW5 and 27 at 2; turn off SW7. Input 3.579545MHz, 100mVp-p from SG1; input an APL100% standard signal from SG2. Observe output at measuring point 3 and 30. Measure BGPpI and BGPpII setting SW1 at 1 then at 3. (V2 = 3V) **BGPwl and BGPwll**; Set SW1 at 2; and other SWs under the same conditions as specified in 7). Measure BGPwl and BGPwll at measuring point 3 setting V2 at 2.0V then at 4.0V. Gdb-y and Gdr-y; Set SW5, 12, 13, 25 and 26 at 1; SW15 at 2, and turn off SW18. Input 3.579545MHz, 100mVp-p from SG1, an APL100% standard signal from SG2, and 3.589545MHz, 100mVp-p from SG3. In the following equation, DB (mVp-p) and DR (mVp-p) represent output (f(beat)=10kHz) at measuring points 20A, and 21A respectively. Gdb - $y = 20 \log DB / 100 (db)$ Gdr - $y = 20 \log DB / 100 (db)$ $\Delta$ Eb - y and $\Delta$ Er - y; Set SW15 at 3, and other SWs and SG1, 2 under the same conditions as given in 1). $\Delta$ Eb-y (mVp-p) and $\Delta$ Er-y (mVp-p) represent carrier leakage output values (3.58MHz component) at measuring point 20B and 21B respectively. Vmb-y and Vmr-y; Set each SW, and SG1 and 2 under the same conditions as given in 1). Measure output values (f(beat)=10kHz) at measuring points 20A and 21A setting output of SG3 at 600mVp-p. Values are represented by Vmb-y and Vmr-y (Vp-p) respectively. BWb-y and BWr-y; Set each SW, and SG1 and 2 under the same conditions as given in 1). Vary output frequency of SG3 from 3.58 to 5MHz while setting voltage at 100mVpp. BWb-y and BWr-y (MHz) represent output frequency at measuring points 20A and 21A when output value of measuring points 20A and 21A are -3dB (reference is DB or DR). BLK \( \Delta \text{vd} \) and BLK \( \Delta \text{vr} \); Set SW15 at 3, SW25 at 2,and 2,and other SWs and SG1 under the same conditions as given in 1). BLK \( \Delta \text{vb} \) represents DC voltage fluctuation at measuring point 20B when VF25 is set at 5.0V or 0V. Similarly, measure BLK \( \Delta \text{vr} \) at measuring point 21B. 650 B-Y; From DB and DR obtained through measurement of Gdb-y and Gdr-y, the following equation (sobtained). (R-Y) / (B-Y) = DR / DB $\Delta$ V; $\Delta$ V represents the potential difference between measuring points 20A and 21A obtained through measurement of BLK $\Delta$ vb and BLK $\Delta$ vr when VF25 is at 5.0v. Tcp and Tcn; Set SW5, 15, 25 and 26 at 1; SW12 and 13 at 2; and turn off SW18. Input 4.433618MHz, 100mVp.p from SG1. Vary voltage of VF12. Tcp represents voltage of V12 (V) when output at measuring point 21A crosses 0. Set SW13 at 1 and input 3.579545MHz, 100mV<sub>P-P</sub> from SG1. Measure Ton similarly. Two and Two; Set SW5, 15, 25 and 26 at 1; SW12 and 13 at 2, and turn off SW18. Input 4.433618MHz, 100mVp.p from SG1. Two (deg) represents amount of phase shift output at measuring point 19 compared with measuring point 15 when VF12 is set at 5.0 or 0V. Set SW13 at 1 and input 3.579545MHz, 100mV<sub>P-P</sub> from SG1. Measure Twn (deg) similarly. Kthp and Kthn; Set SW5, 13 and 26 at 2; sw12, 15 and 25 at 1, and turn SW18 on. Input PAL chroma standard signal from SG4. Start reducing output from SG4. In the following equation, Vkp (mVP-P) represents the burst width of SG4 output when color difference signal output at measuring point 20A begins to be muted. $Kth_P = 20 \log Vk_D / 100 (dB)$ $Kthn = 20 \log Vkn / 100 (dB)$ Set SW13 and 26 at 1 and turn off SW18. Input NTSC chroma standard signal from SG4. Determine VkN similarly, obtaining the following equation. ID; Under the same conditions as given in measurement of Kthp, input PAL chroma standard signal from SG4. Confirm color difference signal is not reversed by every 1H at measuring point 21A, R-Y output. BLKth, Set SW25 at 2 and other SWs and SGs under the same conditions as given in the measurement of Kthp. Reduce voltage of VF25 slowly from 5.0v. BLKth represents the voltage of V25 (V) when color difference output at measuring point 20A and 21A begins to be muted. **IDP;** Under the same conditions as given in measurement of Kthp, input PAL chroma standard signal from SG4. Set SW9 at 1. Observe pulse output from measuring point 9. Confirm that leading edge of HD pulse is reversed and has 1/2 dividing. IDv; Under the same conditions as given in measurement of KthN, set SW9 at 2. IDvset (mV) represents DC voltage at measuring point 9 when 5mA is applied from IF9. HDth; Set SW5 and 26 at 2; SW13 at 3, and turn SW17 on. Start reducing voltage at VF25 slowly from 5.0v. HDth (V) represents voltage of VF26 when DC voltage at measuring point 21 changes from Hlgh (4V approximately) to Low (0V approximately) or the other way round. **SCob and SCor**; Set SW5 and 26 at 1; SW13 at 2, and turn off SW17. Input 4.433618MHz, 100mV<sub>P-P</sub> from SG1. SCob (mV<sub>P-P</sub>) represents the output voltage at measuring point 19. SCor (mV<sub>P-P</sub>) represents output voltage at measuring point 22 under the same conditions. **SCdb and SCdr**; Under the same conditions as given in 2), measure SCdb and SCdr at measuring point 19 and 22 respectively as follows. **Or-y, b-y;** Under the same conditions as given in 2), measure phase difference between output of measuring point 19 and that of 22 represented by Or-y · b-y. FCPP and FCPN; Under the same conditions as given in 2), approximate frequency output of SG1 starting from 4.435MHz (asynchronous) to center frequency (4.433618MHz) with output voltage 100mVP-P. Determine lock-in frequency f1. Also, approximate frequency starting from 4.432MHz (asynchronous state) to center frequency and determine lock-in frequency f2. Obtaining the following equation. Set SW13 at 1. Approximate frequency of SG1 starting from 3.581MHz (asynchronous state) to center frequency (3.579545MHz). Determine lock-in frequency f3. Also, approximate frequency starting from 3.578MHz (asynchronous state) to center frequency and determine lock-in frequency f4. Obtaining the following equation. $F_{CPN} = f3-f4 (Hz)$ ### INPUT SIGNAL | SGNo. | Waveform | Standard | Remarks | |-------------|----------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | SG1 | 3.579545MHz<br>4.433619MHz | Sine wave CW,<br>100mV <sub>P-P</sub> (standard) | Frequency and output level SHOULD be variable. | | SG2 | V <sub>c</sub> 500mVp-p | APL100 signal 500mV <sub>P-P</sub> (standard), V <sub>C</sub> : V <sub>S</sub> =10: 4 | Level SHOULD be variable. | | SG3 | NC ↓ 4µs | Mix noise to SG2<br>standard signal<br>(500mV <sub>P-P</sub> ). | NC SHOULD be variable (noise level alone). | | SG4 | NTSC, PAL chroma standard signal | Vc: V <sub>B</sub> =2:1,<br>V <sub>B</sub> =100mVP-P<br>(standard) | Level SHOULD be variable. | | SG5 | 3~5MHz<br>0~1Vp-p | Sine wave CW | Frequency and output level SHOULD be variable. | | HD<br>pulse | Burst 5V | The pulse SHOULD have last transition preceding to burst in horizontal blanking interval. | The vertical blanking interval SHOULD also appear AT the same time. | #### TEST CIRCUIT A #### TEST CIRCUIT B #### TEST CIRCUIT C #### ADJUSTMENT OF BURST PULSE POSITION AND WIDTH On inputing NTSC, PAL standard chroma signals, adjust resistance value at terminal 1 and voltage value at terminal 2 so as to locate burst gate pulse at burst position observing measuring point 3. (Chroma signal from which burst has been extracted is output at measuring point 3). In other cases, set resistance value at terminal 1 at $24\Omega$ Vary burst gate width in $2.8\,\mu$ s when setting NTSC, and $2.3\,\mu$ s when setting PAL, adjusting voltage at terminal 2. #### **VCXO TO ADJUSTMENT** Set SW5 at 3, SW25 and 26 at 1, and turn SW18 on (in case of PAL). Apply an APL100% standard signal from SG2. Adjust VCXO external trimmer to set output frequency at measuring point 19: 3.579545MHz (NTSC set SW13 at 1) 4.433618MHz (PAL set SW13 at 2). #### TEST CIRCUIT D # APPLICATION EXAMPLE M51271SP #### M51271FP ### DESCRIPTION OF PIN | Pin No. | | | | |---------------|---------------------------|---------------------------------------------------|-----------------------------| | SP | Name | DC voltage (V) | Peripheral circuit of pins, | | (FP) | | | shown in ( ) is FP | | ①<br>·<br>(1) | BURST<br>GATE<br>POSITION | 3v | 3V<br>■ 10K (①) | | ②<br>·<br>(2) | BGP WIDTH | Open base | 50,4 | | ③<br>•<br>(3) | CHROMA<br>OUT | About 2.3VDC B: About 250nVp-p C: About 500nVp-p | 3) (③)<br>3) (③) | #### NTSC/PAL DECODER | DESCRIP I | FION OF PIN (cont.) | | | |-----------------------|---------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No.<br>SP<br>(FP) | Name | DC voltage (V) | Peripheral circuit of pins, shown in ( ) is FP | | (4) | COLOR<br>CONT | 2. 5VDC | 20K<br>\$1K\$1K<br>4<br>2K<br>\$2K<br>\$15K<br>2K<br>\$15K<br>2K<br>\$2K<br>\$2K<br>\$30K<br>\$30K<br>\$6.2K\$K\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$ | | ⑤<br>·<br>(5) | CHROMA<br>IN | Open base B C B : About 100mVp-p C : About 200mVp-p | © 5 1 1 K 1 K 1 K 1 K 1 K 1 K 1 K 1 K 1 K | | <b>6</b> ) | BIAS | 3Vdc | 1.2 1.2 1.2 | | ⑦<br>·<br>(7) | Acc FILTER | About 4. 2Vdc | ② (⑦)<br>≥2K<br>2K<br>≥1.2K | | Pin No. | ON OF PIN (cont.) | | | |----------------|-------------------|----------------------|------------------------------------------------| | SP | Name | DC voltage (V) | Peripheral circuit of pins, shown in ( ) is FP | | (FP) | | | snown in ( ) is FP | | (8) | Vref | 3Vdc | 3.7V———————————————————————————————————— | | <b>9</b> | ID PULSE<br>OUT | Open<br>collector | 1.5K<br>9<br>10K | | (9)<br>• | APC<br>FILTER | About 2. 9V | 18 × (3)<br>18 × (2.7K | | ①<br>•<br>(10) | VCXO OUT | About 1 Vp.p<br>4fsc | 1K 50 (10) 7K 66 | | Pin No. | | | | |----------------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SP | Name | DC voltage (V) | Peripheral circuit of pins, | | (FP) | : | | shown in ( ) is FP | | ①<br>·<br>(11) | TINT CONT | 2. 5Vdc | 20K 5K \$ \$20K 1K 1K 2K \$ \$2K 20K | | (12) | VCXO IN | About 3. 4Vdc | (1) (1) 5K W 5K 5K 5K 5K 3K 27 K 560 560 560 | | (13) | GND | 0 <b>v</b> | | | Pin No. | | | | | |------------------|------------------|----------------|-------------------------------|--| | SP | Name | DC voltage (V) | Peripheral circuit of pins, | | | (FP) | <del> </del> | | shown in ( ) is FP | | | ₫\$<br>•<br>(14) | CHROMA IN<br>B-Y | 3Vdc | 3.7V 5K 5K 1.2K ₹1.2K | | | 16<br>•<br>(15) | Vcc | 5 <b>V</b> | | | | ①<br>·<br>(16) | CHROMA IN<br>R-Y | 3Vdc | 3.7V 5K 5K 5K 1.2K \$1.2K | | | ①30<br>•<br>(17) | NTSC/PAL | 1. 4Vdc | 25K<br>№ 1K<br>10K<br>(®) (⑦) | | | Pin No. | | | | | |---------------------|---------------------|-----------------------------|----------------------------------------|--| | SP | Name | DC voltage (V) | Peripheral circuit of pins, | | | (FP) | _ | | shown in ( ) is FP | | | ①<br>·<br>(18) | Fsc OUT<br>(180deg) | 4Vdc<br>—<br>About 500mVp-p | 2K 2K 100 (%) | | | <b>20</b><br>• (19) | B-Y OUT | About 2. 3Vdc | 200 μ<br>30K ₹ 100 ₹ (®) | | | <b>2</b> 0 | R-Y OUT | About 2. 3Vdc | 200 μ<br>30K 100 (20)<br>24K 1.2K ≥200 | | | Ø | Fsc OUT<br>(90deg) | | 2K 2K 100 | | | | TOTA OF PITA (CORE.) | | | |-----------------------|--------------------------|----------------|-----------------------------------------------------------| | Pin No.<br>SP<br>(FP) | Name | DC voltage (V) | Peripheral circuit of pins, shown in ( ) is FP | | <b>3</b> 3 · (21) | ID KILLER<br>FILTER | About 2V | 1K (2) (2) (2) (3) (4) (4) (4) (4) (4) (4) (4) (4) (4) (4 | | <b>23</b><br>• (22) | ID KILLER<br>Ref. FILTER | About 2.7V | ₹270<br>₹70K<br>₹70K | | (3)<br>(3) | BLK IN | Open base | <b>6</b> .2K | | 250<br>•<br>(24) | HD IN | Open base | <b>3</b> ( <b>3</b> ) € 6.2K | | Pin No. | | | | | |--------------------------|-----------------------------|-------------------------|------------------------------------------------|--| | SP | Name | DC voltage (V) | Peripheral circuit of pins, shown in ( ) is FP | | | (FP) | | | | | | <b>2</b> D<br>•<br>(25) | VIDEO IN | 3Vdc<br><br>0.5∼1.5Vp-p | 20K 3K | | | 23)<br>•<br>(26) | Sync Sepa<br>FILTER | About 3V | 3K 3K 3K 3K | | | <b>29</b><br>•<br>(27) | Sync Sepa<br>SLICE<br>LEVEL | | 30K | | | <b>3</b> 00<br>⋅<br>(28) | Sync OUT | 4.3V<br>0.3V | 5K 100 | | #### **APPLICATION NOTE** #### PRECAUTIONS FOR APPLICATION Burst gate pulse positioning time constant. In the present document (provisional data, supply standard) CR time constant of ① pin which determines burst gate pulse starting point is specified by external constants as shown in figure 1. However occasionucm, when RT has a smaller value (not exceeding 20K), the burst gate pulse may not be generated when power is switched on. To prevent this it is necessary to apply approximate voltage 0.1V to ① pin, by connecting the pin to power supply through a resistor of high resistance value. Detailed circuit and constants are given in figure 2. Figure 1. Present circuit Figure 1. Present circuit We recommend the following manufacturer's products for X'tal. Manufacturer: Daishinku Corporation Model and products number : HC-18 $\mu$ NTSC : KU $\Phi$ 258DCA PAL: KU1762DDA Figure 2. Reformed circuit | $R_T\left(\Omega ight)$ | 15K | 22K | 27K | 33K | |-------------------------|------|------|------|------| | $R_P(\Omega)$ | 820K | 1.2M | 1.2M | 1.5M | #### Examples for R<sub>T</sub> and R<sub>P</sub> pairs (Determine CT so that BGP may come to the best position.) •If using $R_T$ not given in the list above, determine $R_P$ by the fllowing equation. $$5.0 \times R_T / R_T + R_P = 0.1$$ •When $P_B > R_T$ , the time constant is apporoximately $C_T \times R_T$ . Therefore, the burst gate position is not affected by $R_P$ . #### VCXO external constant To prevent problems such as VCXO high frequency oscillation or oscillation stop at power-on, it is recommended to change the present external circuit (figure 1) into the following, given in figure 2. Flaure 2. Reformed circuit •When an X'tal different from the recommended product is used, suffcient consideration on values of external constants ( $R_1$ , $R_2$ and $C_1$ ) should be given. In that case, possibility of oscillation stop can be checked using the following method. #### **CHECKING METHOD** 1.First, under a free running state, without applying V9, input SG=14.31818MHZ. Adjust ③ pin trimmer so that phase difference between input and output indicates 0°. 2.Next, apply V9=2.7V. Measure gain and phase of both input and output. To satisfy the required conditions, gain should be +3dB or more at the point where phase difference is 0°. # FREE RUNNING ADJUSTMENT METHOD (to set free running oscillation mode) #### FREE RUNNING ADJUSTMENT #### (I) Best method Generate burst gate pulses and activate SYNC SEP by inputting normal video signals to SYNC SEP input (② pin). Adjust free running by inputting no signal to chroma input (⑤ pin). The important point here is to input absolutely no signal to the chroma input. It can be performed by terminating the chroma signal (turn it to monochrome signal) or by connecting the ⑤ pin to GND through a capacitor (with sufficient capacitance to absorb chroma signal). Effectiveness can be evaluated considering conditions around the device (influence of noise etc.). #### (ii) Second - best method If the chroma signal is not absolutely terminated, the following method is available. However, because output DC of APC DET is offset, free running frequency may shift(approximately $\pm$ 100Hz at the maximum). #### [Method] Input no signal to SYNC SEP input(@pin). Set SYNC SEP output(@pin) to"H". (SYNC SEP may be set to"L"provided that the output is stable.) Under this condition, the burst gate pulse and APC DET are at off state, that is, the condition of APC time constant is at hold state. Therefore, free running adjustment is possible without being affected by chroma input even if chroma signal is inputted. In addition, by measuring pin DC voltage, it is possible to check whether burst gate pulse is off or not. If the pulse is off, potential of pin is 0V. (If it is on, potential is approximately 3.0V.) #### **DESCRIPTION** Video signal (1Vp-p Typ.) with SYNC of negative polarity is inputting to p pin. The LPF of Fc=3.5MHz removes high frequency noise contained in the video signal. Then, 20dB Amp.amplifies the signal. In order to suppress fluctuation in SYNC chip DC voltage caused by input APL fluctuation, this Amp. has a DC feedback circuit as shown by the heavy line in the block diagram. This means the circuit operates so that SYNC chip voltage held by the $0.47\,\mu$ F capacitor externally connected to p pin, is always kept equal to VREF. Therefore, DC voltage at p pin indicates approximately 3.0V. Thus,SYNC signals of positive polarity which SYNC chip DC voltage is matching, are inputted to the Amp. Q1. Then SYNC signals are separated. The Q1 emitter generates signals with SYNC chip DC voltage at approximately 3.0V. Resistors of values $2.2k\Omega$ and $82k\Omega$ devided the potential which is held by $1\,\mu$ F capacitor. Electric current of value determined dividing difference between the holding voltage and the SYNC chip voltage by $2.2k\Omega$ , flows into the Q1 collector. SYNC output (negative polarity)is gained at $\mathfrak{D}$ pin. Therefore, it is possible to change slice level by changing ratio between the resistors which are $2.2k\Omega$ and $82k\Omega$ at present. If the $2.2k\Omega$ resistor is replaced with a smaller one, slice level decreases (slice level comes closer to SYNC chip voltage). These resistors total value should not be changed too excessirely. When pulse noise of voltage below SYNC chip voltage (input voltage not less than 0.4V) is inputted, the noise canceller prevents failure to separate correct SYNC signals. #### **DEMODULATION PERFORMANCE** #### 1-1 DEMODULATION ANGLE SHIFT 90° and 180° fsc from 4fsc dividing output is used for demodulation carriers R-Y and B-Y. Measured value at 88° showed no dispersion. (N=10) assessing circuit type and allowing for ±2° dispersion may be sufficient. #### 1-2 DEMODULATION GAIN AND DEVIATION Absolute values of each R-Y and B-Y outputs have approximate dispersion $\pm 1 dB$ (limit : $\pm 2 dB$ ). Demodulation gain ratio R-Y / B-Y within $\pm 0.5$ dB is an actual value (limit : 0.8~1.2 times : $\pm 2$ dB). # M51271SP/FP, M51279SP/FP IMPROVEMENT IN ACC OUTPUT TEMPERATURE CHARACTERISTICS Principle; Existing temperature characteristic is canceled by adding counteractive temperature characteristic to the color saturation adjustment voltage. - Notes 1. The circuit shown above exhibits the largest temperature characteristics when color signal output amplitude (3 pin) is around 150 - 200 mV<sub>PP</sub>. - 2. When it is over 200 mV<sub>PP</sub>, this method can not be used because VCA works near the full gain. - When it is under 150 mV<sub>PP</sub>, temperature characteristics are good even without compensating diode. In case of the circuit shown above, it becomes overcompensation. #### **INPUT PULSE** Blanking pulse (BLKP) ...... BLKP is inputted through pin in case of M51271SP and M51279SP and through pin in M51271FP, with V<sub>th</sub> of 3.5V. Switch off the demodulator at "L" (3.5 V - GND) and mute output. Output pin DC voltage regulation is restrained within 50 mV. In case blanking is not conducted, set this pin at "H" (Vcc - 3.5 V). HD pulse (HDP) ······ HDP is inputted through pin in case of M51271FP and M51279SP, through pin in M51271FP, and through pin in M51279FP, with V<sub>th</sub> of 4.0V. This pulse is divided by two in the IC to make an ID pulse which invert R-Y carrier every 1 H when PAL is demodulated. Since F.F inside the IC inverts by rising of input pulse, select input pulse which rises between the part A shown in the diagram below. In this case selected pulse should constantly continue even in vertical blanking part. Therefore, this pulse is unnecessary when NTSC is demodulated, so set HDP input pin to Vcc or GND. # CONNECTION DIAGRAM OF M51271 AND M51272 (ENCODER)