SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### DESCRIPTION The M50752-XXXSP, M50757-XXXSP and the M50758-XXXSP are single-chip microcomputers designed with CMOS silicon gate technology. These are housed in a 52pin shrink plastic molded DIP. These single-chip microcomputers are useful for business equipment and other consumer applications. In addition to their simple instruction sets, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. The differences among M50752-XXXSP, M50757-XXXSP and M50758-XXXSP are noted below. The difference between M50757-XXXSP and M50758-XXXSP is the clock oscillating circuit only. | Type name | ROM size | RAM size | 51 pin name | |--------------|-----------|----------|-----------------| | M50752-XXXSP | 4096bytes | 128bytes | V <sub>CC</sub> | | M50757-XXXSP | 3072bytes | 96bytes | NC | | M50758-XXXSP | 3072bytes | 96bytes | NC | #### DISTINCTIVE FEATURES | • | Number of pasic instructions. | |---|---------------------------------------------------| | • | Memory size | | | ROM ······ 3072 bytes (M50757-XXXSP,M50758-XXXSP) | | | 4096 bytes (M50752-XXXSP) | | | RAM 96 bytes (M50757-XXXSP,M50758-XXXSP) | | | 128 bytes (M50752-XXXSP) | | • | Instruction execution time | | | 2µs (minimum instructions at 4MHz frequency) | Single power supply $f(X_{IN})=4MHz\cdots5V\pm10\%$ Power dissipation normal operation mode, at 4MHz frequency ...... 15mW Subroutine nesting ......48 levels (Max.) Interrupt ...... 6 types, 5 vecters 8-bit timer ----- 3 Programmable I/O ports (Ports P0, P2<sub>0</sub>~P2<sub>5</sub>)·········· 14 Input port (Port R)------4 High-voltage output ports (Ports P1, P3, P26, P27) ····· 18 ## APPLICATION VCR, Tuner, Audio-visual equipment #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### MITSUBISHI MICROCOMPUTERS ## M50752-XXXSP,M50757-XXXSP M50758-XXXSP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## **FUNCTIONS OF M50752-XXXSP** | | Parameter | | Functions | |------------------------------|-------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------| | Number of basic instructions | | | 69 | | Instruction execution time | | | 2μs (minimum instructions, at 4MHz frequency) | | Clock frequency | | | 4MHz | | | ROM | | 4096bytes (3072bytes for M50757-XXXSP and M50758-XXXSP) | | Memory size | RAM | | 128bytes (96bytes for M50757-XXXSP and M50758-XXXSP) | | | . R | Input | 4-bit×1 | | | INT <sub>1</sub> | Input | 1-bitX1 | | Input/Output ports | P1, P3, P2 <sub>6</sub> , P2 <sub>7</sub> | Output | 8-bit×2+2bit | | | ĪNT <sub>2</sub> | 1/0 | 1-bit×1 | | | P0, P2 <sub>0</sub> ~P2 <sub>5</sub> | 1/0 | 8-bit×1+6-bit | | Timers | | | 8-bit prescaler×2+8-bit timer×3 | | Subroutine nesting | | | 64 levels (max)(48levels for M50757-XXXSP and M50758-XXXSP) | | Interrupts | | | Two external interrupts, Three internal timer interrupts | | | for system clock | | Built-in (RC oscillation, ceramic oscillator for M50758-XXXSP) | | Clock generating circuit | for timer X | | Built-in (quartz crystal oscillator) | | Supply voltage | at normal operating | | 5v±10% | | | at high-speed operation | | 15mW (at 4MHz frequency) | | Power dissipation | at low-speed operation | | 4mW (at 20kH frequency) | | | Input/Output voltage | | V <sub>CC</sub> −33V (Ports P1, P3, P2 <sub>6</sub> ~P2 <sub>7</sub> ) | | Input/Output characteristics | Output current | | 10mA (Ports P0, P2 <sub>0</sub> ~P2 <sub>5</sub> ), -12mA (Ports P1, P3, P2 <sub>6</sub> ~P2 <sub>7</sub> ) | | Memory expansion | <del></del> | | Possible | | Operating temperature range | | | -10~70℃ | | Device structure | | | CMOS silicon gate process | | Package | | | 52-pin shrink plastic molded DIP | ## MITSUBISHI MICROCOMPUTERS # M50752-XXXSP,M50757-XXXSP M50758-XXXSP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## PIN DESCRIPTION | Pin | Name | Input/<br>Output | Functions | | |------------------------------------|--------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>CC</sub><br>V <sub>ss</sub> | Supply voltage | | Power supply inputs 5V±10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | | CNV <sub>ss</sub> | CNVss | | This is usually connected to V <sub>SS</sub> . | | | V <sub>P</sub> | Pull-down voltage | Input | This is the input voltage pin for the pull-down transistor of ports P1, P3, P2 <sub>6</sub> and P2 <sub>7</sub> . | | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal $V_{CI}$ conditions). If more time is needed for the crystal oscillator to stabilize, this "L" condition should be main tained for the required time. | | | X <sub>IN</sub> | Clock input | Input | This chip has an internal clock generating circuit. To control generating frequency, a resistor is connected between the X <sub>IN</sub> and X <sub>OUTS</sub> or the X <sub>OUTF</sub> pins. If an external clock is used, the clock source should be connected to the X <sub>IN</sub> pin and the X <sub>OUTS</sub> and X <sub>OUTF</sub> pins should be left open. | | | X <sub>outs</sub> | Clock output | Output | This is output pin from internal clock generating circuit. The generating frequency can be controlled by connecting a resistor between this pin and X <sub>IN</sub> pin. | | | X <sub>OUTF</sub> | Clock output | Output | This is output pin from internal clock generating circuit. The generating frequency can be controlled by connecting a resistor between this pin and X <sub>IN</sub> pin. | | | φ | Timing output | Output | This is the timing output pin. | | | X <sub>CIN</sub> | Clock I/O for timer X | Input | These are I/O pins of the clock oscillating circuit for the timer X. To control generating frequency, an | | | X <sub>COUT</sub> | | Output | nal ceramic or a quartz crystal oscillator is connected between the X <sub>CIN</sub> pin and X <sub>COUT</sub> pin. | | | INT <sub>1</sub> | Interrupt input | Input | This is the lowest order interrupt input pln. | | | INT <sub>2</sub> | Time output or interrupt input | 1/0 | This is in common with an output for the time X and an interrupt input pin. | | | $R_0 \sim R_3$ | Input port R | Input | Port R is a 4-bit input port. | | | P0 <sub>0</sub> ~P0 <sub>7</sub> | I/O port P0 | 1/0 | Port P0 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is N-channel open drain. | | | P1 <sub>0</sub> ~P1 <sub>7</sub> | Output port P1 | Output | Port P1 is an 8-bit output port. The output structure is P-channel open drain. | | | P2 <sub>0</sub> ∼P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port and has basically the same functions as port P0. For P2 <sub>6</sub> and P2 <sub>7</sub> pins, output structure is P-channel open drain, and a pull-down transistor is built in between the $V_P$ pin. | | | P3 <sub>0</sub> ~P3 <sub>7</sub> | Output port P3 | Output | Port P3 is an 8-bit output port and has basically the same functions as port P1. | | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### BASIC FUNCTION BLOCKS #### MEMORY A memory map for the M50752-XXXSP is shown in Figure 1. Addresses $1000_{16}$ to $1\text{FFF}_{16}$ are assigned to the built-in ROM area which consists of 4096 bytes. Addresses 1400 $_{16}$ to 1FFF $_{16}$ are the ROM address area assigned to the M50757-XXXSP and M50758-XXXSP. Addresses $1F00_{16}$ to $1FFF_{16}$ are a special address area (special page). By using the special page addressing mode of the JSR instruction, subroutines addressed on this page can be called with only 2 bytes. Addresses $1FF4_{16}$ to $1FFF_{16}$ are vector addresses used for the reset and inter- rupts (see interrupt chapter). Addresses $0000_{16}$ to $00FF_{16}$ are the zero page address area. By using the zero page addressing mode, this area can also be accessed with 2 bytes. The use of these addressing methods will greatly reduce the object size required. The RAM, I/O port, timer, etc., are assigned to this area. Addresses $0000_{16}$ to $007F_{16}$ are assigned to the built-in RAM and consist of 128 bytes of static RAM. Address $0000_{16}$ to $005F_{16}$ , an area of 96 bytes, assigned to M50757-XXXSP and M50758-XXXSP. In addition to data storage, this RAM is used for the stack during subroutine calls and interrupts. Fig.1 Memory map #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### CENTRAL PROCESSING UNIT (CPU) The CPU consists of 6 registers and is shown in Figure 2. ## **ACCUMULATOR (A)** The 8-bit accumulator (A) is the main register of the micro-computer. Data operations such as data transfer, input/out-put, etc., are executed mainly through accumulator. ## INDEX REGISTER X (X) The index register X is an 8-bit register. In the index addressing mode, the value of the OPERAND added to the contents of the register X, specifies the real address. When the T flag in the processor status register is set to "1", the index register X itself becomes the address for the second OPERAND. ## INDEX REGISTER Y (Y) The index register Y is an 8-bit register. In the index addressing mode, the value of the OPERAND added to the contents of the register Y specifies the real address. Fig.2 Register structure ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## STACK POINTER (S) The stack pointer (S) is an 8-bit register that contains the address of the next location in the stack. It is mainly used during interrupts and subroutine calls. The stack pointer is not automatically initialized after reset and should be initialized by the program using the TXS instruction. The contents of the stack pointer is $XX_{16}$ , the stack address is set to $00XX_{16}$ . When using this microcomputer in the single-chip mode, the stack pointer should be set at the bottom address of the internal RAM. When an interrupt occurs, the higher 8 bits of the program counter are pushed into the stack first, and then the lower 8 bits of the program counter are pushed into the stack. After each byte is pushed into the stack, the stack pointer is decremented by one. Next, the contents of the processor status register are pushed into the stack. When the return from interrupt instruction (RTI) is executed, the program counter are processor status register data is pulled off the stack in reverse order from above. The Accumulator is never pushed into the stack automatically. A Push Accumulator instruction (PHA) is provided to execute this function. Restoring the Accumulator to its previous value is accomplished by the Pull Accumulator instruction (PLA). It is executed in reverse order of the PHA instruction. The contents of the Processor Status Register (PS) are pushed (pulled) to (from) the stack with the PHP and PLP instructions, respectively. Only the program counter is pushed into the stack during a subroutine call. Therefore, any registers that should not be destroyed should be pushed into the stack manually. The RTS instruction is used to return from a subroutine. ## PROGRAM COUNTER (PC) The 16-bit program counter consists of two 8-bit registers PC<sub>H</sub> and PC<sub>L</sub>. The program counter is used to indicate the address of the next instruction to be executed. ### PROCESSOR STATUS REGISTER (PS) The processor status register is composed entirely of flags used to indicate the condition of the processor immediately after an operation. Branch operations can be performed by testing the Carry flag (C), Zero flag (Z), Overflow flag (V) or the Negative flag (N). Each bit of the register is explained below. #### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the Arithmetic and Logical operation Unit (ALU) immediately after an operation. It also changed by the shift and rotate instructions. The set carry (SEC) and clear carry (CLC) instructions allow direct access for setting and clearing this flag. ### 2. Zero flag (Z) This flag is used to indicate if the immediate operation generated a zero result or not. If the result is zero, the zero flag will be set to "1". If the result is not zero, the zero flag will be set to "0". ## 3. Interrupt disable flag (1) This flag is used to disable all interrupts. This is accomplished by setting the flag to "1". When an interrupt, this flag is automatically set to "1" to prevent other interrupts from interfering until the current interrupt is completed. The SEI and CLI instructions are used to set and clear this flag, respectively. ## 4. Decimal mode flag (D) The decimal mode flag is used to define whether addition and subtraction are executed in binary or decimal. If the decimal mode flag is set to "1", the operations are executed in decimal, if the flag is set to "0", the operations are executed in binary. Decimal correction is automatically executed. The SED and CLD instructions are used to set and clear this flag, respectively. #### 5. Break flag (B) When the BRK instruction is executed, the same operations are performed as in an interrupt. The address of the interrupt vector of the BRK instruction is the same as that of the lowest priority interrupt. The contents of the B flag can be checked to determine which condition caused the interrupt. If the BRK instruction caused the interrupt, the break flag will be "1", otherwise it will be "0". ## 6. Index X mode flag (T) When the T flag is "1", operations between memories are executed directly without passing through the accumulator. Operations between memories involving the accumulator are executed when the T flag is "0" (i.e., operation results between memories 1 and 2 are stored in the accumulator). The address of memory 1 is specified by the contents of the index register X, and that of memory 2 is specified by the normal addressing mode. The SET and CLT instructions are used to set and clear the index X mode flag, respectively. #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### 7. Overflow flag (V) The overflow flag functions when one byte is added or subtracted as a signed binary number. When the result exceeds +127 or -128, the overflow flag is set to "1". When the BIT instruction is executed, bit 6 of the memory location is input to the overflow flag. The overflow flag is reset by the CLV instruction and there is no set instruction. ### 8. Negative flag (N) The negative flag is set whenever the result of a data transfer or operation is negative (bit 7 is set to "1"). Whenever the BIT instruction is executed, bit 7 of the memory location is input to the negative flag. There are no instructions for directly setting or resetting the negative flag. Table 1 Interrupt vector address and priority | Interrupt | Priority | Vector address | |------------------------|----------|-----------------------------------------| | RESET | 1 | 1FFF <sub>16</sub> , 1FFE <sub>16</sub> | | INT <sub>2</sub> | 2 | 1FFD <sub>16</sub> , 1FFC <sub>16</sub> | | Timer X | 3 | 1FFB <sub>16</sub> , 1FFA <sub>16</sub> | | Timer 1 | 4 | 1FF9 <sub>16</sub> , 1FF8 <sub>16</sub> | | Timer 2 | 5 | 1FF7 <sub>16</sub> , 1FF6 <sub>16</sub> | | INT <sub>1</sub> (BRK) | 6 | 1FF5 <sub>16</sub> , 1FF4 <sub>16</sub> | #### INTERRUPT The M50752-XXXSP can be interrupted from seven souces; $\overline{INT_2}$ , timer X, timer 1, timer 2 or $\overline{INT_1}/BRK$ instruction. These interrupts are vectored and their priorities are shown in Table 1. Reset is included in this table since it has the same functions as the interrupts. When an interrupt is accepted, the contents of certain registers are pushed into specified locations, (as discussed in the stack pointer section) the interrupt disable flag I is set, the program jumps to the address specified by the interrupt vector, and the interrupt request bit is cleared automatically. The reset interrupt is the highest priority interrupt and can never be inhibited. Except for the reset interrupt, all interrupt are inhibited when the interrupt disable flag is set to "1". All of the other interrupts can further be controlled individually via the interrupt control register shown in Figure 3. An interrupt is accepted when the interrupt enable bit and the interrupt request bit are both "1" and the interrupt disable flag is "0". The interrupt request bits are set when the following conditions occur: - (1) When the INT<sub>1</sub> or INT<sub>2</sub> pins go from "H" to "L" - (2) When the contents of timer X, timer 1, timer 2 go to "0" These request bits can be reset by the program but can not be set by the program. However, the interrupt enable bit can be set and reset by the program. Since the BRK instruction and the $\overline{INT_1}$ interrupt have the same vectored address, the contents of the B flag must be checked to determine if the BRK instruction caused the interrupt or if $\overline{INT_1}$ generated the interrupt. #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### TIMER The M50752-XXXSP has three timers; timer X, timer 1, and timer 2. Timer X has four modes which can be selected by bit 2 and 3 of the timer control register. When the timer X count stop bit (bit 5) is set to "1", the timer X will stop regardless of which mode it is in. A block diagram of timer X, timer 1 and timer 2 is shown in Figure 4. Timer 1 and timer 2 share with a prescaler. This prescaler has an 8-bit programmable latch used as a frequency divider. The division ratio is defined as 1/(n+2), where n is the decimal contents of the prescaler latch. All three timers are down-count timers which are reloaded from the timer latch following the zero cycle of the timer (i.e. the cycle after the timer counts to zero). The timer interrupt request bit is set to "1" during the next clock pulse after the timer reaches zero. The interrupt and timer control registers are located at addresses $00FE_{16}$ and $00FF_{16}$ , respectively (see Interrupt section). The prescaler latch and timer latch can be loaded with any number except zero. The four modes of timer X as follows: (1) Timer mode [00] In this mode the clock is driven by the oscillator frequency divided by 16. When the timer down-counts to zero, the timer interrupt request bit is set to "1" and the contents of the timer's latch is reloaded into the timer and the counting begins again. (2) Pulse output mode [01] In this mode, the polarity of the $\overline{\text{INT}_2}$ signal is reversed each time the timer down-counts to zero. (3) Event counter mode [10] This mode operates in the same manner as the timer mode except, the clock source is input to the $X_{\text{CIN}}$ pin. This mode will allow an interrupt to be generated whenever a specified number of external events have been generated. The timer down-counts every rising edge of the clock sourse. (4) Pulse width measurement mode [11] This mode measures the pulse width (between lows) input to the $X_{\text{CIN}}$ pin. The timer, driven by the oscillator frequency divided by 16, continues counting during the low cycle of the $X_{\text{CIN}}$ pin. When the timer contents reaches "0", the interrupt request bit is set to "1", the timer's reload latch is reloaded and the counting resumes The structure of the timer control register is shown in Figure 5. When after reset, the prescaler and timer latch are set to $FF_{16}$ and $01_{16}$ , respectively. Fig.4 Block diagram of timer X, timer 1, timer 2 ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.5 Structure of timer control register Fig.6 Timing diagram at reset ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### RESET CIRCUIT The M50752-XXXSP is reset according to the sequence shown in Figure 6. It starts the program from the address formed by using the content of address 1FFF $_{16}$ as the high order address and the content of the address 1FFF $_{16}$ as the low order address, when the $\overline{\rm RESET}$ pin is held at "L" level for more than $2\mu s$ while the power voltage is in the recommended operating condition and the crystal oscillator oscillation is stable and then returned to "H" level. The internal initializations following reset are shown in Figure 7. An example of the reset circuit is shown in Figure 8. When the power on reset is used, the $\overline{\rm RESET}$ pin must be held "L" until the oscillation of $X_{\rm IN}\text{-}X_{\rm OUT}$ becomes stable. Fig.7 Internal state of microcomputer at reset Fig.8 Example of reset circuit ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### I/O PORTS #### (1) Port P0 Port P0 is an 8-bit I/O port with N-channel open drain output. As shown in the memory map (Figure 1), port P0 can be accessed at zero page memory address $00E0_{16}$ . Port P0 has a directional register (address $00E1_{16}$ ) which can be used to program each individual bit as input ("0") or as output ("1"). If the pins are programmed as output, the output data is latched to the port register and then output. When data is read from the output port the output pin level is not read, only the latched data in the port register is read. This allows a previously output value to be read correctly even though the output voltage level is shifted up or down. Pins set as input are in the floating state and the signal levels can thus be read. When data is written into the input port, the data is latched only to the port latch and the pin still remains in the floating state. Depending on the contents of the processor status register (bit 0 and bit 1 at address 00FF<sub>16</sub>), four different modes can be selected; single-chip mode, memory expanding mode, microprocessor mode and eva-chip mode. These modes (excluding single-chip mode) have a multiplexed address output function in addition to the I/O function. For more details, see the processor mode information. #### (2) Port P1 Port P1 is an 8-bit output port with high-breakdown voltage p-channel open-drain outputs featuring a breakdown voltage of $V_{\rm CC}$ -33V. Each pin contains a pull-down resistor making $V_{\rm P}$ a negative power source. As shown in the memory map in Figure 1, port P0 is used on the zero page at address $00E2_{16}$ in memory. Except in the single-chip mode, P1's functions are slightly different from P0's. For more details, see the processor mode information. #### (3) Port P2 In the single chip mode, port P2<sub>6</sub>, P2<sub>7</sub> has the same function as P1. And P2<sub>0</sub> $\sim$ P2<sub>5</sub> has the same function as P0. In the other modes, P2's functions are slightly different from P0's. For more details, see the processor mode information. #### (4) Port P3 In the single-chip mode, port P3 has the same function as P0. This function does not change even though the processor mode changes. See Figure 9 for more details. #### (5) Port R Port R is an 4-bit input port. As shown in the memory map (Figure 1), port R can be accessed at the lower order 4 bits of zero page memory address 00DF<sub>16</sub>. #### (6) Clock φ output pin In normal conditions, the oscillator frequency divided by four is output as $\phi$ . ### (7) $\overline{INT_1}$ pin The $\overline{INT_1}$ pin is an interrupt input pin. The $\overline{INT_1}$ interrupt request bit (bit 1 at address $00FE_{16}$ ) is set to "1" when the input level of this pin changes from "H" to "L". ### (8) INT<sub>2</sub> pin The $\overline{\text{INT}_2}$ pin is an interrupt input pin. When this signal level changes from "H" to "L", the interrupt request bit (bit 7 at address $00\text{FE}_{16}$ ) is set to "1". In the pulse output mode, the $\overline{\text{INT}_2}$ output changes polarity each time the contents of timer X goes to "0". ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.9 Block diagram of port P0 $\sim$ P3 (single-chip mode) and output formats of $\overline{\rm INT}_{2}$ , $\phi$ #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROCESSOR MODE By changing the contents of the processor mode bit (bit 0 and 1 at address $00FF_{16}$ ), four different operation modes can be selected; single-chip mode, memory expanding mode, microprocessor mode and evaluation chip (evachip) mode. In the memory expanding mode, microprocessor mode and eva-chip mode, ports $P0{\sim}\,P2$ can be used as multiplexed I/O for address, data and control signals, as well as the normal functions of the I/O ports. Figure 11 shows the functions of ports P0~P2. The memory map for the single-chip mode is illustrated in Figure 1 and for other modes, in Figure 10. By connecting $\text{CNV}_{\text{SS}}$ to $\text{V}_{\text{SS}}$ , all four modes can be selected through software by changing the processor mode bits Supplying "H" level to $\text{CNV}_{\text{SS}}$ places the microcomputer in the eva-chip mode. The four different modes are explained as follows: (1) Single-chip mode [00] The microcomputer will automatically be in the single-chip mode when started from reset, if $CNV_{SS}$ is connected to $V_{SS}$ . Ports $P0 \sim P2$ will work as original I/O ports. (2) Memory expanding mode (01) The microcomputer will be placed in the memory expansion mode when $\text{CNV}_{\text{SS}}$ is connected to $\text{V}_{\text{SS}}$ and Fig.10 External memory area in processor mode the processor mode bits are set to "01". This mode is used to add external memory when the internal memory is not sufficient. The lower 8 bits of address data for port P0 is output when $\phi$ goes to "H" state. When $\phi$ goes to the "L" state, P0 retains its original I/O functions. Port P1's higher 5 bits of address data are output when $\phi$ goes to "H" state and as it changes back to the "L" state it retains its original I/O functions. Pins P1<sub>6</sub> and P1<sub>5</sub> output the SYNC and R/ $\overline{W}$ control signals, respectively while $\phi$ is in the "H" state. When in the "L" state, P1<sub>5</sub>, P1<sub>6</sub> and P1<sub>7</sub> retain their original I/O function. The R/W output is used to read/write from/to the outside. When this pin is in the "H" state, the CPU reads data, and when in the "L" state, the CPU writes data. The SYNC is a synchronous signal which goes to the "H" state when it fetches the OP CODE. Port P2 retains its original output functions while $\phi$ is at the "H" state, and works as a data bus of $D_7 \sim D_0$ (including instruction code) while at the "L" state. (3) Microprocessor mode [10] In this mode, port P0 and P1 are used as the system address bus and the original function of the I/O pins is lost. Port P1<sub>5</sub> and P1<sub>6</sub> become the SYNC and R/W pins, respectively and the normal I/O functions are lost. Port P2 becomes the databus $(D_7\!\sim\!D_0)$ and loses its normal I/O functions. Insternal memory $(E1_{16}\ to\ E0_{16})$ cannot be used, and an external memory is needed if the address where normal I/O function have lost. (4) Eva-chip mode [11] When "H" level is supplied to CNV<sub>SS</sub> pin, the microcomputer is forced into the eva-chip mode. The main purpose of this mode is to evaluate ROM programs prior to masking them into the microcomputer's internal ROM With the exceptions that the internal ROM is disabled and that external memory must be attached in this mode is the same as the memory expanding mode. The relationship between the input level of $\text{CNV}_{\text{SS}}$ and the processor mode is shown in Table 2. ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER Fig.11 Processor mode and functions of ports P0~P2 Table 2 Relationship between CNV<sub>SS</sub> pin input level and processor mode | CNVss | Mode | Explanation | |-----------------|-----------------------|-----------------------------------------------------------------------------------------| | V <sub>SS</sub> | Single-chip mode | The single-chip mode is set by the reset. | | | Memory expanding mode | All modes can be selected by changing the processor mode bit with the program. | | | Eva-chip mode | | | | Microprocessor mode | | | "H" level | Eva-chip mode | Eva-chip mode can be also selected by changing the processor mode bit with the program. | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **CLOCK GENERATING CIRCUIT** The built-in clock generating circuits are shown in Figure 12. When FST instruction is executed, $SW_{OSC}$ is closed and when SLW instruction is executed, $SW_{OSC}$ is open. These instructions are used, when CR oscillation is required, to change the oscillation frequency. Fig.12 Block diagram of clock generating circuit The circuit examples of clock generator are shown in Figures 13 $\sim$ 17. The example when system clock signal is supplied from outside is shown in Figures 13 and 14. When clock signal is supplied from outside, let $X_{\rm IN}$ be the input, and open $X_{\rm OUTS}$ and $X_{\rm OUTF}$ (Figure 15). The clock signal for Timer X can be supplied by planing the ceramic oscillation (or a quartz crystal oscillation) in outside. The constant of capacitance differs depending on oscillators. Therefore, try to adjust the recommended value of each oscillator manufactuer (Figure 16). In order to supply the clock signal from outside, let $X_{CIN}$ be the input, and open $X_{COUT}$ (Figure 17). Fig.13 External ceramic resonator circuit (M50752-XXXSP and M50757-XXXSP) Flg.14 External oscillator circuit (M50758-XXXSP) Fig.15 External clock input circuit Flg.16 External crystal resonator circuit Fig.17 External clock input circuit #### MITSUBISHI MICROCOMPUTERS ## M50752-XXXSP,M50757-XXXSP M50758-XXXSP #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### PROGRAMMING NOTES - (1) The frequency ratio of the timer and the prescaler is 1/(n+2). - (2) Set a value other than "0" for the timer and the prescaler. - (3) Even though the BBC and BBS instructions are executed after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as a NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (4) Reading the timer and prescaler must be avoided while the input to the prescaler is changing. - (5) After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as a NOP) is needed before the SEC, CLC, or CLD instructions are executed. - (6) A NOP instruction must be used after the execution of a PLP instruction. ### DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - (1) mask ROM confirmation form - (2) mark specification form - (3) ROM data ..... EPROM 3sets ### MITSUBISHI MICROCOMPUTERS ## M50752-XXXSP,M50757-XXXSP M50758-XXXSP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |----------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------|------| | Vcc | Power voltage | | -0.3~7 | V | | V <sub>P</sub> | Power voltage | | V <sub>cc</sub> -35~V <sub>cc</sub> +0.3 | V | | Vi | Input voltage, R <sub>3</sub> ~R <sub>0</sub> , CNV <sub>SS</sub> , RESET, X <sub>IN</sub> , X <sub>CIN</sub> | NAGAL | -0.3~7 | V | | $V_1$ | Input voltage, INT <sub>1</sub> , INT <sub>2</sub> , P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>5</sub> ~P2 <sub>0</sub> | With respect to V <sub>SS</sub> . | −0.3~13 | V | | v <sub>o</sub> | Output voltage, X <sub>OUTF</sub> , X <sub>COUT</sub> , X <sub>OUTS</sub> , φ, | Output transistors cut-off. | $-0.3 \sim V_{CC} + 0.3$ | V | | Vo | Output voltage, INT <sub>2</sub> , P0 <sub>7</sub> ~P0 <sub>0</sub> , P2 <sub>5</sub> ~P2 <sub>0</sub> | | -0.3~13 | V | | Vo | Output voltage, P1 <sub>7</sub> ~P1 <sub>0</sub> , P3 <sub>7</sub> ~P3 <sub>0</sub> , P2 <sub>7</sub> , P2 <sub>6</sub> | | V <sub>cc</sub> -35~V <sub>cc</sub> +0.3 | V | | Pd | Power dissipation | τ <sub>a</sub> = 25℃ | 1000 | mW | | Topr | Operating temperture | | -10~70 | °C | | Tstg | Storage temperature | | <b>−40~125</b> | °C | ## **RECOMMENDED OPERATING CONDITIONS** ( $T_a = -10 \sim 70 \, ^{\circ}\text{C}$ , $V_{cc} = 5V \pm 10 \%$ , unless otherwise noted) | Symbol | Parameter | Limits | | | Halk | |--------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------| | Symbol | Parameter | Min. | Nom. | Max. | Unit | | Vcc | Power voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>P</sub> | Power voltage | V <sub>CC</sub> -33 | | V <sub>CC</sub> | V | | V <sub>ss</sub> | Power voltage | | 0 | | ٧ | | VIH | "H" input voltage, P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>5</sub> , INT <sub>1</sub> , INT <sub>2</sub> | 0.8V <sub>CC</sub> | | Vcc | ٧ | | V <sub>IH</sub> | "H" input voltage, CNV <sub>SS</sub> , X <sub>CIN</sub> , RESET | 0.8V <sub>CC</sub> | | V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | "H" input voltage, X <sub>IN</sub> | 0.9V <sub>CC</sub> | | Vcc | ٧ | | VIH | "H" input voltage, R <sub>0</sub> ~R <sub>3</sub> | 0.4V <sub>CC</sub> | | Vcc | V | | VIL | "L" input voltage, $P0_0 \sim P0_7$ , $P2_0 \sim P2_5$ , $CNV_{SS}$ , $\overline{INT_1}$ , $\overline{INT_2}$ $X_{CIN}$ | 0 | | 0. 2V <sub>CC</sub> | ٧ | | VIL | "L" input voltage, RESET | 0 | | 0.12V <sub>CC</sub> | ٧ | | V <sub>IL</sub> | "L" input voltage, R <sub>0</sub> ∼R <sub>3</sub> , X <sub>iN</sub> | 0 | | 0.12V <sub>CC</sub> | ٧ | | f <sub>(XIN)</sub> | Internal clock oscillating frequency | | | 4 | MHz | ## **ELECTRICAL** CHARACTERISTICS ( $v_{cc} = 5v \pm 10\%$ , $v_{ss} = 0v$ , $f_{(x_{in})} = 4$ MHz, unless otherwise noted) | Complement | Parameter | T4 dia: | Limits | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------------| | Symbol | raiameter | Test conditions | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | "H" output voltage, ø | $V_{CC} = 5V$ , $T_a = 25^{\circ}C$ , $I_{OH} = -2.5 \text{mA}$ | 3 | | | V | | VoH | "H" output voltage, P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P2 <sub>6</sub> , P2 <sub>7</sub> | $V_{CC} = 5V$ , $T_a = 25^{\circ}C$ , $I_{OH} = -12mA$ | 3 | | | V | | VoL | "L" output voltage, $\phi$ | V <sub>CC</sub> = 5V, T <sub>a</sub> = 25°C, I <sub>OL</sub> = 5mA | ! | | 2 | V | | VoL | "L" output voltage, P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>5</sub> , INT <sub>2</sub> | $V_{CC} = 5V$ , $T_a = 25^{\circ}C$ , $t_{OL} = 10 \text{mA}$ | | | 2 | V | | $V_{T+}-V_{T-}$ | Hysterisis, INT <sub>1</sub> , INT <sub>2</sub> | $V_{CC} = 5V$ , $T_a = 25^{\circ}C$ | 0.3 | | 1 | ٧ | | $V_{T+}-V_{T-}$ | Hysterisis, RESET | $V_{CC} = 5V, T_a = 25^{\circ}C$ | | 0.4 | 0.7 | V | | l <sub>oL</sub> | "L" output current (Pull-down resistance) $P1_0 \sim P1_7, P3_0 \sim P3_7, P2_6, P2_7$ | $V_{P} = V_{CC} - 33V$ , $V_{OL} = V_{CC}$ , $T_{a} = 25^{\circ}C$ | 150 | | 900 | μА | | I <sub>IL</sub> | input leakage current, INT <sub>1</sub> , INT <sub>2</sub> , P0 <sub>0</sub> ~P0 <sub>7</sub> P2 <sub>0</sub> ~P2 <sub>5</sub> | $V_{CC} = 5V, T_a = 25^{\circ}C$<br>$0 \le V_1 \le 5V$ | 5 | | 5 | μA | | I <sub>IL</sub> | input leakage current, CNV <sub>SS</sub> , RESET, X <sub>IN</sub> X <sub>CIN</sub> , R <sub>0</sub> ~R <sub>3</sub> | $V_{CC} = 5V$ , $T_a = 25^{\circ}C$<br>$0 \le V_1 \le 5V$ | -5 | | 5 | μ <b>A</b> | | I <sub>IL</sub> | input leakage current, P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P2 <sub>6</sub> , P2 <sub>7</sub> | $V_{CC} = 5V, T_a = 25^{\circ}C$<br>$V_{CC} - 33 \le V_i \le V_{CC}, V_i = V_P$ | -33 | | 33 | μА | | lcc | Supply current | $V_{CC}$ =5V, $T_a$ =25°C $P2_6$ , $P2_7$ : $V_{CC}$ , Output pins open Input and I/O pins other than $P2_6$ , $P2_7$ : $V_{SS}$ | | 3 | 6 | mA | ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## TIMING REQUIREMENTS Single-chip mode ( $V_{CC}=5V\pm10\%$ , $V_{SS}=0V$ , $T_a=25\%$ , $f_{(X_{IN})}=4MHz$ , unless otherwise noted) | Symbol | Parameter | Limit | s | Unit | |------------------------|----------------------------------|----------|------|------| | Symbol | Parameter | Min. Typ | Max. | Oill | | tsu (POD-ø) | Port P0 input setup time | 270 | | ns | | tsu (P1D-ø) | Port P1 input setup time | 270 | | ns | | tsu (P2D-ø) | Port P2 input setup time | 270 | | ns | | t <sub>su (P3Dø)</sub> | Port P3 input setup time | 270 | | ns | | t <sub>su (RD-ø)</sub> | Port R input setup time | 330 | | ns | | th (p-POD) | Port P0 input hold time | , 0 | | ns | | th ( $\phi$ P1D) | Port P1 input hold time | 0 | | ns | | th (#—P2D) | Port P2 input hold time | 0 | | ns | | th (pP3D) | Port P3 input hold time | 0 | | ns | | th (ø-RD) | Port R input hold time | 0 | | ns | | tc | External clock input cycle time | 250 | | ns | | tw | External clock input pulse width | 75 | | ns | | t <sub>r</sub> | External clock rising edge | | 25 | ns | | tf | External clock falling edge | | 25 | ns | ## Memory expanding mode and eva-chip mode $(v_{\text{CC}} = 5\text{V} \pm 10\%, \, v_{\text{SS}} = 0\text{V}, \, \text{T}_{\text{a}} = 25^{\circ}\text{C} \,, \, \text{f}_{(x_{|\text{N}})} = 4\text{MHz}, \, \text{unless otherwise noted})$ | Symbol | Parameter | Li | Limits | | | |-------------------------|--------------------------|--------|---------|------|--| | Cymbol | . Farameter | Min. 1 | ур. Мах | Unit | | | tsu (POD-ø) | Port P0 input setup time | 270 | | ns | | | t <sub>SU</sub> (P1D-#) | Port P1 input setup time | 270 | | ns | | | tsu (P2D-ø) | Port P2 input setup time | 270 | | ns | | | th (ø-POD) | Port P0 input hold time | 0 | | ns | | | th (ø-P1D) | Port P1 input hold time | 0 | ' | ns | | | th (#_P2D) | Port P2 input hold time | 0 | • | ns | | ### **Microprocessor** mode ( $V_{cc}=5V\pm10\%$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f_{(X_{iN})}=4MHz$ , unless otherwise noted) | Symbol | Parameter | Limits | Unit | |-------------------------|--------------------------|--------------|------| | | Farameter | Min. Typ. Ma | | | t <sub>su (P2D-ø)</sub> | Port P2 input setup time | 270 | ns | | th (ø—P2D) | Port P2 input hold time | 0 . | ns | ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ## SWITCHING CHARACTERISTICS Single-chip mode $(V_{cc}=5V\pm10\%, V_{ss}=0V, T_a=25C, f_{(X_{N})}=4MHz, unless otherwise noted)$ | Symbol | Parameter | Test conditions | Limits Min. Typ. | Max. | Unit | |-----------------------|--------------------------------|-----------------|------------------|------|------| | t <sub>d(ø-P0Q)</sub> | Port P0 data output delay time | Fig.18 | | 230 | ns | | t <sub>d(ø-P1Q)</sub> | Port P1 data output delay time | Fig.19 | , | 230 | ns | | td(ø-P2Q) | Port P2 data output delay time | Fig.18, Fig.19 | | 230 | ns | | t <sub>d(φ-P3Q)</sub> | Port P3 data output delay time | Fig.19 | | 200 | ns | ## Memory expanding mode and eva-chip mode $(V_{CC}=5V\pm10\%, V_{SS}=0V, T_a=25\%, f_{X_{IN}}=4MHz, unless otherwise noted)$ | Symbol | Parameter | - | Limits | | Unit | |-------------------------|-----------------------------------------------|-----------------|-----------|------|------| | | | Test conditions | Min. Typ. | Max. | Unit | | t <sub>d(ø-P0A)</sub> | Port P0 address output delay time | | | 250 | ns | | td(ø-POAF) | Port P0 address output delay time | Fig.18 | | 250 | ns | | t <sub>d(ø-P00)</sub> | Port P0 data output delay time | Fig.18 | | 200 | ns | | td(ø-PoQF) | Port P0 data output delay time | | | 200 | ns | | td(ø-P1A) | Port P1 address and control signal delay time | | | 250 | ns | | td(ø-PIAF) | Port P1 address and control signal delay time | 5:- 10 | | 250 | ns | | t <sub>d</sub> (φ-P1Q) | Port P1 data output delay time | ———— Fig.19 | | 200 | ns | | td(ø-P1QF) | Port P1 data output delay time | | | 200 | ns | | t <sub>d(φ-P2Q)</sub> | Port P2 data output delay time | 5: 10.5: 10 | | 200 | ns | | t <sub>d</sub> (φ-P2QF) | Port P2 data output delay time | Fig.18, Fig.19 | | 200 | ns | ## $\label{eq:mode_vcc} \textbf{Microprocessor} \quad \textbf{mode} \ (v_{\text{cc}} = 5v \pm 10\%, \, v_{\text{ss}} = 0v, \, T_{a} = 25^{\circ}\text{C}, \, f_{(x_{\text{N}})} = 4\text{MHz}, \, \text{unless otherwise noted})$ | Symbol | Parameter | T | Limits | | Unit | |------------|-----------------------------------------------|-----------------|-----------|------|------| | | | Test conditions | Min. Typ. | Max. | Unit | | td(ø-POA) | Port P0 address output delay time | Fig.18 | | 250 | ns | | td(ø-P1A) | Port P1 address and control signal delay time | Fig.19 | | 250 | ns | | td(ø-P2Q) | Port P2 data output delay time | Fig.18, Fig.19 | | 200 | ns | | td(ø-P2QF) | Port P2 data output delay time | Fig.16, Fig.19 | | 200 | ns | Fig.18 Port P0, P2<sub>0</sub>~P2<sub>5</sub> test circuit Fig.19 Port P1, P26, P27, P3 test circuit ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER ### TIMING DIAGRAMS In single-chip mode ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER In single-chip mode (continued from the preceding page) # M50757-XXXSP/M50752-XXXSP ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER In memory expanding mode and eva-chip mode In microprocessor mode