

# 38D2 Group

# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

REJ03B0177-0302 Rev.3.02 Apr 10, 2008

### **DESCRIPTION**

The 38D2 Group is the 8-bit microcomputer based on the 740 Family core technology.

The 38D2 Group is pin-compatible with the 38C2 Group.

The 38D2 Group has an LCD drive control circuit, an A/D converter, a serial interface, and a ROM correction function and on-chip oscillator as additional functions.

The QzROM version and the flash memory version are available. The flash memory version does not have a selection function for the oscillation start mode. Only the on-chip oscillator starts oscillating.

The various microcomputers include variations of memory size, and packaging. For details, refer to the section on part numbering.

### **FEATURES**

| • Basic machine-language instructions                               |
|---------------------------------------------------------------------|
| • The minimum instruction execution time 0.32 μs                    |
| (at 12.5 MHz oscillation frequency)                                 |
| • Memory size (QzROM version)                                       |
| ROM                                                                 |
| RAM                                                                 |
| Memory size (Flash memory version)                                  |
| ROM                                                                 |
| RAM                                                                 |
| • Programmable input/output ports 51 (common to SEG: 24)            |
| • Interrupts                                                        |
| • Timers                                                            |
| • Serial interface 8-bit × 2 (UART or Clock-synchronized)           |
| • PWM 10-bit × 2, 16-bit × 1 (common to IGBT output)                |
| • A/D converter 10-bit × 8 channels                                 |
| (A/D converter can be operated in low-speed mode.)                  |
| • Watchdog timer 8-bit × 1                                          |
| • ROM correction function                                           |
| • LED direct drive port                                             |
| (average current: 15 mA, peak current: 30 mA, total current: 90 mA) |
| LCD drive control circuit                                           |
| Bias                                                                |
| Duty                                                                |
| Common output                                                       |
| Segment output                                                      |
| Main clock generating circuit                                       |
| (connect to external ceramic resonator or on-chip oscillator)       |
| • Sub-clock generating circuit                                      |
| (connect to external quartz-crystal oscillator)                     |
|                                                                     |

| <ul> <li>Power source voltage (QzROM version)</li> </ul>                                                  |
|-----------------------------------------------------------------------------------------------------------|
| [In frequency/2 mode]                                                                                     |
| $f(XIN) \le 12.5 \text{ MHz}$ 4.5 to 5.5 V                                                                |
| $f(XIN) \le 8 \text{ MHz.}$ 4.0 to 5.5 V                                                                  |
| $f(XIN) \le 4 \text{ MHz.}$ 2.0 to 5.5 V                                                                  |
| $f(XIN) \le 2 \text{ MHz}$ 1.8 to 5.5 V                                                                   |
| [In frequency/4 mode]                                                                                     |
| $f(XIN) \le 16 \text{ MHz}$ 4.5 to 5.5 V                                                                  |
| $f(XIN) \le 8 \text{ MHz}$ 2.0 to 5.5 V                                                                   |
| $f(XIN) \le 4 \text{ MHz}$ . 1.8 to 5.5 V                                                                 |
| [In frequency/8 mode]                                                                                     |
| $f(XIN) \le 16 \text{ MHz}$                                                                               |
| $f(XIN) \le 10 \text{ WHz}$ 4.3 to 5.3 V<br>$f(XIN) \le 8 \text{ MHz}$ 2.0 to 5.5 V                       |
|                                                                                                           |
| $f(X_{IN}) \le 4 \text{ MHz.}$ 1.8 to 5.5 V                                                               |
| [In low-speed mode]                                                                                       |
| Note. 12.5 MHz $<$ f(XIN) $\le$ 16 MHz is not available in the frequency/2 mode.                          |
| Power source voltage (Flash memory version)                                                               |
| [In frequency/2 mode]                                                                                     |
| $f(XIN) \le 12.5 \text{ MHz.}$ 4.5 to 5.5 V                                                               |
| $f(X_{IN}) \le 8 \text{ MHz}.$ 4.0 to 5.5 V                                                               |
| $f(XIN) \le 4 \text{ MHz}$ 2.7 to 5.5 V                                                                   |
| [In frequency/4 mode]                                                                                     |
| $f(XIN) \le 16 \text{ MHz}$                                                                               |
| $f(XIN) \le 10 \text{ VM12}$ 4.5 to 5.5 V $f(XIN) \le 8 \text{ MHz}$ 2.7 to 5.5 V                         |
| $[Aln] \le 8 \text{ WHZ}$ [In frequency/8 mode]                                                           |
| $f(XIN) \le 16 \text{ MHz.}$ 4.5 to 5.5 V                                                                 |
|                                                                                                           |
| $f(XIN) \le 8 \text{ MHz}$                                                                                |
| [In low-speed mode]2.7 to 5.5 V                                                                           |
| Note. 12.5 MHz $< f(Xin) \le 16$ MHz is not available in the frequency?                                   |
| quency/2 mode. • Power dissipation (QzROM version)                                                        |
| • In frequency/2 mode Typ. 32 mW                                                                          |
| $(V_{CC} = 5 \text{ V}, f(X_{IN}) = 12.5 \text{ MHz}, Ta = 25^{\circ}\text{C})$                           |
| • In low-speed mode                                                                                       |
| (VCC = 2.5 V, $f(XIN)$ = stop, $f(XCIN)$ = 32 kHz, $Ta$ = 25°C)                                           |
| • Power dissipation (Flash memory version)                                                                |
|                                                                                                           |
| • In frequency/2 mode                                                                                     |
| $(V_{CC} = 5 \text{ V}, f(X_{IN}) = 12.5 \text{ MHz}, T_{a} = 25^{\circ}\text{C})$                        |
| • In low-speed mode                                                                                       |
| $(V_{CC} = 2.7 \text{ V}, f(X_{IN}) = \text{stop}, f(X_{CIN}) = 32 \text{ kHz}, Ta = 25^{\circ}\text{C})$ |
| • Operating temperature range –20 to 85°C                                                                 |
| Flash Memory Mode                                                                                         |
| • Program/Erase voltage Vcc = 2.7 to 5.5 V                                                                |
| • Program method                                                                                          |
| • Erase method Block erasing                                                                              |
| • Erase method                                                                                            |

### **APPLICATION**

Household products, Consumer electronics, etc.

• Program/Erase control by software command

www.DataSheet4U.com



Fig. 1 Pin configuration (LQFP Package)

Page 2 of 131

Table 1 Performance overview

|                              | Parameter              |                   | Function                                                                  |  |  |
|------------------------------|------------------------|-------------------|---------------------------------------------------------------------------|--|--|
| Number of basic instructions |                        |                   | 71                                                                        |  |  |
| Instruction execution tir    | ne                     |                   | 0.32 μs (Minimum instruction, Oscillation frequency 12.5 MHz)             |  |  |
| Oscillation frequency        |                        |                   | 16 MHz (Maximum) <sup>(1)</sup>                                           |  |  |
| Memory sizes                 | ROM                    |                   | 16 K to 60 K bytes                                                        |  |  |
| (QzROM version)              | RAM                    |                   | 640 to 2048 bytes                                                         |  |  |
| Memory sizes                 | ROM                    |                   | 60 K bytes                                                                |  |  |
| (Flash memory version)       | RAM                    |                   | 2048 bytes                                                                |  |  |
| I/O port                     | P0-P5, P60-P62         |                   | 8-bit × 6, 3-bit × 1 (24 pins sharing SEG)                                |  |  |
| Interrupt                    |                        |                   | 18 sources, 16 vectors (includes key input interrupt)                     |  |  |
| Timer                        |                        |                   | 8-bit × 4, 16-bit × 2                                                     |  |  |
| Serial Interface             |                        |                   | 8-bit × 2 (UART or Clock-synchronized)                                    |  |  |
| PWM                          |                        |                   | 10-bit × 2, 16-bit × 1 (common to IGBT output)                            |  |  |
| A/D converter                |                        |                   | 10-bit × 8 (operated in low-speed mode)                                   |  |  |
| Watchdog timer               |                        |                   | 8-bit × 1                                                                 |  |  |
| ROM correction function      | n                      |                   | 32 bytes × 2 vectors                                                      |  |  |
| LED direct drive port        |                        |                   | 8 (average current: 15 mA, peak current: 30 mA, total current: 90 mA)     |  |  |
| LCD drive control            | Bias                   |                   | 1/2, 1/3                                                                  |  |  |
| circuit                      | Duty                   |                   | 2, 3, 4                                                                   |  |  |
|                              | Common output          |                   | 4                                                                         |  |  |
|                              | Segment output         |                   | 24                                                                        |  |  |
| Main clock generating        | circuits               |                   | Built-in (connect to external ceramic resonator or on-chip oscillator)    |  |  |
| Sub-clock generating c       | ircuits                |                   | Built-in (connect to external quartz-crystal oscillator)                  |  |  |
| Power source voltage         | In frequency/2 mode    | f(XIN) ≤ 12.5 MHz | 4.5 to 5.5 V                                                              |  |  |
| (QzROM version)              | (1)                    | f(XIN) ≤ 8 MHz    | 4.0 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 4 MHz    | 2.0 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 2 MHz    | 1.8 to 5.5 V                                                              |  |  |
|                              | In frequency/4 mode    | f(XIN) ≤ 16 MHz   | 4.5 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 8 MHz    | 2.0 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 4 MHz    | 1.8 to 5.5 V                                                              |  |  |
|                              | In frequency/8 mode    | f(XIN) ≤ 16 MHz   | 4.5 to 5.5 V                                                              |  |  |
|                              | , ,                    | f(XIN) ≤ 8 MHz    | 2.0 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 4 MHz    | 1.8 to 5.5 V                                                              |  |  |
|                              | In low-speed mode      |                   | 1.8 to 5.5 V                                                              |  |  |
| Power source voltage         | In frequency/2 mode    | f(XIN) ≤ 12.5 MHz | 4.5 to 5.5 V                                                              |  |  |
| (Flash memory version)       | (1)                    | f(XIN) ≤ 8 MHz    | 4.0 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 4 MHz    | 2.7 to 5.5 V                                                              |  |  |
|                              | In frequency/4 mode    | f(XIN) ≤ 16 MHz   | 4.5 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 8 MHz    | 2.7 to 5.5 V                                                              |  |  |
|                              | In frequency/8 mode    | f(XIN) ≤ 16 MHz   | 4.5 to 5.5 V                                                              |  |  |
|                              |                        | f(XIN) ≤ 8 MHz    | 2.7 to 5.5 V                                                              |  |  |
|                              | In low-speed mode      |                   | 2.7 to 5.5 V                                                              |  |  |
| Power dissipation            | In frequency/2 mode    |                   | Std. 32 mW (Vcc = 5 V, f(XIN) = 12.5 MHz, Ta = 25°C)                      |  |  |
| (QzROM version)              | In low-speed mode      |                   | Std. 18 $\mu$ W (Vcc = 2.5 V, f(XiN) = stop, f(XciN) = 32 kHz, Ta = 25°C) |  |  |
| Power dissipation            | In frequency/2 mode    |                   | Std. 20 mW (Vcc = 5 V, f(XIN) = 12.5 MHz, Ta = 25°C)                      |  |  |
| (Flash memory version)       | In low-speed mode      |                   | Std. 1.1 mW (Vcc = 2.7 V, f(XIN) = stop, f(XCIN) = 32 kHz, Ta = 25°C)     |  |  |
| Input/Output                 | Input/Output withstand | voltage           | Vcc                                                                       |  |  |
| characteristics              | Output current         |                   | 10 mA                                                                     |  |  |
| Operating temperature        | range                  |                   | -20 to 85°C                                                               |  |  |
| Device structure             |                        |                   | CMOS silicon gate                                                         |  |  |
| Package                      |                        |                   | 64-pin plastic molded LQFP                                                |  |  |
| NOTE                         |                        |                   | 1                                                                         |  |  |

NOTE:
1. 12.5 MHz < f(XIN) ≤ 16 MHz is not available in the frequency/2 mode.



www DataSheet4U com



Fig. 2 Functional block diagram

Page 4 of 131

# PIN DESCRIPTION ...

Table 2 Pin description (1)

| Pin                                                                                                                                | Name             | Function                                                                                                                                                                                                                                                                                                                         | Function exc                                                                                                                              | ept a port function                    |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--|--|
| Vcc, Vss                                                                                                                           | Power source     | Apply 1.8 to 5.5 V to Vcc, and 0 V to Vss.                                                                                                                                                                                                                                                                                       |                                                                                                                                           |                                        |  |  |  |  |
| RESET                                                                                                                              | Reset input      | Reset input pin for active "L".                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                        |  |  |  |  |
| XIN                                                                                                                                | Clock input      | Input and output pins for the main clock generating circuit.                                                                                                                                                                                                                                                                     |                                                                                                                                           |                                        |  |  |  |  |
| Хоит                                                                                                                               | Clock output     | <ul> <li>Connect a ceramic resonator or a quartz-crystal oscillator between the XIN and XOUT pins to set the oscillation frequency. When an external clock is used, connect the clock source to XIN, and leave XOUT pin open.</li> <li>Feedback resistor is built in between XIN pin and XOUT pin.</li> </ul>                    |                                                                                                                                           |                                        |  |  |  |  |
| VL3                                                                                                                                | LCD power source | <ul> <li>Input 0 ≤ VL1 ≤ VL2 ≤ VL3 voltage.</li> <li>Input 0 − VL3 voltage to LCD.</li> </ul>                                                                                                                                                                                                                                    |                                                                                                                                           |                                        |  |  |  |  |
| COMo-<br>COM3                                                                                                                      | Common output    | <ul> <li>LCD common output pins.</li> <li>COM2 and COM3 are not used at 1/2 duty ratio.</li> <li>COM3 is not used at 1/3 duty ratio.</li> </ul>                                                                                                                                                                                  |                                                                                                                                           |                                        |  |  |  |  |
| P00/SEG0/(KW4)—<br>P03/SEG3/(KW7)<br>P04/SEG4—<br>P07/SEG7                                                                         | I/O port P0      | 8-bit I/O port.     CMOS compatible input level.     CMOS 3-state output structure.     I/O direction register allows each pin to be individually programmed as either input or output.                                                                                                                                          | LCD segment<br>output pins                                                                                                                | Key input interrupt<br>input pins      |  |  |  |  |
| P10/SEG8-<br>P17/SEG15                                                                                                             | I/O port P1      | <ul> <li>Pull-up control is enabled in a bit unit.</li> <li>8-bit I/O port.</li> <li>CMOS compatible input level.</li> <li>CMOS 3-state output structure.</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>Pull-up control is enabled in a bit unit.</li> </ul> |                                                                                                                                           |                                        |  |  |  |  |
| P20/SEG16-<br>P25/SEG21<br>P26/SEG22/VL1<br>P27/SEG23/VL2                                                                          | I/O port P2      | <ul> <li>8-bit I/O port.</li> <li>CMOS compatible input level.</li> <li>CMOS 3-state output structure.</li> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>Pull-up control is enabled in a bit unit.</li> </ul>                                                    |                                                                                                                                           | LCD power source<br>pins               |  |  |  |  |
| P30/SRDY2/(LED0) P31/SCLK2/(LED1) P32/TXD2/(LED2) P33/RXD2/(LED3) P34/INT2/(LED4) P35/TXOUT1/(LED5) P36/T2OUT/CKOUT/               | I/O port P3      | 8-bit I/O port.     CMOS compatible input level.     CMOS 3-state output structure.     I/O direction register allows each pin to be individually programmed as either input or output.     Pull-up control is enabled in 4-bit unit.                                                                                            | Serial I/O2 function pins      External interrupt pin     Timer X, Timer 2 output pins                                                    |                                        |  |  |  |  |
| (LED6)<br>P37/CNTR0/TXOUT2/<br>(LED7)                                                                                              |                  |                                                                                                                                                                                                                                                                                                                                  | Timer X function pin                                                                                                                      |                                        |  |  |  |  |
| P40/Oout0/AN0<br>P41/Oout1/AN1                                                                                                     | I/O port P4      | 8-bit I/O port.     CMOS compatible input level.     CMOS 3-state output structure.                                                                                                                                                                                                                                              | A/D convertor input pins                                                                                                                  | Oscillation<br>external output<br>pins |  |  |  |  |
| P42/AN2/ADKEY                                                                                                                      |                  | I/O direction register allows each pin to be                                                                                                                                                                                                                                                                                     |                                                                                                                                           | • ADKEY                                |  |  |  |  |
| P43/AN3-P45/AN5                                                                                                                    |                  | individually programmed as either input or output.  • Pull-up control is enabled in 4-bit unit.                                                                                                                                                                                                                                  |                                                                                                                                           |                                        |  |  |  |  |
| P46/RTP0/AN6<br>P47/RTP1/AN7                                                                                                       |                  | Tall up control is chabica in 4-bit unit.                                                                                                                                                                                                                                                                                        |                                                                                                                                           | Real time port<br>function pins        |  |  |  |  |
| P50/INT0<br>P51/INT1<br>P52/T30UT/PWM0<br>P53/T40UT/PWM1<br>P54/RxD1/(KW0)<br>P55/TxD1/(KW1)<br>P56/SCLK1/(KW2)<br>P57/SRDY1/(KW3) | I/O port P5      | 8-bit I/O port.     CMOS compatible input level.     CMOS 3-state output structure.     I/O direction register allows each pin to be individually programmed as either input or output.     Pull-up control is enabled in 4-bit unit                                                                                             | External input pins     Timer 3, Timer 4 output pins     PWM output pins     Serial I/O1 function pins     Key input interrupt input pins |                                        |  |  |  |  |

www.DataSheet4U.com

# Table 3 Pin description (2)

| Pin                                     | Name                            | Function                                                                                                                                                                                                                              | Function except a port function                                                        |  |  |
|-----------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|
| P60/CNTR1<br>P61/XCIN<br>P62/XCOUT      | I/O port P6                     | .3-bit I/O port.     CMOS compatible input level.     CMOS 3-state output structure.     I/O direction register allows each pin to be individually programmed as either input or output.     Pull-up control is enabled in 3-bit unit | Timer Y function pins     Sub clock generating circuit I/O pins (oscillator connected) |  |  |
| OSCSEL<br>(Only QzROM<br>version)       | Oscillation start selection pin | Whether oscillation starts by an oscillator between the XIN and XOUT pins or an on-chip oscillator is selected.      VPP power source input pin in the QzROM writing mode.                                                            |                                                                                        |  |  |
| CNVss<br>(Only flash memory<br>version) | CNVss                           | Pin for controlling the operating mode of the chip. Connect to Vss.                                                                                                                                                                   |                                                                                        |  |  |
| VREF                                    | Analog reference voltage        | Reference voltage input pin for A/D converter.                                                                                                                                                                                        |                                                                                        |  |  |
| AVss                                    | Analog power source             | Analog power source input pin for A/D converter. Connect to Vss.                                                                                                                                                                      |                                                                                        |  |  |

Page 6 of 131

### PART NUMBERING ...



Fig. 3 Part numbering

Page 7 of 131

### **GROUP EXPANSION**

Renesas plans to expand the 38D2 Group as follows.

# **Memory Size**

- <QzROM version>
- RAM size ...... 640 to 2048 bytes
- <Flash memory version>
- ROM size 60 K bytes
- RAM size \_\_\_\_\_\_ 2048 bytes

# **Packages**

- PLQP0064GA-A ......0.8 mm-pitch plastic molded LQFP
- PLQP0064KB-A ......0.5 mm-pitch plastic molded LQFP



Fig. 4 Memory expansion plan

Currently supported products are listed below

Table 4 Support products

As of August 2007

| Part No.       | ROM size (bytes)<br>ROM size for User in ( ) | RAM size (bytes) | Package      | Remarks              |
|----------------|----------------------------------------------|------------------|--------------|----------------------|
| M38D29GF-XXXFP |                                              |                  | PLQP0064GA-A |                      |
| M38D29GF-XXXHP | 61440                                        | 2040             | PLQP0064KB-A |                      |
| M38D29GFFP     | (61310)                                      | 2048             | PLQP0064GA-A | Blank                |
| M38D29GFHP     |                                              |                  | PLQP0064KB-A | Blank                |
| M38D29GC-XXXFP |                                              |                  | PLQP0064GA-A |                      |
| M38D29GC-XXXHP | 49152                                        | 2040             | PLQP0064KB-A |                      |
| M38D29GCFP     | (49022)                                      | 2048             | PLQP0064GA-A | Blank                |
| M38D29GCHP     |                                              |                  | PLQP0064KB-A | Blank                |
| M38D28G8-XXXFP |                                              |                  | PLQP0064GA-A |                      |
| M38D28G8-XXXHP | 32768                                        | 1536             | PLQP0064KB-A |                      |
| M38D28G8FP     | (32638)                                      |                  | PLQP0064GA-A | Blank                |
| M38D28G8HP     |                                              |                  | PLQP0064KB-A | Blank                |
| M38D24G6-XXXFP |                                              |                  | PLQP0064GA-A |                      |
| M38D24G6-XXXHP | 24576                                        | 040              | PLQP0064KB-A |                      |
| M38D24G6FP     | (24446)                                      | 640              | PLQP0064GA-A | Blank                |
| M38D24G6HP     |                                              |                  | PLQP0064KB-A | Blank                |
| M38D24G4-XXXFP |                                              |                  | PLQP0064GA-A |                      |
| M38D24G4-XXXHP | 16384                                        | 040              | PLQP0064KB-A |                      |
| M38D24G4FP     | (16254)                                      | 640              | PLQP0064GA-A | Blank                |
| M38D24G4HP     |                                              |                  | PLQP0064KB-A | Blank                |
| M38D29FFFP     | 61440                                        | 2048             | PLQP0064GA-A | Flash memory version |
| M38D29FFHP     |                                              |                  | PLQP0064KB-A |                      |

www.DataSheet4U.com

Table 5 Differences between QzROM and flash memory versions

|                                                                         | QzROM version                            |                    |                                                                            |  |
|-------------------------------------------------------------------------|------------------------------------------|--------------------|----------------------------------------------------------------------------|--|
| Oscillation circuit at reset and at returning from stop mode            | Main clock XIN or on-ch<br>by OSCSEL pin | On-chip oscillator |                                                                            |  |
| Termination of OSCEL/CNVss pin                                          | OSCSEL = "H"                             | OSCSEL = "L"       | CNVss = "L"                                                                |  |
| Main clock oscillation at reset and at returning from stop mode         | Oscillation on                           | Stop               | Stop                                                                       |  |
| On-chip oscillator oscillation at reset and at returning from stop mode | Stop                                     | Oscillation on     | Oscillation on                                                             |  |
| System clock φ oscillation at reset and at returning<br>from stop mode  | f(Xin)/8 f(OCO)/32                       |                    | f(OCO)/32                                                                  |  |
| Mounting of main clock oscillation circuit                              | Required                                 | Optional           | Optional                                                                   |  |
| On-chip oscillator oscillation in low speed-mode                        | Stop                                     |                    | Stop by setting the on-chip oscillator stop bit because it is not stopped. |  |
| Writing "1" to on-chip oscillator stop bit in on-chip oscillator mode   | On-chip oscillator is stopped            |                    | On-chip oscillator is not stopped                                          |  |
| Reset input "L" pulse width                                             | 2 μs or more                             |                    | 2 ms or more                                                               |  |
| Absolute maximum rating: OSCSEL/CNVss pin                               | -0.3 to 8.0                              |                    | -0.3 to Vcc + 0.3                                                          |  |
| Minimum operating power source voltage                                  | 1.8 V                                    |                    | 2.7 V                                                                      |  |
| A/D converter minimum operating power source voltage                    | 2.0                                      | 2.7 V              |                                                                            |  |

### NOTE:

# Notes on Differences between QzROM and Flash Memory Versions

- The memory map, the writing modes and programming circuits vary because of the differences in their internal memories.
- The oscillation parameters of XIN-XOUT and XCIN-XCOUT may vary.
- (3) The QzROM version and the flash memory version MCUs differ in their manufacturing processes, built-in ROM, and layout patterns. Because of these differences, characteristic values, operation margins, A/D conversion accuracy, noise immunity, and noise radiation may vary within the specified range of electrical characteristics.
- (4) When switching from the flash memory version to the QzROM version, implement system evaluations equivalent to those implemented in the flash memory version.
- (5) The both operations except the electrical characteristics are same at the emulator (emulator MCU board: M38D29T-RLFS).

<sup>1.</sup> For detailed specifications, confirm the descriptions in the Datasheet.

### **FUNCTIONAL DESCRIPTION**

### **Central Processing Unit (CPU)**

The 38D2 Group uses the standard 740 Family instruction set. Refer to the 740 Family Software Manual for details on the instruction set.

Machine-resident 740 Family instructions are as follows:

The FST and SLW instructions cannot be used.

The STP, WIT, MUL, and DIV instructions can be used. The central processing unit (CPU) has six registers. Figure 5 shows the 740 Family CPU register structure.

### [Accumulator (A)]

The accumulator is an 8-bit register. Data operations such as arithmetic data transfer, etc., are executed mainly through the accumulator.

### [Index Register X (X)]

The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address.

# [Index Register Y (Y)]

The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address.

## [Stack Pointer (S)]

The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts.

The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116".

The operations of pushing register contents onto the stack and popping them from the stack are shown in Figure 6.

Table 6 shows the push and pop instructions of accumulator or processor status register.

Store registers other than those described in Figure 6 with program when the user needs them during interrupts or subroutine calls.

### [Program Counter (PC)]

The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed.



Fig. 5 740 Family CPU register structure

www.DataSheet4U.com



Fig. 6 Register push and pop at interrupt generation and subroutine call

Table 6 Push and pop instructions of accumulator or processor status register

|                           | Push instruction to stack | Pop instruction from stack |
|---------------------------|---------------------------|----------------------------|
| Accumulator               | PHA                       | PLA                        |
| Processor status register | PHP                       | PLP                        |

### [Processor Status Register (PS)]

The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag, Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid.

# • Bit 0: Carry flag (C)

The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction.

• Bit 1: Zero flag (Z)

The Z flag is set to "1" if the result of an immediate arithmetic operation or a data transfer is "0", and set to "0" if the result is anything other than "0".

• Bit 2: Interrupt disable flag (I)

The I flag disables all interrupts except for the interrupt generated by the BRK instruction.

Interrupts are disabled when the I flag is "1".

• Bit 3: Decimal mode flag (D)

The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is

Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can be used for decimal arithmetic. • Bit 4: Break flag (B)

The B flag is used to indicate that the current interrupt was generated by the BRK instruction. When the BRK instruction is generated, the B flag is set to "1" automatically. When the other interrupts are generated, the B flag is set to "0", and the processor status register is pushed onto the stack.

• Bit 5: Index X mode flag (T)

When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations.

• Bit 6: Overflow flag (V)

The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag.

• Bit 7: Negative flag (N)

The N flag is set to "1" if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag.

Table 7 Set and clear instructions of each bit of processor status register

|                   | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag |
|-------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Set instruction   | SEC    | _      | SEI    | SED    | _      | SET    | _      | _      |
| Clear instruction | CLC    | _      | CLI    | CLD    | _      | CLT    | CLV    | _      |

# [CPU Mode Register (CPUM)] 003B16

The CPU mode register contains the stack page selection bit, etc. This register is allocated at address 003B16.

After the system is released from reset, the mode depends on the OSCSEL pin state in the QzROM version.

When the OSCSEL pin state is GND level, only the on-chip oscillator starts oscillation. The XIN-XOUT oscillation stops oscillating, and XCIN and XCOUT pins function as I/O ports. The operating mode is the on-chip oscillator mode.

When the OSCSEL pin state is Vcc level, the XIN-XOUT oscillation divided by 8 starts oscillation. The on-chip oscillator stops oscillating, and the XCIN and XCOUT pins function as I/O ports. The operating mode is the frequency/8 mode.

In the flash memory version, only the on-chip oscillator starts oscillating. The XIN-XOUT oscillation stops oscillating, and the XCIN and XCOUT pins function as I/O ports. The operating mode is the on-chip oscillator mode.

When the main clock or sub-clock is used, after the XIN-XOUT oscillation and the XCIN-XCOUT oscillation are enabled, wait in the on-chip oscillator mode etc. until the oscillation stabilizes, and then switch the operation mode.

When the main clock is not used (XIN-XOUT oscillation and an external clock input are not used), connect the XIN pin to VCC through a resistor and leave XOUT open.

### [CPU Mode Register 2 (CPUM2)] 001116

The CPU mode register 2 contains the control bits for the on-chip oscillator.

The CPU mode register 2 is allocated at address 001116.



Fig. 7 Structure of CPU mode register

<QzROM version> Reset OSCSEL? L Wait by operation until establishment Start with an on-chip oscillator. Initial value of CPUM is E016. The CPU starts its operation After releasing reset After releasing reset in the built-in XIN mode. Initial value of CPUM is 4016. Initial value of CPUM2 is 0016. As for the details of condition for Initial value of CPUM2 is 0116. transition among each mode, Low-speed/XIN mode ? refer to the state transition of system clock. Oscillator starts oscillation. Start the oscillation Do not change bit 3, bit 6 and bit 7 (bits 4 and 5 of CPUM) of CPUM until oscillation stabilizes. System can operate in on-chip Wait by on-chip oscillator operation until establishment of oscillator clock oscillator mode until oscillation stabilize. Select internal system clock. Select internal system clock Do not change bit 3, bit 6 and bit 7 of CPUM at the same time. (bit 3 of CPUM or bit 7, 6 = "01") Select main clock division ratio. Switch the main clock division ratio Switch to frequency/2 or frequency/4 mode here, selection bit (bit 7, 6 = "00" or "10") if necessary. Main routine <Flash memory version> Reset Start with an on-chip oscillator. After releasing reset Initial value of CPUM is E016. Initial value of CPUM2 is 0016. As for the details of condition for transition among each mode, refer to the state transition of system clock. Low-speed/XIN mode ? Oscillator starts oscillation. Start the oscillation Do not change bit 3, bit 6 and bit 7 of CPUM until (bits 4 and 5 of CPUM) oscillation stabilizes. System can operate in on-chip oscillator mode until Wait by on-chip oscillator operation until oscillation stabilize. establishment of oscillator clock Select internal system clock. Select internal system clock Do not change bit 3, bit 6 and bit 7 of CPUM at the (bit 3 of CPUM or bit 7, 6 = "01") same time. Select main clock division ratio. Switch the main clock division ratio selection bit (bit 7, 6 = "00" or "10") Switch to frequency/2 or 4 mode here, if necessary. Main routine

Fig. 8 Switch procedure of CPU mode register

#### MEMORYSheet4U.com

### • Special Function Register (SFR) Area

The Special Function Register area in the zero page contains control registers such as I/O ports and timers.

#### RAM

RAM is used for data storage and for stack area of subroutine calls and interrupts.

### • ROM

In the QzROM version, the first 128 Kbytes and the last 2 bytes are reserved for device testing and the rest is the user area. Also, 1 byte of address FFDB16 is reserved.

In the flash memory version, programming and erase operations can be performed to reserved ROM areas.

### • Interrupt Vector Area

The interrupt vector area contains reset and interrupt vectors.

#### Zero Page

Access to this area with only 2 bytes is possible in the zero page addressing mode.

### Special Page

Access to this area with only 2 bytes is possible in the special page addressing mode.

# ROM Code Protect Address in QzROM Version (Address FFDB16)

Address FFDB16 as reserved ROM area in the QzROM version is ROM code protect address. "0016" or "FE16" is written into this address when selecting the protect bit write by using a serial programmer and selecting protect enabled for writing shipment by Renesas Technology Corp. When "0016" or "FE16" is set to the ROM code protect address, the protect function is enabled, so that reading or writing from/to the corresponding area is disabled by a serial programmer.

As for the QzROM product in blank, the ROM code is protected by selecting the protect bit write at ROM writing with a serial programmer.

The protect can be performed, dividing twice. The protect area 1 is from the beginning address of ROM to address "EFFF16". As for the QzROM product shipped after writing, "0016" (protect enabled to all area), "FE16" (protect enabled to the protect area 1) or "FF16" (protect disabled) is written into the ROM code protect address when Renesas Technology Corp. performs writing. The writing of "0016", "FE16" or "FF16" can be selected as ROM option setup ("MASK option" written in the mask file converter) when ordering.

For the ROM code protect in the flash memory version, refer to the "FLASH MEMORY MODE".

#### <Notes>

- After a reset, the contents of RAM are undefined. Make sure to set the initial value before use
- When Renesas ships QzROM write products, we write ROM option data\* specified by the mask file converter MM to the ROM code protect address. Therefore, set FF16 to the ROM code protect address in ROM data regardless of the presence or absence of a protect. When data other than FF16 is set, we may ask that the ROM data be submitted again.
- \* ROM option data: mask option noted in MM



Fig. 9 Memory map diagram

Page 16 of 131

| [                 | Port P0 (P0)                                 |                    | Timer 1 (T1)                                              |
|-------------------|----------------------------------------------|--------------------|-----------------------------------------------------------|
| 000016            | Port P0 direction register (P0D)             | 002016             |                                                           |
| 000116            |                                              | 002116             | Timer 2 (T2)                                              |
| 000216            | Port P1 (P1)                                 | 002216             | Timer 3 (T3)                                              |
| 000316            | Port P3 (P3)                                 | 002316             | Timer 4 (T4)                                              |
| 00416             | Port P2 (P2)                                 | 002416             | PWM01 register (PWM01)                                    |
| 000516            | Port P2 direction register (P2D)             | 002516             | Timer 12 mode register (T12M)                             |
| 000616            | Port P3 (P3)                                 | 002616             | Timer 34 mode register (T34M)                             |
| 000716            | Port P3 direction register (P3D)             | 002716             | Timer 1234 mode register (T1234M)                         |
| 000816            | Port P4 (P4)                                 | 002816             | Timer 1234 frequency division selection register (PRE1234 |
| 00916             | Port P4 direction register (P4D)             | 002916             | Watchdog timer control register (WDTCON)                  |
| 00A16             | Port P5 (P5)                                 | 002A <sub>16</sub> | Timer X (low-order) (TXL)                                 |
| 00B16             | Port P5 direction register (P5D)             | 002B <sub>16</sub> | Timer X (high-order) (TXH)                                |
| 00C16             | Port P6 (P6)                                 | 002C16             | Timer X (extension) (TXEX)                                |
| 00D16             | Port P6 direction register (P6D)             | 002D16             | Timer X mode register (TXM)                               |
| 00E16             |                                              | 002E16             | Timer X control register 1 (TXCON1)                       |
| 00F16             |                                              | 002F <sub>16</sub> | Timer X control register 2 (TXCON2)                       |
| 01016             | Oscillation output control register (OSCOUT) | 003016             | Compare register 1 (low-order) (COMP1L)                   |
| 01116             | CPU mode register 2 (CPUM2)                  | 003116             | Compare register 1 (high-order) (COMP1H)                  |
| 01216             | RRF register (RRFR)                          | 003216             | Compare register 2 (low-order) (COMP2L)                   |
| 01316             | LCD mode register (LM)                       | 003316             | Compare register 2 (high-order) (COMP2H)                  |
| 01416             | LCD power control register (VLCON)           | 003416             | Compare register 3 (low-order) (COMP3L)                   |
| 01516             | AD control register (ADCON)                  | 003516             | Compare register 3 (high-order) (COMP3H)                  |
| 01616             | AD conversion register (low-order) (ADL)     | 003616             | Timer Y (low-order) (TYL)                                 |
| 01716             | AD conversion register (high-order) (ADH)    | 003716             | Timer Y (high-order) (TYH)                                |
| 01816             | • , • , , ,                                  | 0037 16            | Timer Y mode register (TYM)                               |
| 01916             | Transmit/receive buffer register 1 (TB1/RB1) | 003916             | Timer Y control register (TYCON)                          |
| t                 | Serial I/O1 status register (SIO1STS)        |                    |                                                           |
| 01A16             | Serial I/O1 control register (SIO1CON)       | 003A16             | Interrupt edge selection register (INTEDGE)               |
| 01B <sub>16</sub> | UART1 control register (UART1CON)            | 003B <sub>16</sub> | CPU mode register (CPUM)                                  |
| 01C16             | ( )                                          | 003C16             | Interrupt request register 1 (IREQ1)                      |
| 01D16             | Transmit/receive buffer register 2 (TB2/RB2) | 003D16             | Interrupt request register 2 (IREQ2)                      |
| 01E <sub>16</sub> | Serial I/O2 status register (SIO2STS)        | 003E16             | Interrupt control register 1 (ICON1)                      |
| 01F16             | Serial I/O2 control register (SIO2CON)       | 003F16             | Interrupt control register 2 (ICON2)                      |
| FE016             | Flash memory control register 0 (FMCR0)      | 0FF016             | PULL register (PULL)                                      |
| FE116             | Flash memory control register 1 (FMCR1)      | 0FF1 <sub>16</sub> | UART2 control register (UART2CON)                         |
| FE216             | Flash memory control register 2 (FMCR2)      | 0FF216             | Baud rate generator 2 (BRG2)                              |
| FE316             | Reserved (1)                                 | 0FF3 <sub>16</sub> | Clock output control register (CKOUT)                     |
| FE <b>4</b> 16    | Reserved (1)                                 | 0FF416             | Segment output disable register 0 (SEG0)                  |
| FE516             | Reserved (1)                                 | 0FF516             | Segment output disable register 1 (SEG1)                  |
| F <b>E6</b> 16    | Reserved (1)                                 | 0FF616             | Segment output disable register 2 (SEG2)                  |
| FE716             | Reserved (1)                                 | 0FF7 <sub>16</sub> | Key input control register (KIC)                          |
| FE816             | Reserved <sup>(1)</sup>                      | 0FF816             | ROM correction address 1 high-order register (RCA1H)      |
| FE9 <sub>16</sub> | Reserved (1)                                 | 0FF916             | ROM correction address 1 low-order register (RCA1L)       |
| FEA <sub>16</sub> | Reserved (1)                                 | 0FFA <sub>16</sub> |                                                           |
| FEB <sub>16</sub> | Reserved (1)                                 |                    | ROM correction address 2 low-order register (RCA2L)       |
| FEC <sub>16</sub> | Reserved (1)                                 |                    | ROM correction enable register (RCR)                      |
| FED <sub>16</sub> | Reserved (1)                                 |                    | Reserved(1)                                               |
| FEE16             |                                              | 0FFE16             |                                                           |
| FEF16             | Reserved (1)                                 |                    |                                                           |
| r⊏F16             | Reserved (1)                                 | 0FFF16             | Reserved (1)                                              |

Fig. 10 Memory map of special function register (SFR)

### I/O/PORTSheet4U.com

### Direction Registers

The I/O ports P0–P6 have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, each pin can be set to be input port or output port.

When "0" is written to the bit of the direction register, the corresponding pin becomes an input pin. As for ports P0–P2, when "1" is written to the bit of the direction register and the segment output disable register, the corresponding pin becomes an output pin. As for ports P3–P6, when "1" is written to the bit of the direction register, the corresponding pin becomes an output pin.

If data is read from a pin set to output, the value of the port latch is read, not the value of the pin itself. However, when peripheral output (RTP1, RTP0, TXOUT1, T4OUT, T3OUT, T2OUT/CKOUT, OOUT0, and OOUT1) is selected, the output value is read. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

# • Pull-up Control

Each individual bit of ports P0–P2 can be pulled up with a program by setting direction registers and segment output disable registers 0 to 2 (addresses 0FF416 to 0FF616).

The pin is pulled up by setting "0" to the direction register and "1" to the segment output disable register.

By setting the PULL register (addresses 0FF016), ports P3-P6 can control pull-up with a program.

However, the contents of PULL register do not affect ports programmed as the output ports.



Fig. 11 Structure of ports P0 to P2



Fig. 12 Structure of PULL register and segment output disable register

Table 8 List of I/O port function

| Pin                                                               | Name    | Input/Output                     | I/O format                                         | Non-por                                        | t function                                         | Related SFRs                                                                                                 | Ref. No.                     |
|-------------------------------------------------------------------|---------|----------------------------------|----------------------------------------------------|------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------|
| P00/SEG0/(KW4)-<br>P03/SEG3/(KW7)                                 | Port P0 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    | LCD segment output                             | Key input<br>(key-on wakeup)<br>interrupt input    | Segment output disable register 0                                                                            | (1)                          |
| P04/SEG4-<br>P07/SEG7                                             |         |                                  |                                                    |                                                |                                                    |                                                                                                              | (2)                          |
| P10/SEG8-<br>P17/SEG15                                            | Port P1 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    |                                                |                                                    | Segment output disable register 1                                                                            |                              |
| P20/SEG16-<br>P25/SEG21<br>P26/SEG22/VL1                          | Port P2 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    |                                                | LCD power                                          | Segment output disable register 2                                                                            |                              |
| P27/SEG23/VL2                                                     |         |                                  |                                                    |                                                | input                                              |                                                                                                              |                              |
| P30/SRDY2/(LED0) P31/SCLK2/(LED1) P32/TXD2/(LED2) P33/RXD2/(LED3) | Port P3 | Input/Output,<br>individual bits | CMOS compatible input level<br>CMOS 3-state output | Serial I/O2 func                               | tion I/O                                           | PULL register<br>Serial I/O2 control<br>register<br>Serial I/O2 status<br>register<br>UART2 control register | (3)<br>(4)<br>(5)<br>(6)     |
| P34/INT2/(LED4)                                                   |         |                                  |                                                    | External interru                               | pt input                                           | PULL register<br>Interrupt edge selection<br>register                                                        | (7)                          |
| P35/Txout1/(LED5)                                                 |         |                                  |                                                    | Timer X output                                 |                                                    | PULL register                                                                                                | (8)                          |
| P36/T2OUT/CKOUT<br>/(LED6)                                        |         |                                  |                                                    | Timer 2 output                                 | Clock output                                       | Timer X mode register<br>Timer 12 mode register<br>Clock output control<br>register                          | (9)                          |
| P37/CNTR0/TXOUT2<br>/(LED7)                                       |         |                                  |                                                    | Timer X function                               |                                                    | PULL register<br>Timer X mode register                                                                       | (10)                         |
| P40/OOUT0/AN0<br>P41/OOUT1/AN1                                    | Port P4 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    |                                                | Oscillation external output pins                   | PULL register AD control register Oscillation output control register                                        | (13)                         |
| P42/AN2/ADKEY<br>P43/AN3-P45/AN5                                  |         |                                  |                                                    | A/D conversion                                 | input                                              | PULL register AD control register                                                                            | (11)<br>(12)                 |
| P46/RTP0/AN6<br>P47/RTP1/AN7                                      |         |                                  |                                                    |                                                | Real time port function output                     | PULL register AD control register Timer Y mode register                                                      | (13)                         |
| P50/INT0<br>P51/INT1                                              | Port P5 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    | External interru                               | pt input                                           | PULL register<br>Interrupt edge selection<br>register                                                        | (7)                          |
| P52/T3OUT/PWM0<br>P53/T4OUT/PWM1                                  |         |                                  |                                                    | Timer 3 output<br>Timer 4 output<br>PWM output |                                                    | PULL register<br>Timer 34 mode register                                                                      | (9)                          |
| P54/RxD1/(KW0) P55/TxD1/(KW1) P56/ScLk1/(KW2) P57/SRDY1/(KW3)     |         |                                  |                                                    | Serial I/O1<br>function I/O                    | Key input<br>(key-on<br>wakeup)<br>interrupt input | PULL register Serial I/O1 control register Serial I/O1 status register UART1 control register                | (14)<br>(15)<br>(16)<br>(17) |
| P60/CNTR1                                                         | Port P6 | Input/Output, individual bits    | CMOS compatible input level CMOS 3-state output    | Timer Y function input                         |                                                    | PULL register<br>Timer Y mode register                                                                       | (7)                          |
| P61/Xcin                                                          | 1       | airiadai bilo                    | SOO O State Output                                 | Sub-clock oscillation circuit                  |                                                    | PULL register                                                                                                | (18)                         |
| P62/XCOUT                                                         | 1       |                                  |                                                    | 2.30030                                        |                                                    | CPU mode register                                                                                            | (19)                         |
| COMo -COM3                                                        | Common  | Output                           | LCD common output                                  | 1                                              |                                                    | LCD mode register                                                                                            | (20)                         |

Notes 1: For details of how to use double/triple function ports as function I/O ports, refer to the applicable sections.

2: Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction.

When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate.

www DataSheet4U com



Fig. 13 Port block diagram (1)

(7) Ports P34, P50, P51, P60 (8) Port P35 Pull-up control Pull-up control Direction Direction register register -0 Data bus-► Port latch Port latch Pulse output mode CNTR<sub>1</sub> interrupt input INT<sub>0</sub>-INT<sub>2</sub> interrupt input Timer X output (9) Ports P36, P52, P53 (10) Ports P37 Pull-up control Pull-up control Direction register Direction Data bus ► Port latch Data bus-Port latch Port/Timer output selection Port/Timer output selection Timer output/PWM output Timer output Timer output/System clock  $\phi$  output CNTR₀ interrupt input◀ (12) Ports P43-P45 (11) Ports P42 Pull-up control Pull-up control Direction Direction register register Data bus Port latch Data bus Port latch ADKEY enable bit Analog input pin selection bit A-D conversion input ◀ A-D conversion input ◀ Analog input pin selection bit (14) Port P54 (13) Ports P40, P41, P46, P47 Pull-up control Pull-up control Serial I/O enable bit\_ Receive enable bit Direction Direction register register

Fig. 14 Port block diagram (2)

Oscillation output control bit/ Real time control bit Oscillation output/ Data for real time port

Data bus

Port latch

A-D conversion input ◀

Analog input pin selection bit

Data bus-

Port latch

Key-on wakeup interrupt input ◀

Serial I/O input ◀

-Key input control

(16) Port P56 (15) Port P55 Serial I/O synchronous clock selection bit Serial I/O enable bit Pull-up control Pull-up control P55/TxD1 P-channel output disable bit-Serial I/O mode selection bit-Serial I/O enable bit. Serial I/O enable bit Transmit enable bit Direction register Direction register Data bus-► Port latch Data bus-Port latch Serial I/O output Serial I/O clock output Serial I/O clock input◀ Key-on wakeup interrupt input ◀ Key input control Key-on wakeup interrupt input ◀ -Key input control (18) Port P61 (17) Port P57 Xc oscillation enabled + Pull-up control Serial I/O mode selection bit -Pull-up control Serial I/O enable bit Xc oscillation enabled SRDY1 output enable bit Direction Direction register Data bus Port latch Data bus-Port latch Serial I/O ready output Sub-clock generation circuit input ◀ Key-on wakeup interrupt input ← Key input control (19) Port P62 (20) COM<sub>0</sub>-COM<sub>3</sub> Xc oscillation enabled + Pull-up control Xc oscillation enabled Direction register VL2 Gate input signal of each gate depends → Port latch Data bus on the duty ratio and bias values. Oscillator Port P61 Xc oscillation enabled

Fig. 15 Port block diagram (3)

# Termination of unused pins

• Termination of common pins

Select an input port or an output port and follow I/O ports:

each processing method.

In addition, it is recommended that related registers be overwritten periodically to prevent

malfunctions, etc.

Output ports: Open.

Input ports: If the input level become unstable, through current

flow to an input circuit, and the power supply

current may increase.

Especially, when expecting low consumption current (at STP or WIT instruction execution etc.), pull-up or pull-down input ports to prevent through current (built-in resistor can be used).
We recommend processing unused pins through a resistor which can secure IOH(avg) or IOL(avg). Because, when an I/O port or a pin which have an output function is selected as an input port, it may operate as an output port by incorrect operation etc.

Table 9 Termination of unused pins

| Pin                                | Termination 1                                                               | Termination 2                                                                        | Termination 3                         |
|------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|
| P00/SEG0/(KW4)-P07/SEG7            | I/O port                                                                    | When selecting SEG output, open.                                                     | -                                     |
| P10/SEG8-P17/SEG15                 | 1                                                                           |                                                                                      |                                       |
| P20/SEG16-P27/SEG23/VL2            |                                                                             |                                                                                      |                                       |
| P30/SRDY2/(LED0),                  | 1                                                                           | When selecting SRDY function,                                                        | -                                     |
| P57/SRDY1/(KW3)                    | ]                                                                           | perform termination of output port.                                                  |                                       |
| P31/Sclk2/(LED1),                  |                                                                             | When selecting external clock input,                                                 | When selecting internal clock output, |
| P56/Sclk1/(KW2)                    | 1                                                                           | perform termination of input port.                                                   | perform termination of output port.   |
| P32/TxD2/(LED2),<br>P55/TxD1/(KW1) |                                                                             | When selecting TxD function, perform termination of output port.                     | _                                     |
| P33/RxD2/(LED3),                   | 1                                                                           | When selecting RxD function,                                                         | -                                     |
| P54/RxD1/(KW0)                     |                                                                             | perform termination of input port.                                                   |                                       |
| P34/INT2/(LED4)                    |                                                                             | When selecting INT function, perform termination of input port.                      | -                                     |
| P35/Txout1/(LED5)                  |                                                                             | When selecting Txout function, perform termination of output port.                   | -                                     |
| P36/T2OUT/CKOUT/(LED6)             |                                                                             | When selecting T20UT function or CKOUT function, perform termination of output port. | -                                     |
| P37/CNTR0/Txout2/(LED7)            |                                                                             | When selecting Txout function, perform termination of output port.                   | -                                     |
| P40/OOUT0/AN0,                     | 1                                                                           | When selecting AN function, these                                                    | When selecting oscillation output,    |
| P41/Oout1/AN1                      |                                                                             | pins can be opened. (A/D conversion                                                  | perform termination of output port.   |
| P42/AN2/ADKEY                      |                                                                             | result cannot be guaranteed.)                                                        | When selecting ADKEY function,        |
|                                    | 4                                                                           |                                                                                      | pull-up this pin through a resistor.  |
| P43/AN3-P47/RTP1/AN7               | 4                                                                           | NATIONAL DISTRIBUTION OF                                                             | _                                     |
| P50/INT0,<br>P51/INT1              |                                                                             | When selecting INT function, perform termination of input port.                      | _                                     |
| P52/T3OUT/PWM0,                    | 1                                                                           | When selecting PWM, T30UT, or T40UT                                                  | =                                     |
| P53/T40UT/PWM1                     |                                                                             | function, perform termination of output port.                                        |                                       |
| P60/CNTR1                          |                                                                             | When selecting CNTR input function, perform termination of input port.               | _                                     |
| P61/Xcin,                          | 1                                                                           | Do not select XCIN-XCOUT oscillation                                                 | -                                     |
| P62/XCOUT                          |                                                                             | function by program.                                                                 |                                       |
| VL3                                | Set the VL3 connect bit to "1" and apply a Vcc level voltage to VL3 pin.    | Set the VL3 connect bit to "0" and leave the VL3 pin open.                           | _                                     |
| COM0-COM3                          | Open                                                                        | -                                                                                    | -                                     |
| AVss                               | Connect to Vss                                                              | -                                                                                    | -                                     |
| VREF                               | Connect to Vcc                                                              | -                                                                                    | -                                     |
| Xin                                | When only on-chip oscillator is used, connect to Vcc through a resistor.    | -                                                                                    | -                                     |
| Хоит                               | When external clock is input or when only on-chip oscillator is used, open. | _                                                                                    | -                                     |

### INTERRUPTS:t4U.com

The 38D2 Group interrupts are vector interrupts with a fixed priority scheme, and generated by 16 sources among 18 sources: 6 external, 11 internal, and 1 software.

The interrupt sources, vector addresses(1), and interrupt priority are shown in Table 10.

Each interrupt except the BRK instruction interrupt has the interrupt request bit and the interrupt enable bit. These bits and the interrupt disable flag (I flag) control the acceptance of interrupt requests. Figure 16 shows an interrupt control diagram.

An interrupt requests is accepted when all of the following conditions are satisfied:

| Interrupt disable flag  | "0" |
|-------------------------|-----|
| • Interrupt request bit | "1" |
| Interrupt enable bit    | "1" |

Though the interrupt priority is determined by hardware, priority processing can be performed by software using the above bits and flag.

Table 10 Interrupt vector addresses and priority

| Interrupt Source             | Priority | Vector Addresses <sup>(1)</sup> |                    | Interrupt Request Generating                                                 | Demonto                                                                           |
|------------------------------|----------|---------------------------------|--------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
|                              |          | High                            | Low                | Conditions                                                                   | Remarks                                                                           |
| Reset (2)                    | 1        | FFFD16                          | FFFC16             | At reset                                                                     | Non-maskable                                                                      |
| INT <sub>0</sub>             | 2        | FFFB16                          | FFFA <sub>16</sub> | At detection of either rising or falling edge of INTo input                  | External interrupt (active edge selectable)                                       |
| INT <sub>1</sub>             | 3        | FFF9 <sub>16</sub>              | FFF8 <sub>16</sub> | At detection of either rising or falling edge of INT1 input                  | External interrupt (active edge selectable)                                       |
| INT <sub>2</sub>             | 4        | FFF7 <sub>16</sub>              | FFF616             | At detection of either rising or falling edge of INT2 input                  | Valid when INT2 interrupt is selected External interrupt (active edge selectable) |
| Key input<br>(key-on wakeup) |          |                                 |                    | At falling of ports P00–P03, P54–P57 input logical level AND                 | Valid when key input interrupt is selected<br>External interrupt (falling valid)  |
| CNTR <sub>0</sub>            | 5        | FFF516                          | FFF4 <sub>16</sub> | At detection of either rising or falling edge of CNTRo input                 | External interrupt (active edge selectable)                                       |
| Timer X                      | 6        | FFF3 <sub>16</sub>              | FFF2 <sub>16</sub> | At timer X underflow                                                         |                                                                                   |
| Timer 1                      | 7        | FFF1 <sub>16</sub>              | FFF0 <sub>16</sub> | At timer 1 underflow                                                         | Valid when timer 1 interrupt is selected                                          |
| Timer 2                      | 8        | FFEF16                          | FFEE16             | At timer 2 underflow                                                         | Valid when timer 2 interrupt is selected                                          |
| Timer 3                      | 9        | FFED <sub>16</sub>              | FFEC <sub>16</sub> | At timer 3 underflow                                                         | Valid when timer 3 interrupt is selected                                          |
| Timer 4                      | 10       | FFEB <sub>16</sub>              | FFEA <sub>16</sub> | At timer 4 underflow                                                         | Valid when timer 4 interrupt is selected                                          |
| Serial I/O1 receive          | 11       | FFE9 <sub>16</sub>              | FFE816             | At completion of serial I/O1 data receive                                    | Valid only when serial I/O1 is selected                                           |
| Serial I/O1 transmit         | 12       | FFE7 <sub>16</sub>              | FFE616             | At completion of serial I/O1 transmit shift or transmit buffer is empty      | Valid only when serial I/O1 is selected                                           |
| Serial I/O2 receive          | 13       | FFE516                          | FFE416             | At completion of serial I/O2 data receive                                    | Valid only when serial I/O2 is selected                                           |
| Serial I/O2 transmit         | 14       | FFE316                          | FFE2 <sub>16</sub> | At completion of serial I/O2 data transmit shift or transmit buffer is empty | Valid only when serial I/O2 is selected                                           |
| Timer Y                      | 15       | FFE116                          | FFE016             | At timer Y underflow                                                         |                                                                                   |
| CNTR <sub>1</sub>            |          |                                 |                    | At detection of either rising or falling edge of CNTR1 input                 | External interrupt (active edge selectable)                                       |
| A/D conversion               | 16       | FFDF16                          | FFDE16             | At completion of A/D conversion                                              | Valid when A/D interrupt is selected                                              |
| BRK instruction              | 17       | FFDD16                          | FFDC16             | At BRK instruction execution                                                 | Non-maskable software interrupt                                                   |

Notes 1: Vector addresses contain interrupt jump destination addresses.

<sup>2:</sup>Reset function in the same way as an interrupt with the highest priority.

www.DataSheet4U.com



Fig. 16 Interrupt control

### • Interrupt Disable Flag

The interrupt disable flag is assigned to bit 2 of the processor status register. This flag controls the acceptance of all interrupt requests except for the BRK instruction. When this flag is set to "1", the acceptance of interrupt requests is disabled. When it is set to "0", acceptance of interrupt requests is enabled. This flag is set to "1" with the SEI instruction and set to "0" with the CLI instruction.

When an interrupt request is accepted, the contents of the processor status register are pushed onto the stack while the interrupt disable flag remains set to "0". Subsequently, this flag is automatically set to "1" and multiple interrupts are disabled. To use multiple interrupts, set this flag to "0" with the CLI instruction within the interrupt processing routine.

The contents of the processor status register are popped off the stack with the RTI instruction.

# • Interrupt Request Bits

Once an interrupt request is generated, the corresponding interrupt request bit is set to "1" and remains "1" until the request is accepted. When the request is accepted, this bit is automatically set to "0".

Each interrupt request bit can be set to "0", but cannot be set to "1", by software.

### • Interrupt Enable Bits

The interrupt enable bits control the acceptance of the corresponding interrupt requests. When an interrupt enable bit is set to "0", the acceptance of the corresponding interrupt request is disabled. If an interrupt request occurs in this condition, the corresponding interrupt request bit is set to "1", but the interrupt request is not accepted. When an interrupt enable bit is set to "1", acceptance of the corresponding interrupt request is enabled. Each interrupt enable bit can be set to "0" or "1" by software. The interrupt enable bit for an unused interrupt should be set to "0".

### • Interrupt Source Selection

Any of the following combinations can be selected by the interrupt edge selection register  $(003A_{16})$ .

- INT2 or key input
- Timer Y or CNTR1

www.DataSheet4U.com



Fig. 17 Structure of interrupt-related registers

### Interrupt Request Generation, Acceptance, and Handling

Interrupts have the following three phases.

(i) Interrupt Request Generation

An interrupt request is generated by an interrupt source (external interrupt signal input, timer underflow, etc.) and the corresponding request bit is set to "1".

(ii) Interrupt Request Acceptance

Based on the interrupt acceptance timing in each instruction cycle, the interrupt control circuit determines acceptance conditions (interrupt request bit, interrupt enable bit, and interrupt disable flag) and interrupt priority levels for accepting interrupt requests. When two or more interrupt requests are generated simultaneously, the highest priority interrupt is accepted. The value of interrupt request bit for an unaccepted interrupt remains the same and acceptance is determined at the next interrupt acceptance timing point.

(iii) Handling of Accepted Interrupt Request The accepted interrupt request is processed.

Figure 18 shows the time up to execution in the interrupt routine, and Figure 19 shows the interrupt sequence.

Figure 20 shows the timing of interrupt request generation, interrupt request bit, and interrupt request acceptance.

# Interrupt Handling Execution

When interrupt handling is executed, the following operations are performed automatically.

- (1) Once the currently executing instruction is completed, an interrupt request is accepted.
- (2) The contents of the program counters and the processor status register at this point are pushed onto the stack area in order from 1 to 3
  - 1. High-order bits of program counter (PCH)
  - 2. Low-order bits of program counter (PCL)
  - 3. Processor status register (PS)
- (3) Concurrently with the push operation, the jump address of the corresponding interrupt (the start address of the interrupt processing routine) is transferred from the interrupt vector to the program counter.
- (4) The interrupt request bit for the corresponding interrupt is set to "0". Also, the interrupt disable flag is set to "1" and multiple interrupts are disabled.
- (5) The interrupt routine is executed.
- (6) When the RTI instruction is executed, the contents of the registers pushed onto the stack area are popped off in the order from 3 to 1. Then, the routine that was before running interrupt processing resumes.

As described above, it is necessary to set the stack pointer and the jump address in the vector area corresponding to each interrupt to execute the interrupt processing routine.



Fig. 18 Time up to execution in interrupt routine



Fig. 19 Interrupt sequence

#### <Notes>aSheet4U.com

The interrupt request bit may be set to "1" in the following cases.

· When setting the external interrupt active edge

Related bits: INT0 interrupt edge selection bit (bit 0 of interrupt edge selection register

(address 003A16))

INT1 interrupt edge selection bit

(bit 1 of interrupt edge selection register)

INT2 interrupt edge selection bit

(bit 2 of interrupt edge selection register)

CNTR<sub>0</sub> activate edge switch bit

(bits 6 and 7 of timer X control register 1

(address 002E16))

CNTR1 activate edge switch bit (bits 6 of timer Y mode register

(address 003816))

 When switching the interrupt sources of an interrupt vector address where two or more interrupt sources are assigned Related bit: Timer Y/CNTR1 interrupt switch bit (bit 3 of interrupt edge selection register)

If it is not necessary to generate an interrupt synchronized with these settings, take the following sequence.

- (1) Set the corresponding enable bit to "0" (disabled).
- (2) Set the interrupt edge selection bit (the active edge switch bit) or the interrupt source bit.
- (3) Set the corresponding interrupt request bit to "0" after one or more instructions have been executed.
- (4) Set the corresponding interrupt enable bit to "1" (enabled).



Fig. 20 Timing of interrupt request generation, interrupt request bit, and interrupt acceptance

# Key input Interrupt (Key-on Wake-Up)

A key input interrupt request is generated by detecting the falling edge from any pin of ports P00–P03, P54–P57 that have been set to input mode. In other words, it is generated when AND of input level goes from "1" to "0". An example of using a key input

interrupt is shown in Figure 21, where an interrupt request is generated by pressing one of the keys consisted as an active-low key matrix which inputs to ports P54–P57.



Fig. 21 Connection example when using key input interrupt

A key input interrupt is controlled by the key input control register and port direction registers. When the key input interrupt is enabled, set "1" to the key input control register. A key input of any pin of ports P00–P03, P54–P57 that have been set to input mode is accepted.



Fig. 22 Structure of key input control register

TIMERS: aSheet4U.com

#### 8-Bit Timer

The 38D2 Group has four built-in 8-bit timers: timer 1, timer 2, timer 3, and timer 4.

Each timer has the 8-bit timer latch. All timers are downcounters.

When the timer reaches "0016", the contents of the timer latch is reloaded into the timer with the next count pulse. In this mode, the interrupt request bit corresponding to that timer is set to "1". The count can be stopped by setting the stop bit of each timer to



Fig. 23 Timer 1-4 block diagram

### Frequency Divider For Timer

Timer 1, timer 2, timer 3 and timer 4 have the frequency divider for the count source. The count source of the frequency divider is switched to XIN, XCIN, or the on-chip oscillator OCO divided by 4 in the on-chip oscillator mode by the CPU mode register. The frequency divider is controlled by each timer division ratio selection bit. The division ratio can be selected from as follows; 1/1, 1/2, 1/16, 1/256 of f(XIN), f(XCIN) or f(OCO)/4. Switch the frequency division or count source\* while the timer count is stopped.

\*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (on-chip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.

### • Timer 1, Timer 2

The count source for timer 1 and timer 2 can be set using the timer 12 mode register. XCIN may be selected as the count source. If XCIN is selected, count operation is possible regardless of whether or not the XIN input oscillator or the on-chip oscillator is operating. In addition, the timer 12 mode register can be used to output from the P36/T2OUT pin a signal to invert the polarity every time timer 2 underflows.

At reset, all bits of the timer 12 mode register are set to "0", timer 1 is set to "FF16", and timer 2 is set to "0116".

When executing the STP instruction, previously set the wait time at return.

### • Timer 3, Timer 4

The count sources of timer 3 and timer 4 can be selected by setting the timer 34 mode register. Also, by the timer 34 mode register, each time timer 3 or timer 4 underflows, the signal of which polarity is inverted can be output from P52/T3OUT pin or P53/T4OUT pin.

### • Timer 3 PWMo Mode, Timer 4 PWM1 Mode

A PWM rectangular waveform corresponding to the 10-bit accuracy can be output from the P52/PWM0 pin and P53/PWM1 pin by setting the timer 34 mode register and PWM01 register (refer to Figure 24).

One output pulse is the short interval. Four output pulses are the long interval. The "n" is the value set in the timer 3 (address 002216) or the timer 4 (address 002316). The "ts" is one period of timer 3 or timer 4 count source. "H" width of the short interval is obtained by n  $\times$  ts.

However, in the long interval, "H" width of output pulse is extended for ts which is set by the PWM01 register (address 002416).

#### <Notes on Timer 1 to Timer 4>

# (1) Timer 3 PWMo Mode, Timer 4 PWM1 Mode

 When PWM output is suspended after starting PWM output, depending on the level of the output pulse at that time to resume an output, the delay of the one section of the short interval may be needed.

Stop at "H": No output delay

Stop at "L": Output is delayed time of  $256 \times ts$ 

- In the PWM mode, the follows are performed every cycle of the long interval  $(4 \times 256 \times ts)$ .
  - Generation of timer 3, timer 4 interrupt requests
  - Update of timer 3, timer 4

# (2) Write to Timer 2, Timer 3, Timer 4

When writing to the latch only, if the write timing to the reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. In this time, counting is stopped during writing to the reload latch.



Fig. 24 Waveform of PWM0 and PWM1



Fig. 25 Structure of timer 1 to timer 4 related registers

# 16-bit Timereet4U.com

Read and write operation on 16-bit timer must be performed for both high and low-order bytes. When reading a 16-bit timer, read the high-order byte first. When writing to a 16-bit timer, write the low-order byte first. The 16-bit timer cannot perform the correct operation when reading during the write operation, or when writing during the read operation.



Fig. 26 Timer X block diagram

### Frequency Divider For Timer

Each timer X and timer Y have the frequency dividers for the count source. The count source of the frequency divider is switched to XIN, XCIN, or the on-chip oscillator OCO divided by 4 in the on-chip oscillator mode by the CPU mode register. The division ratio of each timer can be controlled by each timer division ratio selection bit. The division ratio can be selected from as follows:

1/1, 1/2, 1/16, 1/256 of f(XIN), f(XCIN) or f(OCO)/4.

Switch the frequency division or count source\* while the timer count is stopped.

\*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (on-chip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.

### • Timer X

The count source for timer X can be set using the timer X mode register. XCIN may be selected as the count source. If XCIN is selected, count operation is possible regardless of whether or not the XIN input oscillator or the on-chip oscillator is operating.

The timer X operates as down-count. When the timer contents reach "000016", an underflow occurs at the next count pulse and the timer latch contents are reloaded. After that, the timer continues countdown. When the timer underflows, the interrupt request bit corresponding to the timer X is set to "1".

Six operating modes can be selected for timer X by the timer X mode register and timer X control register.

### (1) Timer Mode

The count source can be selected by setting the timer X mode register. In this mode, timer X operates as the 18-bit counter by setting the timer X register (extension).

### (2) Pulse Output Mode

Pulses of which polarity is inverted each time the timer underflows are output from the TXOUT1 pin. Except for that, this mode operates just as in the timer mode.

When using this mode, set the port sharing the TXOUT1 pin to output mode.

# (3) IGBT Output Mode

After dummy output from the TXOUT1 pin, count starts with the INT0 pin input as a trigger. In the case that the timer X output 1 active edge switch bit is "0", when the trigger is detected or the timer X underflows, "H" is output from the TXOUT1 pin. And then, when the count value corresponds with the compare register 1 value, the TXOUT1 output becomes "L".

After noise is cleared by noise filters, judging continuous 4-time same levels with sampling clocks to be signals, the INTo signal can use 4 types of delay time by a delay circuit.

When using this mode, set the port sharing the INT0 pin to input mode and set the port sharing the pin used as TXOUT1 or TXOUT2 function to output mode.

When the timer X output control bit 1 or 2 of the timer X control register is set to "1", the timer X count stop bit is fixed to "1" forcibly by the interrupt signal of INT1 or INT2. And then, the TXOUT1 output and TXOUT2 output can be set to "L" forcibly at the same time that the timer X stops counting.

Do not write "1" to the timer X register (extension) when using the IGBT output mode.

### (4) PWM Mode

IGBT dummy output, an external trigger with the INT0 pin and output control with pins INT1 and INT2 are not used. Except for those, this mode operates just as in the IGBT output mode.

The period of PWM waveform is specified by the timer X set value. In the case that the timer X output 1 active edge switch bit is "0", the "H" interval is specified by the compare register 1 set value. In the case that the timer X output 2 active edge switch bit is "0", the "H" interval is specified by the compare registers 2 and 3 set values.

When using this mode, set the port sharing the pin used as TXOUT1 or TXOUT2 function to output mode.

Do not write "1" to the timer X register (extension) when using the PWM mode.

### (5) Event Counter Mode

The timer counts signals input through the CNTR0 pin. In this mode, timer X operates as the 18-bit counter by setting the timer X register (extension). When using this mode, set the port sharing the CNTR0 pin to input mode.

In this mode, the window control can be performed by the timer 1 underflow. When the bit 5 (data for control of event counter window) of the timer X mode register is set to "1", counting is stopped at the next timer 1 underflow. When the bit is set to "0", counting is restarted at the next timer 1 underflow.

# (6) Pulse Width Measurement Mode

In this mode, the count source is the output of frequency divider for timer. In this mode, timer X operates as the 18-bit counter by setting the timer X register (extension). When the bit 6 of the CNTR0 active edge switch bits is "0", counting is executed during the "H" interval of CNTR0 pin input. When the bit is "1", counting is executed during the "L" interval of CNTR0 pin input. When using this mode, set the port sharing the CNTR0 pin to input mode.

Also, set to enable ("0") the data for control of event counter window (bit 5 of timer X mode register (address 002D16)).



Fig. 27 Waveform of PWM/IGBT

#### <Notes on Timer X>

# (1) Write Order to Timer X

• In the timer mode, pulse output mode, event counter mode and pulse width measurement mode, write to the following registers in the order as shown below;

the timer X register (extension),

the timer X register (low-order),

the timer X register (high-order).

Do not write to only one of them.

When the above mode is set and timer X operates as the 16-bit counter, if the timer X register (extension) is never set after reset is released, setting the timer X register (extension) is not required. In this case, write the timer X register (low-order) first and the timer X register (high-order). However, once writing to the timer X register (extension) is executed, note that the value is retained to the reload latch.

- Write to the timer X register by the 16-bit unit. Do not read the timer X register while write operation is performed. If the write operation is not completed, normal operation will not be performed.
- In the IGBT output and PWM modes, do not write "1" to the timer X register (extension). Also, when "1" is already written to the timer X register, be sure to write "0" to the register before using.

Write to the following registers in the order as shown below; the compare registers 1, 2, 3 (high- and low-order),

the timer X register (extension),

the timer X register (low-order),

the timer X register (high-order).

It is possible to use whichever order to write to the compare registers 1, 2, 3 (high- and low-order). However, write both the compare registers 1, 2, 3 and the timer X register at the same time

For the compare registers, set a value less than the setting value in the timer X register. Also, do not set "0016".

### (2) Read Order to Timer X

• In all modes, read the following registers in the order as shown

the timer X register (extension),

the timer X register (high-order),

the timer X register (low-order).

When reading the timer X register (extension) is not required. read the timer X register (high-order) first and the timer X register (low-order).

Read order to the compare registers 1, 2, 3 is not specified.

• Read from the timer X register by the 16-bit unit. Do not write to the timer X register while read operation is performed. If the read operation is not completed, normal operation will not be performed.

# (3) Write to Timer X

• Which write control can be selected by the timer X write control bit (b3) of the timer X mode register (address 2D16), writing data to both the latch and the timer at the same time or writing data only to the latch. When writing a value to the timer X address to write to the latch only, the value is set into the reload latch and the timer is updated at the next underflow. After reset release, when writing a value to the timer X address, the value is set into the timer and the timer latch at the same time, because they are written at the same time.

When writing to the latch only, if the write timing to the highorder reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. In this time, counting is stopped during writing to the high-order reload latch.

- Switch the frequency division or count source\* while the timer count is stopped.
- \*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (onchip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.



# (4) Set of Timer X Mode Register

Set the write control bit of the timer X mode register to "1" (write to the latch only) when setting the IGBT output and PWM modes.

Output waveform simultaneously reflects the contents of both registers at the next underflow after writing to the timer X register (high-order).

# (5) Output Control Function of Timer X

• When using the output control function (INT1 and INT2) in the IGBT output mode, set the levels of INT1 and INT2 to "H" in the falling edge active or to "L" in the rising edge active before switching to the IGBT output mode.

# (6) Switch of CNTR<sub>0</sub> Active Edge

• When the CNTR0 active edge switch bits are set, at the same time, the interrupt active edge is also affected.

When the pulse width is measured, set the bit 7 of the CNTR<sub>0</sub> active edge switch bits to "0".

# (7) When Timer X Pulse Width Measurement Mode Used

When timer X pulse width measurement mode is used, enable the event counter wind control data (bit 5 of timer X mode register (address 002D16)) by setting to "0".

<Reason>

If the event counter window control data (bit 5 of timer X mode register (address 002D16)) is set to "1" (disabled) to enable/disable the CNTR0 input, the input is not accepted after the timer 1 underflow.



Fig. 28 Structure of timer X related registers



Fig. 29 Block diagram of timer Y

# • Timer Y

Timer Y is a 16-bit timer. The timer Y count source can be selected by setting the timer Y mode register. XCIN can be selected as the count source. When XCIN is selected as the count source, counting can be performed regardless of XIN oscillation or on-chip oscillator oscillation.

Four operating modes can be selected for timer Y by the timer Y mode register. Also, the real time port can be controlled.

# (1) Timer Mode

The timer Y count source can be selected by setting the timer Y mode register.

# (2) Period Measurement Mode

The interrupt request is generated at rising or falling edge of CNTR1 pin input signal. Simultaneously, the value in timer Y latch is reloaded in timer Y and timer Y continues counting. Except for that, this mode operates just as in the timer mode.

The timer value just before the reloading at rising or falling of CNTR1 pin input is retained until the timer Y is read once after the reload.

The rising or falling timing of CNTR1 pin input is found by CNTR1 interrupt. When using this mode, set the port sharing the CNTR1 pin to input mode.

# (3) Event Counter Mode

The timer counts signals input through the CNTR1 pin. Except for that, this mode operates just as in the timer mode. When using this mode, set the port sharing the CNTR1 pin to input mode.

# (4) Pulse Width HL Continuously Measurement Mode

The interrupt request is generated at both rising and falling edges of CNTR1 pin input signal. Except for that, this mode operates just as in the period measurement mode. When using this mode, set the port sharing the CNTR1 pin to input mode.

# (5) Real Time Port Control

When the real time port function is valid, data for the real time port is output from ports P46 and P47 each time the timer Y underflows.

(However, if the real time port control bits are changed from "002" to "112" after both data for real time ports are set, data are output independent of the timer Y operation.) When either or both data for real time ports are changed while the real time port function is valid, the changed data is output at the next underflow of timer Y.

When switching the setting of the real time port control bits between valid and invalid, write to the timer Y mode register in byte units with the LDM or STA instruction so that both bits are switched at the same time. Also, before using this function, set the P46 and P47 port direction registers to output.

## <Notes on Timer Y>

# • CNTR1 Interrupt Active Edge Selection

CNTR1 interrupt active edge depends on the CNTR1 active edge switch bit. However, in pulse width HL continuously measurement mode, CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal regardless of the setting of CNTR1 active edge switch bit.

## • Timer Y Read/Write Control

• When reading from/writing to timer Y, read from/write to both the high-order and low-order bytes of timer Y. When the value is read, read the high-order bytes first and the low-order bytes next. When the value is written, write the low-order bytes first and the highorder bytes next.

Write to or read from the timer X register in 16-bit units. If reading from the timer Y register during write operation or writing to it during read operation is performed, normal operation will not be performed.

Which write control can be selected by the timer Y write control bit (b0) of the timer Y control register (address 003916), writing data to both the latch and the timer at the same time or writing data only to the latch. When writing a value to the timer Y address to write to the latch only, the value is set into the reload latch and the timer is updated at the next underflow. After reset release, when writing a value to the timer Y address, the value is set into the timer and the timer latch at the same time, because they are set to write at the same

When writing to the latch only, if the write timing to the highorder reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. In this time, counting is stopped during writing to the high-order reload latch.

• This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (onchip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.



Fig. 30 Structure of timer Y related registers

## SERIAL INTERFACE

## SERIAL I/O

The 38D2 Group has two 8-bit serial I/O (serial I/O1 and serial I/O2)

Serial I/O can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation.

# (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O mode can be selected by setting the serial I/O mode selection bit of the serial I/O control register to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB.



Fig. 31 Block diagram of clock synchronous serial I/O



Fig. 32 Operation of clock synchronous serial I/O function

# (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by setting the serial I/O mode selection bit of the serial I/O control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig. 33 Block diagram of UART serial I/O



Fig. 34 Operation of UART serial I/O function

# [Transmit|Buffer Register/Receive Buffer Register (TB1, RB1/TB2, RB2)]

The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

# [Serial I/O Status Register (SIO1STS, SIO2STS)]

The read-only serial I/O status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode. The receive buffer full flag (bit 1) is set to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O status register sets all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively) to "0". Writing "0" to the serial I/O enable bit SIOE (bit 7 of the serial I/O control register) also sets all the status flags to "0", including the error flags.

All bits of the serial I/O status register are set to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

# [Serial I/O Control Register (SIO1CON, SIO2CON)]

The serial I/O control register consists of eight control bits for the serial I/O function.

## [UART Control Register (UART1CON, UART2CON)]

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of the data transfer and one bit (bit 4) which is always valid and sets the output structure of the P55/TxD1 [P32/TxD2] pin.

# [Baud Rate Generator (BRG1, BRG2)]

The baud rate generator determines the baud rate for serial transfer.

The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator.

## <Notes on serial I/O>

When setting transmit enable bit of serial I/O to "1", the serial I/O transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronous with the transmission enabled, take the following sequence.

- (1) Set the serial I/O transmit interrupt enable bit to "0" (disabled).
- (2) Set the transmit enable bit to "1".
- (3) Set the serial I/O transmit interrupt request bit to "0" after 1 or more instructions have been executed.
- (4) Set the serial I/O transmit interrupt enable bit to "1" (enabled).



Fig. 35 Structure of serial I/O related registers

## A/D CONVERTER om

The 38D2 Group has a 10-bit A/D converter. The A/D converter performs successive approximation conversion. The 38D2 Group has the ADKEY function which perform A/D conversion of the "L" level analog input from the ADKEY pin automatically.

## [AD Conversion Register (ADL, ADH)]

One of these registers is a high-order register, and the other is a low-order register. The high-order 8 bits of a conversion result is stored in the AD conversion register (high-order) (address 001716), and the low-order 2 bits of the same result are stored in bit 7 and bit 6 of the AD conversion register (low-order) (address 001616).

During A/D conversion, do not read these registers.

Also, the connection between the resistor ladder and reference voltage input pin (VREF) can be controlled by the VREF input switch bit (bit 0 of address 001616). When "1" is written to this bit, the resistor ladder is always connected to VREF. When "0" is written to this bit, the resistor ladder is disconnected from VREF except during the A/D conversion.

## [AD Control Register (ADCON)]

This register controls A/D converter. Bits 2 to 0 are analog input pin selection bits. Bit 3 is an AD conversion completion bit and "0" during A/D conversion. This bit is set to "1" upon completion of A/D conversion.

A/D conversion is started by setting "0" in this bit.

Bit 5 is the ADKEY enable bit. The ADKEY function is enabled by setting "1" to this bit. When this function is valid, the analog input pin selection bits are ignored. Also, when bit 5 is "1", do not set "0" to bit 3 by program.

## [Comparison Voltage Generator]

The comparison voltage generator divides the voltage between AVss and VREF, and outputs the divided voltages.

## [Channel Selector]

The channel selector selects one of the input ports P47/AN7–P40/AN0 and inputs it to the comparator.

# [Comparator and Control Circuit]

The comparator and control circuit compare an analog input voltage with the comparison voltage and store the result in the AD conversion register. When an A/D conversion is completed, the control circuit sets the AD conversion completion bit and the AD conversion interrupt request bit to "1".

The comparator is constructed linked to a capacitor. The conversion accuracy may be low because the change is lost if the conversion speed is not enough.

Accordingly, set f(XIN) to at least 500 kHz during A/D conversion in the XIN mode.

Also, do not execute the STP and WIT instructions during the  $A\!/D$  conversion.

In the low-speed mode and on-chip oscillator mode, there is no limit on the oscillation frequency because the on-chip oscillator is used as the A/D conversion clock. In the low-speed mode, on-chip oscillator starts oscillation automatically at the A/D conversion is executed and stops oscillation automatically at the A/D conversion is finished even though it is not oscillating.



Fig. 36 Block diagram of A/D converter



Fig. 37 Structure of AD control register

## **ADKEY function**

The ADKEY function is used to judge the analog input voltage input from the ADKEY pin. When the A/D converter starts operating after VIL  $(0.7 \times \text{Vcc-}0.5)$  or less is input, the event of analog voltage input can be judged with the A/D conversion interrupt.

This function can be used with the STP and WIT state.

As for the ADKEY function in 38D2 Group, the A/D conversion of analog input voltage immediately after starting ADKEY function is not performed.

Therefore, the A/D conversion result immediately after an ADKEY function is undefined. Accordingly, when the A/D conversion result of the analog input voltage input from the ADKEY pin is required, start the A/D conversion by program after the analog input pin corresponding to ADKEY is selected.

### ADKEY Selection

When the ADKEY pin is used, set the ADKEY selection bit to "1". The ADKEY selection bit is "0", just after the A/D conversion is started.

# ADKEY Enable

The ADKEY function is enabled by writing "1" to the ADKEY enable bit. Surely, in order to enable ADKEY function, set "1" to the ADKEY enable bit, after setting the ADKEY selection bit to "1"

When the ADKEY enable bit of the AD control register is "1", the analog input pin selection bits become invalid. Please do not write "0" in the AD conversion completion bit by the program during ADKEY enabled state.

## [ADKEY Control Circuit]

In order to obtain a more exact conversion result, by the A/D conversion with ADKEY, execute the following;

- set the input to the ADKEY pin into a steep falling waveform,
- stabilize the input voltage within 8 clock cycles (1 µs at f(XIN) = 8 MHz) after the input voltage is under VIL

The threshold voltage with an actual ADKEY pin is the voltage between VIH-VIL.

In order not to make ADKEY operation perform superfluously in a noise etc., in the state of the waiting for an input, set the voltage of an ADKEY pin to VIH (0.9VCC) or more.

When the following operations are performed, the A/D conversion operation cannot be guaranteed.

- When the CPU mode register is operated during A/D conversion operation,
- · When the AD conversion control register is operated during A/D conversion operation,
- When the STP or WIT instruction is executed during A/D conversion operation.

## LCD DRIVE CONTROL CIRCUIT

The 38D2 Group has the built-in Liquid Crystal Display (LCD) drive control circuit consisting of the following.

- · LCD display RAM
- · Segment output disable register
- · LCD mode register
- · Selector
- · Timing controller
- · Common driver
- Segment driver
- · Bias control circuit

A maximum of 24 segment output pins and 4 common output pins can be used.

Up to 96 pixels can be controlled for an LCD display. When the LCD enable bit is set to "1" after data is set in the LCD mode register, the segment output disable register, and the LCD display RAM, the LCD drive control circuit starts reading the display data automatically, performs the bias control and the duty ratio control, and displays the data on the LCD panel.

Maximum number of display pixels at each duty ratio Table 11

| Duty ratio | Maximum number of display pixels |
|------------|----------------------------------|
| 2          | 48 dots                          |
| 2          | or 8 segment LCD 6 digits        |
| 3          | 72 dots                          |
| 3          | or 8 segment LCD 9 digits        |
| 4          | 96 dots                          |
| 4          | or 8 segment LCD 12 digits       |



Fig. 38 Structure of LCD related registers

www DataSheet4U com



Fig. 39 Block diagram of LCD controller/driver

# Bias Control and Applied Voltage to LCD Power Input Pins

When the voltage is applied from the LCD power input pins (VL1–VL3), set the VL pin input selection bit (bit 5 of the LCD power control register) and VL3 connection bit (bit 6 of LCD power control register) to "1", apply the voltage value shown in Table 12 according to the bias value. In this case, SEG22 pin and SEG23 pin cannot be used.

Select a bias value by the bias control bit (bit 2 of the LCD mode register).

Table 12 Bias control and applied voltage to VL1-VL3

| Bias value | Voltage value                                  |
|------------|------------------------------------------------|
| 1/3 bias   | VL3 = VLCD<br>VL2 = 2/3 VLCD<br>VL1 = 1/3 VLCD |
| 1/2 bias   | VL3 = VLCD<br>VL2 = VL1 = 1/2 VLCD             |

Note:  $V_{\text{LCD}}$  is the maximum value of supplied voltage for the LCD panel.

# • Common Pin and Duty Ratio Control

The common pins (COM0–COM3) to be used are determined by duty ratio. Select duty ratio by the duty ratio selection bits (bits 0 and 1 of the LCD mode register). When reset is released, VCC voltage is output from the common pin.

Table 13 Duty ratio control and common pins used

| Duty  | Duty ratio s | election bits | Common nine used                    |
|-------|--------------|---------------|-------------------------------------|
| ratio | Bit 1        | Bit 0         | Common pins used                    |
| 2     | 0            | 1             | COM <sub>0</sub> , COM <sub>1</sub> |
| 3     | 1            | 0             | COM0-COM2                           |
| 4     | 1            | 1             | COM0-COM3                           |

Note: Unused common pin outputs the unselected waveform.

# Segment Signal Output Pin

The segment signal output pins (SEG0–SEG23) are shared with ports P0–P2. When these pins are used as the segment signal output pins, set the direction registers of the corresponding pins to "1", and set the segment output disable register to "0". Also, these pins are set to the input port after reset, the VCC voltage is output by the pull-up resistor.



Fig. 40 Example of circuit at each bias (at external power input)

## LCD Power Circuit

The LCD power circuit has the dividing resistor for LCD power which can be connected/disconnected with the LCD power control register.

To use the LCD, apply a voltage externally to the VL3 pin and set the VL3 connect bit to "1". An external voltage should be applied even if a voltage equivalent to VCC is used for the VL3 pin. When the LCD is not used, perform either of the following.

- Set the VL3 connect bit to "0" and leave the VL3 pin open.
- Set the VL3 connect bit to "1" and apply a VCC level to VL3 pin.



Fig. 41 Structure of LCD power control register



Fig. 42 VL block diagram

# LCD Display RAM

The 12-byte area of address 004016 to 004B16 is the designated RAM for the LCD display. When "1" is written to these addresses, the corresponding segments of the LCD display panel are turned on.

# LCD Drive Timing

For the LCD drive timing, type A or type B can be selected. The LCD drive timing is selected by the timing selection bit (bit 4 of LCD mode register).

Type A is selected by setting the LCD drive timing selection bit to "0", type B is selected by setting the bit to "1". Type A is selected after reset.

The LCDCK timing frequency (LCD drive timing) is generated internally and the frame frequency can be determined with the following equation;

$$f(LCDCK) = \frac{\text{(frequency of count source for LCDCK)}}{\text{(divider division ratio for LCD)}}$$

Frame frequency = 
$$\frac{f(LCDCK)}{duty\ ratio}$$

### <Notes>

- (1) When the STP instruction is executed, the following bits are set to "0";
  - LCD enable bit (bit 3 of LCD mode register)
  - Bits other than bit 6 of the LCD power control register. And the LCD panel turns off.
  - To make the LCD panel turn on after returning from the stop mode, set these bits to "1".
- (2) When the voltage is applied to VL1 to VL3 by using the external resistor, write "102" to dividing resistor for LCD power selection bits (RSEL) of the LCD power control register (address 003816).
- (3) When the LCD drive control circuit is used at VL3 = VCC, apply VCC to VL3 pin and write "1" to VL3 connection bit of the LCD power control register (address 003816).

| Bit<br>Address     | 7                 | 6    | 5          | 4                 | 3                 | 2    | 1        | 0                |
|--------------------|-------------------|------|------------|-------------------|-------------------|------|----------|------------------|
| 004016             |                   | SEC  | <br>21     |                   |                   | SEC  | <u> </u> |                  |
|                    |                   |      |            |                   | SEG <sub>0</sub>  |      |          |                  |
| 004116             |                   | SEC  | <b>3</b> 3 |                   | SEG <sub>2</sub>  |      |          |                  |
| 004216             |                   | SEC  | <b>3</b> 5 |                   | SEG4              |      |          |                  |
| 004316             |                   | SEC  | <b>3</b> 7 |                   | SEG <sub>6</sub>  |      |          |                  |
| 004416             |                   | SEC  | <b>3</b> 9 |                   | SEG8              |      |          |                  |
| 004516             | SEG11             |      |            |                   | SEG <sub>10</sub> |      |          |                  |
| 004616             | SEG13             |      |            |                   | SEG <sub>12</sub> |      |          |                  |
| 004716             | SEG <sub>15</sub> |      |            |                   | SEG14             |      |          |                  |
| 004816             | SEG17             |      |            | SEG <sub>16</sub> |                   |      |          |                  |
| 004916             | SEG19             |      |            | SEG <sub>18</sub> |                   |      |          |                  |
| 004A16             | SEG21             |      |            |                   | SEG20             |      |          |                  |
| 004B <sub>16</sub> | SEG23             |      |            |                   | SEG               | G22  |          |                  |
|                    | СОМ3              | COM2 | COM1       | COM <sub>0</sub>  | СОМ3              | COM2 | COM1     | COM <sub>0</sub> |

Fig. 43 LCD display RAM map



Fig. 44 LCD drive waveform (1/2 bias, type A)



Fig. 45 LCD drive waveform (1/3 bias, type A)



Fig. 46 LCD drive waveform (1/2 bias, type B)



Fig. 47 LCD drive waveform (1/3 bias, type B)

## **ROM CORRECTION FUNCTION**

A part of program in ROM can be corrected.

Set the start address of the corrected ROM data (i.e. an Op code address of the beginning instruction) to the ROM correction address high-order and low-order registers.

When the program is being executed and the value of the program counter matches with the set address value in the ROM correction address registers, the program is branched to the ROM correction vectors and then the correction program can be executed by setting it to the ROM correction vectors.

Use the JMP instruction (3-byte instruction) to return the main program from the correction program.

The correctable area is up to two. There are two vectors for ROM correction.

Also, ROM correction vector can be selected from the RAM area or ROM area by the ROM correction memory selection bit.

|          | RAM area<br>RC2 = "0" | ROM area<br>RC2 = "1"      |
|----------|-----------------------|----------------------------|
| Vector 1 | address 010016        | address F100 <sub>16</sub> |
| Vector 2 | address 012016        | address F120 <sub>16</sub> |

The ROM correction function is controlled by the ROM correction address 1 enable bit and ROM correction address 2 enable bit.

If the ROM correction function is not used, the ROM correction vector may be used as normal RAM/ROM. When using the ROM correction vector as normal RAM/ROM, make sure to set bits 1 and 0 in the ROM correction enable register to "0" (Disable).

## <Notes>

- 1. When using the ROM correction function, set the ROM correction address registers and then enable the ROM correction with the ROM correction enable register.
- 2. Do not set addresses other than the ROM area in the ROM correction address registers.
  - Do not set the same ROM correction addresses in both the ROM correction address registers 1 and ROM correction address registers 2.
- 3. It is necessary to contain the process for ROM correction in the program.



Fig. 48 ROM correction address register



Fig. 49 Memory map of M38D24G4



Fig. 50 Structure of ROM correction enable register

### WATCHDOG TIMER

The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit counter.

## Initial Value of Watchdog Timer

At reset or writing to the watchdog timer control register, each watchdog timer is set to "FF16". Instructions such as STA, LDM and CLB to generate the write signals can be used.

The written data in bits 7, 6 or 5 are not valid, and the above

Bits 7 to 5 can be rewritten only once after releasing reset. After rewriting it is disable to write any data to this bit. This bit becomes "0" after reset.

# Standard Operation of Watchdog Timer

The watchdog timer is in the stop state at reset and the watchdog timer starts to count down by writing an optional value in the watchdog timer control register. An internal reset occurs at an underflow of the watchdog timer. Then, reset is released after the reset release time is elapsed, the program starts from the reset vector address.

Normally, writing to the watchdog timer control register before an underflow of the watchdog timer is programmed. If writing to the watchdog timer control register is not executed, the watchdog timer does not operate.

When reading the watchdog timer control register is executed, the contents of the high-order 5-bit counter, the count source selection bit 2 (bit 5), the STP instruction function selection bit (bit 6), and the count source selection bit (bit 7) are read out.

# • Bit 6 of Watchdog Timer Control Register

- 1. When bit 6 of the watchdog timer control register is "0", the MCU enters the stop mode by execution of STP instruction. Just after releasing the stop mode, the watchdog timer restarts counting (Note 1). When executing the WIT instruction, the watchdog timer does not stop.
- 2. When bit 6 is "1", execution of STP instruction causes an internal reset. When this bit is set to "1" once, it cannot be rewritten to "0" by program. Bit 6 is "0" at reset.
- 3. The time until the underflow of the watchdog timer register after writing to the watchdog timer control register is executed is as follows (when the bit 7 of the watchdog timer control register is "0");
- 4. at XIN mode (f(XIN)) = 8 MHz: 32.768 ms
- 5. at low-speed mode (f(XCIN) = 32 KHz): 8.19s

## <Notes>

- 1. The watchdog timer continues to count even during the wait time set by timer 1 and timer 2 to release the stop state and in the wait mode. Accordingly, write to the watchdog timer control register to not underflow the watchdog timer in this time
- 2. When the on-chip oscillator is selected by the watchdog timer count source selection bit 2, the on-chip oscillator forcibly oscillates and it cannot be stopped. Also, in this time, set the STP instruction function selection bit to "1" at

Select "0" (\$OURCE) the watchdog timer count source selection bit 2 at the system which on-chip oscillator is stopped.



Block diagram of watchdog timer Fig. 51



Fig. 52 Structure of watchdog timer control register

## **CLOCK OUTPUT FUNCTION**

A system clock  $\phi$  can be output from I/O port P36. The triple function of I/O port, timer 2 output function and system clock  $\phi$  output function is performed by the clock output control register (address 0FF316) and the timer 2 output selection bit of the timer 12 mode register (address 002516).

In order to output a system clock  $\phi$  from I/O port P36, set the timer 2 output selection bit and bit 0 of the clock output control register to "1".

When the clock output function is selected, a clock is output while the direction register of port P36 is set to the output mode. P36 is switched to the port output or the output (timer 2 output and the clock output) except port at the cycle after the timer 2 output control bit is switched.



Fig. 53 Structure of clock output control register



Fig. 54 Block diagram of clock output function

# Other function registers [RRF register (RRFR)]

The RRF register (address 001216) is the 8-bit register and does not have the control function.

As for the value written in this register, high-order 4 bits and low-order 4 bits interchange.

It is initialized after reset.



Fig. 55 Structure of RRF register

## RESET-CIRCUIT .com

To reset the microcomputer,  $\overline{RESET}$  pin should be held at an "L" level for 2  $\mu s$  or more. Then the  $\overline{RESET}$  pin is returned to an "H" level (the power source voltage should be between VCC (min.) and 5.5 V), reset is released.

After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage meets VIL spec. When a power source voltage passes VCC (min.). In the flash memory version, input to the RESET pin in the following procedure.

- When power source is stabilized
- (1) Input "L" level for  $2\mu s$  or more to  $\overline{RESET}$  pin.
- (2) Input "H" level to  $\overline{RESET}$  pin.
- At power-on
- (1) Input "L" level to  $\overline{RESET}$  pin.
- (2) Increase the power source voltage to 2.7 V.
- (3) Wait for td(P-R) until internal power source has stabilized.
- (4) Input "H" level to RESET pin.

In the QzROM version, the input level applied to the OSCSEL pin is determined when the RESET pin changes from "L" to "H".



Fig. 56 Reset circuit example



Fig. 57 Reset sequence

| 1) F    | Port P0                                          | 000016                 | egister contents<br>00 <sub>16</sub> | (36) | Timer X (low-order)                                                                                               | 002A <sub>16</sub>   | Register contents<br>FF <sub>16</sub> |
|---------|--------------------------------------------------|------------------------|--------------------------------------|------|-------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------|
| ,       | Port P0 direction register                       | 000116                 | 0016                                 | . ,  | Timer X (high-order)                                                                                              | 002B <sub>16</sub>   | FF16                                  |
| ,       | Port P1                                          | 000216                 | 0016                                 | ` '  | Timer X (extension)                                                                                               | 002C <sub>16</sub>   | 0016                                  |
| ,       | Port P1 direction register                       | 000316                 | 0016                                 | . ,  | Timer X mode register                                                                                             | 002D <sub>16</sub>   | 0016                                  |
| ,       | Port P2                                          | 000416                 | 0016                                 | (40) | Timer X control register 1                                                                                        | 002E <sub>16</sub>   | 0016                                  |
| -,      | Port P2 direction register                       | 000516                 | 0016                                 | . ,  | •                                                                                                                 | 002F <sub>16</sub>   | 0016                                  |
| ,       | Port P3                                          | 000616                 | 0016                                 | ` '  | Compare register 1 (low-order)                                                                                    | 003016               | 0016                                  |
| ,       | Port P3 direction register                       | 000716                 | 0016                                 | (43) | Compare register 1 (high-order)                                                                                   | 003116               | 0016                                  |
| •       | Port P4                                          | 000816                 | 0016                                 |      | Compare register 2 (low-order)                                                                                    | 003216               | 0016                                  |
| ,       | Port P4 direction register                       | 000916                 | 0016                                 | (45) | Compare register 2 (high-order)                                                                                   | 003316               | 0016                                  |
| •       | Port P5                                          | 000A <sub>16</sub>     | 0016                                 |      | Compare register 3 (low-order)                                                                                    | 003416               | 0016                                  |
| . ,     | Port P5 direction register                       | 000B <sub>16</sub>     | 0016                                 | (47) | Compare register 3 (high-order)                                                                                   | 003516               | 0016                                  |
| 13) F   | Port P6                                          | 000C16                 | 0016                                 | (48) | Timer Y (low-order)                                                                                               | 003616               | FF16                                  |
| 14) F   | Port P6 direction register                       | 000D <sub>16</sub>     | 0016                                 | (49) | Timer Y (high-order)                                                                                              | 003716               | FF16                                  |
| 15) (   | Oscillation output control register              | 001016                 | 0016                                 | (50) | Timer Y mode register                                                                                             | 003816               | 0016                                  |
| (16) (  | CPU mode register 2                              | 001116 0 0             | 0 0 0 0 0 *                          | (51) | Timer Y control register                                                                                          | 003916               | 0016                                  |
| (17) F  | RRF register                                     | 001216                 | 0016                                 | (52) | Interrupt edge selection register                                                                                 | 003A <sub>16</sub> [ | 0016                                  |
| (18) I  | _CD mode register                                | 001316                 | 0016                                 | (53) | CPU mode register                                                                                                 | 003B <sub>16</sub> [ | * 1 * 0 0 0 0                         |
| (19) I  | _CD power control register                       | 001416                 | 0016                                 | (54) | Interrupt request register 1                                                                                      | 003C <sub>16</sub>   | 0016                                  |
| (20) /  | AD control register                              | 001516                 | 0816                                 | (55) | Interrupt request register 2                                                                                      | 003D <sub>16</sub> [ | 0016                                  |
| (21) {  | Serial I/O1 status register                      | 001916 1 0             | 0 0 0 0 0 0                          | (56) | Interrupt control register 1                                                                                      | 003E <sub>16</sub>   | 0016                                  |
| (22) \$ | Serial I/O1 control register                     | 001A <sub>16</sub>     | 0016                                 | (57) | Interrupt control register 2                                                                                      | 003F <sub>16</sub> [ | 0016                                  |
| (23) l  | JART1 control register                           | 001B <sub>16</sub> 1 1 | 1 0 0 0 0 0                          | (58) | PULL register                                                                                                     | 0FF0 <sub>16</sub>   | 0016                                  |
| (24) 5  | Serial I/O2 status register                      | 001E <sub>16</sub> 1 0 | 0 0 0 0 0                            | (59) | UART2 control register                                                                                            | 0FF1 <sub>16</sub> [ | 1 1 1 0 0 0 0                         |
| (25) \$ | Serial I/O2 control register                     | 001F <sub>16</sub>     | 0016                                 | (60) | Clock output control register                                                                                     | 0FF3 <sub>16</sub>   | 0016                                  |
| (26)    | Timer 1                                          | 002016                 | FF16                                 | (61) | Segment output disable register 0                                                                                 | 0FF4 <sub>16</sub> [ | FF16                                  |
| (27)    | Timer 2                                          | 002116                 | 0116                                 | (62) | Segment output disable register 1                                                                                 | 0FF5 <sub>16</sub>   | FF16                                  |
| (28)    | Timer 3                                          | 002216                 | FF16                                 | (63) | Segment output disable register 2                                                                                 | 0FF6 <sub>16</sub> [ | FF16                                  |
| (29)    | Timer 4                                          | 002316                 | FF16                                 | (64) | Key input control register                                                                                        | 0FF7 <sub>16</sub>   | 0016                                  |
| (30) F  | PWM01 register                                   | 002416                 | 0016                                 | (65) | ROM correction address 1<br>high-order register (RCA1H)<br>ROM correction address 1<br>low-order register (RCA1L) | 0FF8 <sub>16</sub> [ | 0016                                  |
| (31)    | Timer 12 mode register                           | 002516                 | 0016                                 | (66) | ROM correction address 1<br>low-order register (RCA1L)                                                            | 0FF9 <sub>16</sub>   | 0016                                  |
| (32)    | Timer 34 mode register                           | 002616                 | 0016                                 | (67) | ROM correction address 2<br>high-order register (RCA2H)                                                           | 0FFA <sub>16</sub> [ | 0016                                  |
| (33)    | Timer 1234 mode register                         | 002716                 | 0016                                 | (68) | ROM correction address 2<br>low-order register (RC2AL)                                                            | 0FFB <sub>16</sub>   | 0016                                  |
| (34)    | Fimer 1234 frequency division selection register | 002816                 | 0016                                 | (69) |                                                                                                                   | 0FFC <sub>16</sub>   | 0016                                  |
|         | Watchdog timer control register                  | 002916 0 0             | 0 1 1 1 1 1                          | (70) | Processor status register                                                                                         | (PS)                 | x x x x x x 1 x                       |
|         |                                                  |                        |                                      | (71) | Program counter                                                                                                   | (РСн)                | FFFD <sub>16</sub> contents           |
|         |                                                  |                        |                                      |      |                                                                                                                   | (PCL)                | FFFC <sub>16</sub> contents           |

In the flash memory version, the CPU mode register 2 (address 001116), is set to "0016" and the CPU mode register (address 003B16) is set to "E016". Since the initial values for other than above mentioned registers and RAM contents are indefinite at reset, they must be set.

Fig. 58 Internal status at reset

## **CLOCK GENERATING CIRCUIT**

The oscillation circuit of 38D2 Group can be formed by connecting an oscillator, capacitor and resistor between XIN and XOUT (XCIN and XCOUT). To supply a clock signal externally, input it to the XIN pin and make the XOUT pin open. The clocks that are externally generated cannot be directly input to XCIN. Use the circuit constants in accordance with the oscillator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. (An external feed-back resistor may be needed depending on conditions.) However, an about  $10~\text{M}\Omega$  external feedback resistor is needed between XCIN and XCOUT.

The 38D2 Group operation mode immediately after reset depends on the OSCSEL pin state in the QzROM version.

When the OSCSEL pin state is GND level, the only on-chip oscillator starts oscillating. The XIN-XOUT oscillation stops oscillating, and XCIN and XCOUT pins function as I/O ports. Flash memory version as same.

When the OSCSEL pin state is VCC level, the XIN-XOUT oscillation divided by 8 starts oscillating. The on-chip oscillator stops oscillating, and the XCIN and XCOUT pins function as I/O ports.

Note the following in each mode.

## • XIN Mode

The XIN-XOUT oscillation does not stop even if the XIN-XOUT oscillation stop bit is set to "1".

## Low-Speed Mode

The XCIN-XCOUT oscillation stops if the port Xc switch bit is set to "0".

# • On-Chip Oscillator Mode

Even if the on-chip oscillator stop bit is set to "1", the on-chip oscillator oscillation does not stop in the flash memory version, but stops in the QzROM version.

# • Frequency Control

# (1) On-chip oscillation mode

The system clock  $\boldsymbol{\varphi}$  is the on-chip oscillator oscillation divided by 32.

# (2) XIN mode

Frequency/2 mode, frequency /4 mode, and frequency/8 mode are collectively referred as XIN mode.

- Frequency/8 Mode

The system clock  $\phi$  is the frequency of XIN divided by 8.

- Frequency/4 Mode

The system clock  $\phi$  is the frequency of XIN divided by 4.

- Frequency/2 Mode

The system clock  $\phi$  is half the frequency of XIN.

# (3)Low-speed Mode

The system clock  $\phi$  is half the frequency of sub clock.

After reset and when system returns from the stop mode, the operation mode depends on the OSCSEL pin state in the QzROM version and the flash memory version operation mode is the on-chip oscillator mode.

When the RESET pin changes from "L" to "H" and when the STP instruction is executed, determine the input level applied to the OSCSEL pin.

Refer to the clock state transition diagram for the setting of transition to each mode.

The XIN-OUT oscillation is controlled by the bit 5 of CPUM, and the sub-clock oscillation is controlled by the bit 4 of CPUM and the on-chip oscillator oscillation is controlled by the bit 0 of CPUM2.

In the on-chip oscillator mode, the oscillation by the oscillator can be stopped. In the low-speed mode, the power consumption can be reduced by stopping the XIN-XOUT oscillation.

In low-speed mode, the on-chip oscillator stops in the QzROM version regardless of the on-chip oscillator stop bit value. The on-chip oscillator does not stop in the flash memory version, so set the on-chip oscillator stop bit to "1" to stop the oscillation. Set enough time for oscillation to stabilize by programming to restart the stopped oscillation and switch the operation mode. Also, set enough time for oscillation to stabilize by programming to switch the timer count source.

## <Notes on Clock Generating Circuit>

If you switch the mode between on-chip oscillator mode, XIN mode and low-speed mode, stabilize both XIN and XCIN oscillations. Especially be careful immediately after power-on and at returning from stop mode. Refer to the clock state transition diagram for the setting of transition to each mode. Set the frequency in the condition that  $f(XIN) > 3 \cdot f(XCIN)$ .

When the XIN mode is not used (XIN-XOUT oscillation and external clock input are not performed), connect XIN to VCC through a resistor.

## Oscillation Control

## (1) Stop Mode

If the STP instruction is executed, the system clock  $\phi$  stops at an "H" level, and main clock and sub-clock oscillators stop.

In this time, values set previously to timer 1 latch and timer 2 latch are loaded automatically to timer 1 and timer 2. Set the values \* to generate the wait time required for oscillation stabilization to timer 1 latch and timer 2 latch (low-order 8 bits of timer 1 and high-order 8 bits of timer 2) before the STP instruction.

The frequency divider for timer 1 is used for the timer 1 count source, and the output of timer 1 is forcibly connected to timer 2. In this time, bits 0 to 5 of the timer 12 mode register are cleared to "0". The values of the timer 1234 frequency divider selection register are not changed.

Set the interrupt enable bits of the timer 1 and timer 2 to be disabled ("0") before executing the STP instruction.

\*: Reference (Set values according to your oscillator and system.)
OSCSEL = "L" of the QzROM version and flash memory version:

OSCSEL = "H" of the QzROM version:

When an external interrupt is received, the clock set according to the OSCSEL pin state starts oscillating in the QzROM version. The operation mode at returning is decided by the clock that set according to the OSCSEL pin state.

Bits 3, 5, 6, and 7 of CPUM and bit 0 of CPUM2 are forcibly changed by the OSCSEL pin state. In the flash memory version, the on-chip oscillator starts oscillating and the operation mode at returning is set to on-chip oscillator mode. The bit 3 of CPUM is changed to "0", bits 5, 6 and 7 of CPUM are changed to "1", and the bit 0 of CPUM2 is changed to "0" forcibly.

Oscillator restarts when reset occurs or an interrupt request is received, but the system clock  $\phi$  is not supplied to the CPU until timer 2 underflows. This allows time for the clock circuit oscillation to stabilize.

# (2) Wait Mode

If the WIT instruction is executed, only the system clock  $\phi$  stops at an "H" state. The states of main clock, on-chip oscillator and sub clock are the same as the state before executing the WIT instruction, and oscillation does not stop. Since supply of system clock  $\phi$  is started immediately after the interrupt is received, the instruction can be executed immediately.



Fig. 59 Ceramic resonator circuit example



Fig. 60 External clock input circuit



Fig. 61 Clock generating circuit block diagram

Page 62 of 131



Fig. 62 State transitions of system clock

# Oscillation External Output Function

The 38D2 group has the oscillation external output function to output the rectangular waveform of the clock obtained by the oscillation circuits from P41 and P40.

In order to validate the oscillation external output function, set P40 or P41, or both to the output mode (set the corresponding direction register to "1").

The level of the XCOUT external output signal becomes "H" by the P40/P41 oscillation output control bits (bits 0 and 1) of the oscillation output control register (address 001016) in the following states;

- the function to output the signal from the XCOUT pin externally is selected
- the sub clock (XCIN-XCOUT) is in the stop oscillating or stop mode.

Likewise, the level of the XOUT external output signal becomes "H" by the P40/P41 oscillation output control bits (bits 0 and 1) of the oscillation output control register (address 001016) in the following states;

- the function to output the signal from the XOUT pin externally is selected
- the main clock (XIN-XOUT) is in the stop oscillating or stop mode.

## <Note>

When the signal from the XOUT pin or XCOUT pin of the oscillation circuit is input directly to the circuit except this MCU and used, the system operation may be unstabilized.

In order to share the oscillation circuit safely, use the clock output from P40 and P41 by this function for the circuits except this MCU.



Fig. 63 Structure of oscillation output control register



Fig. 64 Block diagram of oscillation external output function

# QZROM WRITING MODE

In the QzROM writing mode, the user ROM area can be rewritten while the microcomputer is mounted on-board by using a serial programmer which is applicable for this microcomputer. Table 14 lists the pin description (QzROM writing mode) and Figure 65 shows the pin connection.

Refer to Figure 66 to Figure 69 for examples of a connection with a serial programmer.

Contact the manufacturer of your serial programmer for serial programmer. Refer to the user's manual of your serial programmer for details on how to use it.

Table 14 Pin description (QzROM writing mode)

| Pin                                                                       | Name                     | I/O    | Function                                                                                                            |
|---------------------------------------------------------------------------|--------------------------|--------|---------------------------------------------------------------------------------------------------------------------|
| Vcc, Vss                                                                  | Power source             | Input  | Apply 2.7 to 5.5 V to Vcc, and 0 V to Vss.                                                                          |
| RESET                                                                     | Reset input              | Input  | • Reset input pin for active "L". Reset occurs when RESET pin is held at an "L" level for 16 cycles or more of XIN. |
| XIN                                                                       | Clock input              | Input  | Set the same termination as the single-chip mode.                                                                   |
| Хоит                                                                      | Clock output             | Output |                                                                                                                     |
| VREF                                                                      | Analog reference voltage | Input  | Input the reference voltage of A/D converter to VREF.                                                               |
| AVss                                                                      | Analog power source      | Input  | Connect AVss to Vss.                                                                                                |
| P00-P07<br>P10-P17<br>P20-P27<br>P33-P37<br>P40-P47<br>P50-P57<br>P60-P62 | I/O port                 | I/O    | • Input "H" or "L" level signal or leave the pin open.                                                              |
| OSCSEL                                                                    | VPP input                | Input  | QzROM programmable power source pin.                                                                                |
| P32                                                                       | ESDA input/output        | I/O    | Serial data I/O pin.                                                                                                |
| P31                                                                       | ESCLK input              | Input  | Serial clock input pin.                                                                                             |
| P30                                                                       | ESPGMB input             | Input  | Read/program pulse input pin.                                                                                       |



Fig. 65 Pin connection diagram

QzROM version 38D2 Group Vcc Vcc **OSCSEL**  $4.7 \text{ k}\Omega \ge$ P32 (ESDA) P31 (ESCLK) P30 (ESPGMB) RESET circuit 0 0 **RESET** Vss **AVss** XIN**X**OUT 00 Set the same termination as the single-chip mode. \*1: Open-collector buffer Note: For the programming circuit, the wiring capacity of each signal pin must not exceed 47 pF.

Fig. 66 When using E8 programmer, connection example (1) (OSCSEL = "L")

QzROM version 38D2 Group Vcc Vcc Jumper **OSCSEL** switch 4.7 kΩ P32 (ESDA) P31 (ESCLK) P30 (ESPGMB) **RESET** circuit 11 **RESET** Vss **AVss** XIN **X**OUT 00 Set the same termination as the single-chip mode. \*1 : Open-collector buffer \*2 : When programming 38D2 Group is performed, disconnect Vcc from OSCSEL by a jumper switch. Note: For the programming circuit, the wiring capacity of each signal pin must not exceed 47 pF.

Fig. 67 When using E8 programmer, connection example (2) (OSCSEL = "H")

QzROM version 38D2 Group T VDD Vcc T VPP **OSCSEL**  $\gtrsim$  4.7k $\Omega$ T TXD  $T_RXD$ P32 (ESDA) T SCLK P31 (ESCLK) T\_BUSY N.C. T PGM/OE/MD P30 (ESPGMB) **RESET** circuit **RESET** T RESET **GND** Vss **AVss X**OUT Set the same termination as the single-chip mode. Note: For the programming circuit, the wiring capacity of each signal pin must not exceed 47 pF.

Fig. 68 When using programmer of Suisei Electronics System Co., LTD, connection example (1) (OSCSEL = "L")

QzROM version 38D2 Group T VDD Vcc Jumper **OSCSEL** switch T VPP  $4.7k\Omega$ T TXD T RXD P32 (ESDA) T SCLK P31 (ESCLK) T BUSY N.C. T PGM/OE/MD P30 (ESPGMB) **RESET circuit RESET** T RESET **GND** Vss AVss XIN **X**OUT Set the same termination as the single-chip mode. \*1: When programming QzROM is performed, disconnect Vcc from OSCSEL by a jumper switch. Note: For the programming circuit, the wiring capacity of each signal pin must not exceed 47 pF.

Fig. 69 When using programmer of Suisei Electronics System Co., LTD, connection example (2) (OSCSEL = "H")

## FLASH MEMORY MODE

The 38D2 Group flash memory version has the flash memory that can be rewritten with a single power source.

For this flash memory, three flash memory modes are available in which to read, program, and erase: the parallel I/O and standard serial I/O modes in which the flash memory can be manipulated using a programmer and the CPU rewrite mode in which the flash memory can be manipulated by the Central Processing Unit (CPU). For details of each mode, refer to the next and after pages. Contact the manufacturer of your programmer for the programmer. Refer to the user's manual of your programmer for details on how to use it.

This flash memory version has some blocks on the flash memory as shown in Figure 70 and each block can be erased.

In addition to the ordinary User ROM area to store the MCU operation control program, the flash memory has a Boot ROM area that is used to store a program to control rewriting in CPU rewrite and standard serial I/O modes. This Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. However, the user can write a rewrite control program in this area that suits the user's application system. This Boot ROM area can be rewritten in only parallel I/O mode.

## Performance overview

Table 15 lists the performance overview of the 38D2 Group flash memory version.

Table 15 Performance overview of 38D2 Group flash memory version

|                                                  | Parameter         | Function                                                               |  |  |
|--------------------------------------------------|-------------------|------------------------------------------------------------------------|--|--|
| Power source voltage                             | e (Vcc)           | Vcc = 2.7 to 5.5 V                                                     |  |  |
| Program/Erase VPP v                              | voltage (VPP)     | Vcc = 2.7 to 5.5 V                                                     |  |  |
| Flash memory mode                                |                   | 3 modes; Parallel I/O mode, Standard serial I/O mode, CPU rewrite mode |  |  |
| Erase block division User ROM area/Data ROM area |                   | Refer to Figure 70.                                                    |  |  |
|                                                  | Boot ROM area (1) | Not divided (4K bytes)                                                 |  |  |
| Program method                                   |                   | In units of bytes                                                      |  |  |
| Erase method                                     |                   | Block erase                                                            |  |  |
| Program/Erase contro                             | ol method         | Program/Erase control by software command                              |  |  |
| Number of commands                               | S                 | 5 commands                                                             |  |  |
| Number of program/E                              | rase times        | 100                                                                    |  |  |
| ROM code protection                              |                   | Available in parallel I/O mode and standard serial I/O mode            |  |  |

## NOTE:

The Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory.
This Boot ROM area can be erased and written in only parallel I/O mode.

### Boot Modeneet4U.com

The control program for CPU rewrite mode must be written into the User ROM or Boot ROM area in parallel I/O mode beforehand. (If the control program is written into the Boot ROM area, the standard serial I/O mode becomes unusable.)

See Figure 70 for details about the Boot ROM area.

Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low. In this case, the CPU starts operating using the control program in the User ROM area.

When the microcomputer is reset and the CNVss pin high after pulling the P32/TxD2 pin and CNVss pin high, the CPU starts operating (start address of program is stored into addresses FFFC16 and FFFD16) using the control program in the Boot ROM area. This mode is called the "Boot mode". Also, User ROM area can be rewritten using the control program in the Boot ROM area.

#### **Block Address**

Block addresses refer to the maximum address of each block. These addresses are used in the block erase command.

## **CPU Rewrite Mode**

In CPU rewrite mode, the internal flash memory can be operated on (read, program, or erase) under control of the Central Processing Unit (CPU).

In CPU rewrite mode, only the User ROM area shown in Figure 70 can be rewritten; the Boot ROM area cannot be rewritten. Make sure the program and block erase commands are issued for only the User ROM area and each block area.

The control program for CPU rewrite mode can be stored in either User ROM or Boot ROM area. In the CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to internal RAM area before it can be executed.



Fig 70. Block diagram of built-in flash memory

#### **Outline Performance**

CPU rewrite mode is usable in the single-chip or Boot mode. The only User ROM area can be rewritten.

In CPU rewrite mode, the CPU erases, programs and reads the internal flash memory as instructed by software commands. This rewrite control program must be transferred to internal RAM area before it can be executed.

The MCU enters CPU rewrite mode by setting "1" to the CPU rewrite mode select bit (bit 1 of address 0FE016). Then, software commands can be accepted.

Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register. Figure 71 shows the flash memory control register 0.

Bit 0 of the flash memory control register 0 is the RY/BY status flag used exclusively to read the operating status of the flash memory. During programming and erase operations, it is "0" (busy). Otherwise, it is "1" (ready).

Bit 1 of the flash memory control register 0 is the CPU rewrite mode select bit. When this bit is set to "1", the MCU enters CPU rewrite mode. And then, software commands can be accepted. In CPU rewrite mode, the CPU becomes unable to access the internal flash memory directly. Therefore, use the control program in the internal RAM for write to bit 1. To set this bit 1 to "1", it is necessary to write "0" and then write "1" in succession to bit 1. The bit can be set to "0" by only writing "0".

Bit 2 of the flash memory control register 0 is the user block 1 E/W enable bit. By setting combination of bit 4 (user block 0 E/W enable bit) of the flash memory control register 2 (address 0FE216) and this bit as shown in Table 16, E/W is disabled to user block in the CPU rewriting mode.

Bit 3 of the flash memory control register 0 is the flash memory reset bit used to reset the control circuit of internal flash memory. This bit is used when flash memory access has failed. When the CPU rewrite mode select bit is "1", setting "1" for this bit resets the control circuit. To release the reset, it is necessary to set this bit to "0".

Bit 5 of the flash memory control register 0 is the User ROM area select bit and is valid only in the boot mode. Setting this bit to "1" in the boot mode switches an accessible area from the boot ROM area to the user ROM area. To use the CPU rewrite mode in the boot mode, set this bit to "1". To rewrite bit 5, execute the user original reprogramming control software transferred to the internal RAM in advance.

Bit 6 of the flash memory control register 0 is the program status flag. This bit is set to "1" when writing to flash memory is failed. When program error occurs, the block cannot be used.

Bit 7 of the flash memory control register 0 is the erase status flag.

This bit is set to "1" when erasing flash memory is failed. When erase error occurs, the block cannot be used.

Figure 72 shows the flash memory control register 1.

Bit 0 of the flash memory control register 1 is the Erase suspend enable bit. By setting this bit to "1", the erase suspend mode to suspend erase processing temporary when block erase command is executed can be used. In order to set this bit 0 to "1", writing "0" and "1" in succession to bit 0. In order to set this bit to "0", write "0" only to bit 0.

Bit 1 of the flash memory control register 1 is the erase suspend request bit. By setting this bit to "1" when erase suspend enable bit is "1", the erase processing is suspended.

Bit 6 of the flash memory control register 1 is the erase suspend flag. This bit is cleared to "0" at the flash erasing.



Fig 71. Structure of flash memory control register 0



Fig 72. Structure of flash memory control register 1



Fig 73. Structure of flash memory control register 2

Table 16 State of E/W inhibition function

| User block 0<br>E/W enable bit | User block 1<br>E/W enable bit | User block 0<br>Addresses 800016 to FFFF16 | User block 1<br>Addresses 180016 to 7FFF16 | Data block<br>Addresses 100016 to 17FF16 |
|--------------------------------|--------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------|
| 0                              | 0                              | E/W disabled                               | E/W disabled                               | E/W enabled                              |
| 0                              | 1                              | E/W disabled                               | E/W enabled                                | E/W enabled                              |
| 1                              | 0                              | E/W enabled                                | E/W disabled                               | E/W enabled                              |
| 1                              | 1                              | E/W enabled                                | E/W enabled                                | E/W enabled                              |

Figure 74 shows a flowchart for setting/releasing CPU rewrite mode.



Fig 74. CPU rewrite mode set/release flowchart be sure to execute

#### <Notes on CPU Rewrite Mode>

Take the notes described below when rewriting the flash memory in CPU rewrite mode.

## (1) Operation speed

During CPU rewrite mode, set the system clock  $\phi$  to 4.0 MHz or less using the main clock division ratio selection bits (bits 6 and 7 of address 003B16).

#### (2) Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during CPU rewrite mode.

## (3) Interrupts

The interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory.

## (4) Watchdog timer

If the watchdog timer has been already activated, internal reset due to an underflow will not occur because the watchdog timer is surely cleared during program or erase.

#### (5) Reset

Reset is always valid. The MCU is activated using the boot mode at release of reset in the condition of CNVss = "H", so that the program will begin at the address which is stored in addresses FFFC16 and FFFD16 of the boot ROM area.



#### Software Commands

Table 17 lists the software commands.

After setting the CPU rewrite mode select bit to "1", execute a software command to specify an erase or program operation. Each software command is explained below.

#### • Read Array Command (FF16)

The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an address to be read is input in one of the bus cycles that follow, the contents of the specified address are read out at the data bus (Do to D7).

The read array mode is retained until another command is written.

#### • Read Status Register Command (7016)

When the command code "7016" is written in the first bus cycle, the contents of the status register are read out at the data bus (Do to D7) by a read in the second bus cycle.

The status register is explained in the next section.

#### • Clear Status Register Command (5016)

This command is used to clear the bits SR4 and SR5 of the status register after they have been set. These bits indicate that operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle.

#### • Program Command (4016)

Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and data to program are written in the 2nd bus cycle, program operation (data programming and verification) will start.

Whether the write operation is completed can be confirmed by read status register or the RY/BY status flag. To read the status register, write the read status register command "7016". The status register bit 7 (SR7) is set to "0" at the same time the program starts and returned to "1" upon completion of the program. The read status mode remains active until the read array command ("FF16") is written.

The RY/ $\overline{BY}$  status flag is set to "0" during program operation and "1" when the program operation is completed as is the status register bit 7 (SR7).

At program end, program results can be checked by reading the status register.



Fig 75. Program flowchart

Table 17 List of software commands (CPU rewrite mode)

| Command               | cycle  |       | First bus cycle | First bus cycle    |       | Second bus cycle  |                    |  |  |
|-----------------------|--------|-------|-----------------|--------------------|-------|-------------------|--------------------|--|--|
|                       | number | Mode  | Address         | Data<br>(Do to D7) | Mode  | Address           | Data<br>(Do to D7) |  |  |
| Read array            | 1      | Write | X(4)            | FF16               |       |                   |                    |  |  |
| Read status register  | 2      | Write | Х               | 7016               | Read  | Х                 | SRD <sup>(1)</sup> |  |  |
| Clear status register | 1      | Write | Х               | 5016               |       |                   |                    |  |  |
| Program               | 2      | Write | Х               | 4016               | Write | WA(2)             | WD <sup>(2)</sup>  |  |  |
| Block erase           | 2      | Write | Х               | 2016               | Write | BA <sup>(3)</sup> | D016               |  |  |

- 1. SRD = Status Register Data
- WA = Write Address, WD = Write Data
   BA = Block Address to be erased (Input the maximum address of each block.)
- 4. X denotes a given address in the User ROM area.

#### • Block Erase Command (2016/D016)

By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" and the block address in the second bus cycle that follows, the block erase (erase and erase verify) operation starts for the block address of the flash memory to be specified.

Whether the block erase operation is completed can be confirmed by read status register or the RY/ $\overline{BY}$  status flag of flash memory control register. To read the status register, write the status register command "7016". The status register bit 7 (SR7) is set to "0" at the same time the block erase operation starts and returned to "1" upon completion of the block erase operation. The read status mode at this time remains active until the read array command ("FF16") is written.

The RY/ $\overline{BY}$  status flag register is set to "0" during block erase operation and "1" when the block erase operation is completed as is the status register bit 7 (SR7).

After the block erase ends, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed.



Fig 76. Erase flowchart

#### Status Register □

The status register shows the operating status of the flash memory and whether erase operations and programs ended successfully or in error. It can be read in the following ways:

- (1) By reading an arbitrary address from the User ROM area after writing the read status register command (7016)
- (2) By reading an arbitrary address from the User ROM area in the period from when the program starts or erase operation starts to when the read array command (FF16) is input.

Also, the status register can be cleared by writing the clear status register command (5016).

After reset, the status register is set to "8016".

Table 18 shows the status register. Each bit in this register is explained below.

#### Sequencer status (SR7)

The sequencer status indicates the operating status of the flash memory. This bit is set to "0" (busy) during write or erase operation and is set to "1" when these operations ends. After power-on, the sequencer status is set to "1" (ready).

#### • Erase status (SR5)

The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is reset to "0".

#### • Program status (SR4)

The program status indicates the operating status of write operation.

When a write error occurs, it is set to "1".

The program status is reset to "0" when it is cleared.

If "1" is written for any of the SR5 and SR4 bits, the read array, program, and block erase commands are not accepted. Before executing these commands, execute the clear status register command (5016) and clear the status register.

Also, if any commands are not correct, both SR5 and SR4 are set to "1"

Table 18 Definition of each bit in status register

| Each bit of | Status name      | Defi                | nition              |
|-------------|------------------|---------------------|---------------------|
| SRD bits    | Status Harrie    | "1"                 | "0"                 |
| SR7 (bit7)  | Sequencer status | Ready               | Busy                |
| SR6 (bit6)  | Reserved         | -                   | _                   |
| SR5 (bit5)  | Erase status     | Terminated in error | Terminated normally |
| SR4 (bit4)  | Program status   | Terminated in error | Terminated normally |
| SR3 (bit3)  | Reserved         | -                   | _                   |
| SR2 (bit2)  | Reserved         | -                   | _                   |
| SR1 (bit1)  | Reserved         | _                   | _                   |
| SR0 (bit0)  | Reserved         | -                   | _                   |

#### Full Status Checkom

By performing full status check, it is possible to know the execution results of erase and program operations. Figure 77 shows a full status check flowchart and the action to be taken when each error occurs.



Fig 77. Full status check flowchart and remedial procedure for errors

#### Functions To Inhibit Rewriting Flash Memory Version

To prevent the contents of internal flash memory from being read out or rewritten easily, this MCU incorporates a ROM code protect function for use in parallel I/O mode and an ID code check function for use in standard serial I/O mode.

#### ROM Code Protect Function

The ROM code protect function is the function to inhibit reading out or modifying the contents of internal flash memory by using the ROM code protect control address (address FFDB16) in parallel I/O mode. Figure 78 shows the ROM code protect control address (address FFDB16). (This address exists in the User ROM area.)

If one or both of the pair of ROM code protect bits is set to "0", the ROM code protect is turned on, so that the contents of internal flash memory are protected against readout and modification. The ROM code protect is implemented in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default.

If both of the two ROM code protect reset bits are set to "00", the ROM code protect is turned off, so that the contents of internal flash memory can be readout or modified. Once the ROM code protect is turned on, the contents of the ROM code protect reset bits cannot be modified in parallel I/O mode. Use standard serial I/O mode or other modes to rewrite the contents of the ROM code protect disable bits.

Rewriting of only the ROM code protect control address (address FFDB16) cannot be performed. When rewriting the ROM code protect reset bit, rewrite the whole user ROM area (block 0) containing the ROM code protect control address.



Fig 78. Structure of ROM code protect control address

#### • ID Code Check Function

Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the programmer is compared with the ID code written in the flash memory to see if they match. If the ID codes do not match, the commands sent from the programmer are not accepted. The ID code consists of 8-bit data, and its areas are FFD416 to FFDA16. Write a program which has had the ID code preset at these addresses to the flash memory.



Fig 79. ID code store addresses

#### Parallel I/O Mode com

The parallel I/O mode is used to input/output software commands, address and data in parallel for operation (read, program and erase) to internal flash memory.

#### User ROM and Boot ROM Areas

In parallel I/O mode, the User ROM and Boot ROM areas shown in Figure 70 can be rewritten. Both areas of flash memory can be operated on in the same way.

The Boot ROM area is 4 Kbytes in size and located at addresses F00016 through FFFF16. Make sure program and block erase operations are always performed within this address range. (Access to any location outside this address range is prohibited.) In the Boot ROM area, an erase block operation is applied to only one 4 K byte block. The boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. Therefore, using the MCU in standard serial I/O mode, do not rewrite to the Boot ROM area.

#### Standard serial I/O Mode

The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. This I/O is clock synchronized serial. This mode requires a purpose-specific peripheral unit.

The standard serial I/O mode is different from the parallel I/O mode in that the CPU controls flash memory rewrite (uses the CPU rewrite mode), rewrite data input and so forth. The standard serial I/O mode is started by connecting "H" to the CNVss pin and "H" to the P32 (BOOTENT) pin, and releasing the reset operation. (In the ordinary microcomputer mode, set CNVss pin to "L" level.) This control program is written in the Boot ROM area when the product is shipped from Renesas. Accordingly, make note of the fact that the standard serial I/O mode cannot be used if the Boot ROM area is rewritten in parallel I/O mode. The standard serial I/O mode has standard serial I/O mode 1 of the clock synchronous serial and standard serial I/O mode 2 of the clock asynchronous serial. Tables 19 and 20 show description of pin function (standard serial I/O mode). Figure 80 to 82 show the pin connections for the standard serial I/O mode.

In standard serial I/O mode, only the User ROM area shown in Figure 70 can be rewritten. The Boot ROM area cannot be written.

In standard serial I/O mode, a 7-byte ID code is used. When there is data in the flash memory, this function determines whether the ID code sent from the peripheral unit (programmer) and those written in the flash memory match. The commands sent from the peripheral unit (programmer) are not accepted unless the ID code matches.

Table 19 Description of pin function (Flash Memory Standard Serial I/O Mode 1)

| Pin name                                                               | Signal name               | I/O | Function                                                                                                            |
|------------------------------------------------------------------------|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------|
| Vcc,Vss                                                                | Power supply              | I   | Apply 2.7 to 5.5 V to the Vcc pin and 0 V to the Vss pin.                                                           |
| CNVss                                                                  | CNVss                     | I   | After input of port is set, input "H" level.                                                                        |
| RESET                                                                  | Reset input               | ļ   | Reset input pin. To reset the microcomputer, RESET pin should be held at an "L" level for 16 cycles or more of XIN. |
| XIN                                                                    | Clock input               | I   | Connect an oscillation circuit between the XIN and XOUT pins.                                                       |
| Хоит                                                                   | Clock output              | 0   | As for the connection method, refer to the "clock generating circuit".                                              |
| AVss                                                                   | Analog power supply input |     | Connect AVss to Vss.                                                                                                |
| VREF                                                                   | Reference voltage input   | I   | Apply reference voltage of A/D convertor to this pin.                                                               |
| P00-P07, P10-P17,<br>P20-P27, P34-P37,<br>P40-P47, P50-P57,<br>P60-P62 | I/O port                  | I/O | Input "L" or "H" level, or keep open.                                                                               |
| P3 <sub>3</sub>                                                        | RxD input                 | I   | Serial data input pin.                                                                                              |
| P32                                                                    | TxD output                | 0   | Serial data output pin.                                                                                             |
| P31                                                                    | Sclk input                | I   | Serial clock input pin.                                                                                             |
| P30                                                                    | BUSY output               | 0   | BUSY signal output pin.                                                                                             |

Table 20 Description of pin function (Flash Memory Standard Serial I/O Mode 2)

| Pin name                                                               | Signal name               | I/O | Function                                                                                                       |  |  |
|------------------------------------------------------------------------|---------------------------|-----|----------------------------------------------------------------------------------------------------------------|--|--|
| Vcc,Vss                                                                | Power supply              | ı   | Apply 2.7 to 5.5 V to the Vcc pin and 0 V to the Vss pin.                                                      |  |  |
| CNVss                                                                  | CNVss                     | ı   | After input of port is set, input "H" level.                                                                   |  |  |
| RESET                                                                  | Reset input               | I   | Reset input pin. To reset the microcomputer, RESET pin shou held at an "L" level for 16 cycles or more of XIN. |  |  |
| XIN                                                                    | Clock input               | 1   | Connect an oscillation circuit between the XIN and XOUT pins.                                                  |  |  |
| Хоит                                                                   | Clock output              | 0   | As for the connection method, refer to the "clock generating circuit".                                         |  |  |
| AVss                                                                   | Analog power supply input |     | Connect AVss to Vss.                                                                                           |  |  |
| VREF                                                                   | Reference voltage input   | I   | Apply reference voltage of A/D convertor to this pin.                                                          |  |  |
| P00-P07, P10-P17,<br>P20-P27, P34-P37,<br>P40-P47, P50-P57,<br>P60-P62 | I/O port                  | I/O | Input "L" or "H" level, or keep open.                                                                          |  |  |
| P33                                                                    | RxD input                 | I   | Serial data input pin.                                                                                         |  |  |
| P32                                                                    | TxD output                | 0   | Serial data output pin.                                                                                        |  |  |
| P31                                                                    | Sclk input                | I   | Input "L" level.                                                                                               |  |  |
| P30                                                                    | BUSY output               | 0   | BUSY signal output pin.                                                                                        |  |  |

P13/SEG11 P14/SEG12 P15/SEG13 P06/SEG6 P07/SEG7 P10/SEG8 P16/SEG14 P11/SEG9 P03/SEG3/(KW7)**←→** 49 → P24/SEG20 P02/SEG2/(KW6) ← 50 ► P25/SEG21 31 P01/SEG1/(KW5)**←** → P26/SEG22/VL1 P00/SEG0/(KW4)**←** 52 → P27/SEG23/VL2 P57/SRDY1/(KW3) ◀ 28 V<sub>L</sub>3 P56/Sclk1/(KW2) ◀ COM₀ P55/TxD1/(KW1) ◀ 26 ► COM<sub>1</sub> P54/RxD1/(KW0) ◀ → COM<sub>2</sub> 25 M38D29FFFP/HP P53/T40UT/PWM1 ◆ 24 → COM<sub>3</sub> P52/T3OUT/PWM0 ◀ → P30/SRDY2/(LED0) BUSY P51/INT1 **◆** → P31/Sclk2/(LED1) Sclk P50/INT0 ◀ → P32/TxD2/(LED2) TxD - AVss \_\_\_ → 61 → P33/RxD2/(LED3) RxD VREF -→ 62 → P34/INT2/(LED4) P47/RTP1/AN7 ← ▶ 63 ← P35/Txout1/(LED5) 18 P46/RTP0/AN6 ← 64 17 ←→ P36/T20UT/CKOUT/(LED6) P42/AN2/ADKEY →
P41/OoUT1/AN1 →
P40/OoUT0/AN0 →
CNVSS →
RESET →
P62/XCOUT P61/Xcin Xout P37/CNTR<sub>0</sub>/Tx<sub>0</sub>u<sub>T2</sub>/(LED<sub>7</sub>) P43/AN3 VPP RESET GND Vcc \*Connect oscillation circuit. indicates flash memory pin. Package type: PLQP0064GA-A (64P6U-A)/PLQP0064KB-A (64P6Q-A)

Fig 80. Connection for standard serial I/O mode 1



Fig 81. When using programmer (in standard serial I/O mode 1) of Suisei Electronics System Co., LTD, connection example



Fig 82. When using E8 programmer (in standard serial I/O mode 1) connection example



Fig 83. Operating waveform for standard serial I/O mode 1



Fig 84. Operating waveform for standard serial I/O mode 2

#### NOTES ON USE ....

#### **Processor Status Register**

The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1". After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations. Initialize these flags at biginning of the program.

#### Interrupt

The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction.

#### **Decimal Calculations**

- To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction.
- In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid.

#### **Timers**

The division ratio is 1/(n+1) when the value n (0 to 255) is written to the timer latch.

## **Multiplication and Division Instructions**

The index mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.

The execution of these instructions does not change the contents of the processor status register.

#### **Direction Registers**

The values of the port direction registers cannot be read. This means, it is impossible to use the LDA instruction, memory operation instruction when the T flag is "1", addressing mode using direction register values as qualifiers, and bit test instructions such as BBC and BBS. It is also impossible to use bit operation instructions such as CLB and SEB, and read-modifywrite instructions to direction registers, including calculations such as ROR. To set the direction registers, use instructions such as LDM or STA.

#### **Serial Interface**

In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the SRDY signal, set the transmit enable bit, the receive enable bit, and the SRDY output enable bit to "1"

Serial I/O continues to output the final bit from the TxD pin after transmission is completed.

#### A/D Converter

The comparator is constructed linked to a capacitor. The conversion accuracy may be low because the charge is lost if the conversion speed is not enough. Accordingly, set f(XIN) to at least 500kHz during A/D conversion in the XIN mode.

Also, do not execute the STP or WIT instruction during an A/D conversion.

In the low-speed mode, since the A/D conversion is executed by the on-chip oscillator, the minimum value of f(XIN) frequency is not limited.

#### **LCD Drive Control Circuit**

Execution of the STP instruction sets the LCD enable bit (bit 3 of the LCD mode register) and bits 0 to 5 and bit 7 of the LCD power control register to "0" and the LCD panel turns off. To make the LCD panel turn on after returning from the stop mode, set these bits to "1".

#### **Instruction Execution Time**

The instruction execution time is obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles needed to execute an instruction.

#### **Power Source Voltage**

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the power source voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.

#### **Handling of Power Source Pin**

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (VCC pin) and GND pin (Vss pin), and between power source pin (VCC pin) and analog power source pin (AVCC). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.1 µF is recommended.

#### LCD drive power supply

Power supply capacitor may be insufficient with the division resistance for LCD power supply, and the characteristic of the LCD panel. In this case, there is the method of connecting the bypass capacitor about 0.1-0.33 µF to VL1 -VL3 pins. The example of a strengthening measure of the LCD drive power supply is shown below.



Fig. 85 Strengthening measure example of LCD drive power supply

#### NOTES ON QZROM VERSION

#### Wiring to OSCSEL pin

#### 1.OSCSEL = L

Connect the OSCSEL pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer. In addition connecting an approximately 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

#### 2. OSCSEL = H

Connect the OSCSEL pin the shortest possible to the VCC pattern which is supplied to the VCC pin of the microcomputer. In addition connecting an approximately 5 k $\Omega$  resistor in series to the Vcc could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the VCC pattern which is supplied to the VCC pin of the microcomputer.

#### Reason

The OSCSEL pin is the power source input pin for the built-in QzROM.

When programming in the QzROM, the impedance of the OSCSEL pin is low to allow the electric current for writing to flow into the built-in QzROM. Because of this, noise can enter easily. If noise enters the OSCSEL pin, abnormal instruction codes or data are read from the QzROM, which may cause a program runaway.



Fig. 86 Wiring for the OSCSEL pin

#### **Precautions Regarding Overvoltage in QzROM Version**

Make sure that voltage exceeding the VCC pin voltage is not applied to other pins. In particular, ensure that the state indicated by bold lines in figure below does not occur for OSCSEL pin (VPP power source pin for QzROM) during power-on or poweroff. Otherwise the contents of QzROM could be rewritten.



Fig. 87 Example of Overvoltage

#### Product shipped in blank

As for the product shipped in blank, Renesas does not perform the writing test to user ROM area after the assembly process though the QzROM writing test is performed enough before the assembly process. Therefore, a writing error of approximate 0.1% may occur.

Moreover, please note the contact of cables and foreign bodies on a socket, etc. because a writing environment may cause some writing errors.

#### **Notes On QzROM Writing Orders**

When ordering the QzROM product shipped after writing, submit the mask file (extension: .msk) which is made by the mask file converter MM.

- Be sure to set the ROM option data\* setup when making the mask file by using the mask file converter MM.. The ROM code protect is specified according to the ROM option data\* in the mask file which is submitted at ordering. Note that the mask file which has nothing at the ROM option data\* or has the data other than "0016", "FE16" and "FF16" can not be accepted.
- Set "FF16" to the ROM code protect address in ROM data regardless of the presence or absence of a protect. When data other than "FF16" is set, we may ask that the ROM data be submitted again.
- \* ROM option data: mask option noted in MM

#### **Data Required For QzROM Writing Orders**

The following are necessary when ordering a QzROM product shipped after writing:

- 1. QzROM Writing Confirmation Form\*
- 2. Mark Specification Form\*
- 3. ROM data.....Mask file
- \* For the QzROM writing confirmation form and the mark specification form, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com/homepage.jsp).

Note that we cannot deal with special font marking (customer's trademark etc.) in QzROM microcomputer.

#### **QzROM Receive Flow**

When writing to QzROM is performed by user side, the receiving inspection by the following flow is necessary.



Fig. 88 QzROM receive flow

## NOTES ON FLASH MEMORY VERSION **CPU Rewrite Mode**

#### (1) Operation speed

During CPU rewrite mode, set the system clock  $\phi$  4.0 MHz or less using the main clock division ratio selection bits (bits 6 and 7 of address 003B16).

#### (2) Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during the CPU rewrite mode.

## (3) Interrupts inhibited against use

The interrupts cannot be used during the CPU rewrite mode because they refer to the internal data of the flash memory.

#### (4) Watchdog timer

In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation.

#### (5) Reset

Reset is always valid. In case of CNVss = "H" when reset is released, boot mode is active. So the program starts from the address contained in address FFFC16 and FFFD16 in boot ROM area.

#### **CNVss Pin**

The CNVss pin determines the flash memory mode. Connect the CNVss/VPP pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer. In addition connecting an approximately 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

Note. When the boot mode or the standard serial I/O mode is used, a switch of the input level to the CNVss pin is required.



Fig 89. Wiring for the CNVss

#### NOTES ON DIFFERENCES BETWEEN QZROM **VERSION AND FLASH MEMORY VERSION**

The QzROM version and flash memory versions differ in their manufacturing processes, built-in ROM, and layout patterns. Because of these differences, characteristic values, operation margins, noise immunity, and noise radiation and oscillation circuit constants may vary within the specified range of electrical characteristics.

When switching to the QzROM version, implement system evaluations equivalent to those performed in the flash memory

Confirm page 11 about the differences of functions.

#### Countermeasures against noise

#### (1) Shortest wiring length

#### 1. Wiring for RESET pin

Make the length of wiring which is connected to the RESET pin as short as possible. Especially, connect a capacitor across the RESET pin and the Vss pin with the shortest possible wiring (within 20 mm).

#### Reason

The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway.



Fig. 90 Wiring for the RESET pin

- 2. Wiring for clock input/output pins
  - Make the length of wiring which is connected to clock I/O pins as short as possible.
  - Make the length of wiring (within 20 mm) across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
  - Separate the Vss pattern only for oscillation from other Vss patterns.

#### · Reason

If noise enters clock I/O pins, clock waveforms may be deformed.

This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.



Fig. 91 Wiring for clock I/O pins

(2) Connection of bypass capacitor across Vss line and Vcc line

In order to stabilize the system operation and avoid the latch-up, connect an approximately  $0.1~\mu F$  bypass capacitor across the Vss line and the Vcc line as follows:

- Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length.
- Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and Vcc line.
- Connect the power source wiring via a bypass capacitor to the Vss pin and the Vcc pin.



Fig. 92 Bypass capacitor across the Vss line and the Vcc line

#### (3) Oscillator concerns

In order to obtain the stabilized operation clock on the user system and its condition, contact the oscillator manufacturer and select the oscillator and oscillation circuit constants. Be careful especially when range of voltage and temperature is wide. Also, take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

1. Keeping oscillator away from large current signal lines Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows.

#### • Reason

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.

2. Installing oscillator away from signal lines where potential levels change frequently
Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### · Reason

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



Fig. 93 Wiring for a large current signal line/Wiring of signal lines where potential levels change frequently

#### (4) Analog input

The analog input pin is connected to the capacitor of a voltage comparator. Accordingly, sufficient accuracy may not be obtained by the charge/discharge current at the time of A/D conversion when the analog signal source of high-impedance is connected to an analog input pin. In order to obtain the A/D conversion result stabilized more, please lower the impedance of an analog signal source, or add the smoothing capacitor to an analog input pin.

#### (5) Difference of memory size

When memory size differ in one group, actual values such as an electrical characteristics, A/D conversion accuracy, and the amount of proof of noise incorrect operation may differ from the ideal values.

When these products are used switching, perform system evaluation for each product of every after confirming product specification.

## **QZROM VERSION ELECTRICAL CHARACTERISTICS**

## **Absolute Maximum Ratings**

Table 21 Absolute maximum ratings

| Symbol | Parameter                                                      |                                  | Conditions                                   | Ratings         | Unit |
|--------|----------------------------------------------------------------|----------------------------------|----------------------------------------------|-----------------|------|
| Vcc    | Power source voltage                                           |                                  |                                              | -0.3 to 6.5     | V    |
| Vı     | Input voltage<br>P00-P07, P10-P17, P20-P27, P3<br>P57, P60-P62 | 30-P37, P40-P47, P50-            |                                              | -0.3 to Vcc+0.3 | V    |
| Vı     | Input voltage V <sub>L1</sub>                                  |                                  |                                              | -0.3 to VL2     | V    |
| Vı     |                                                                |                                  | All voltages are based                       | VL1 to VL3      | V    |
| Vı     | Input voltage VL3                                              |                                  |                                              | VL2 to 6.5      | V    |
| Vı     | Input voltage RESET, XIN, OS                                   | Input voltage RESET, XIN, OSCSEL |                                              | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage                                                 | at output port                   | is measured, output transistors are cut off. | -0.3 to Vcc+0.3 | V    |
|        | P00-P07, P10-P17, P20-P27                                      | at segment port                  |                                              | -0.3 to VL3+0.3 | V    |
| Vo     | Output voltage COMo-COM3                                       |                                  | ]                                            | -0.3 to V∟3+0.3 | V    |
| Vo     | Output voltage<br>P30-P37, P40-P47, P50-P57, P60               | )–P62                            |                                              | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage XouT                                            |                                  |                                              | -0.3 to Vcc+0.3 | V    |
| Pd     | Power dissipation                                              |                                  | Ta = 25°C                                    | 300             | mW   |
| Topr   | Operating temperature                                          |                                  | -                                            | -20 to 85       | °C   |
| Tstg   | Storage temperature                                            |                                  | -                                            | -40 to 125      | °C   |

## **Recommended Operating Conditions**

Table 22 Recommended operating conditions (1) (Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C unless otherwise noted)

| Symbol |                                                               | Parameter             |                      | Li                                     | mits |                                  | Unit  |
|--------|---------------------------------------------------------------|-----------------------|----------------------|----------------------------------------|------|----------------------------------|-------|
| Symbol |                                                               | Farameter             |                      | Min.                                   | Тур. | Max.                             | Offic |
| Vcc    | Power source voltage (1)                                      | Frequency/2           | $f(XIN) \le 12.5MHz$ | 4.5                                    |      | 5.5                              | V     |
|        |                                                               | mode (2)              | $f(XIN) \le 8.0MHz$  | 4.0                                    |      | 5.5                              | V     |
|        |                                                               |                       | $f(XIN) \le 4.0MHz$  | 2.0                                    |      | 5.5                              | V     |
|        |                                                               |                       | $f(XIN) \le 2.0MHz$  | 1.8                                    |      | 5.5                              | V     |
|        |                                                               | Frequency/4           | $f(XIN) \le 16MHz$   | 4.5                                    |      | 5.5                              | V     |
|        |                                                               | mode                  | $f(XIN) \le 8.0MHz$  | 2.0                                    |      | 5.5                              | V     |
|        |                                                               |                       | $f(XIN) \le 4.0MHz$  | 1.8                                    |      | 5.5                              | V     |
|        |                                                               | Frequency/8           | f(XIN) ≤ 16MHz       | 4.5                                    |      | 5.5                              | V     |
|        |                                                               | mode                  | $f(XIN) \le 8.0MHz$  | 2.0                                    |      | 5.5                              | V     |
|        |                                                               |                       | $f(XIN) \le 4.0MHz$  | 1.8                                    |      | 5.5                              | V     |
|        |                                                               | Low-speed mod         | de                   | 1.8                                    |      | 5.5                              | V     |
|        |                                                               | On-chip oscillat      | or mode              | 1.8                                    |      | 5.5                              | V     |
|        |                                                               | When start osci       | llating (3)          | $0.05 \times f + 1.9$                  |      |                                  | V     |
| Vss    | Power source voltage                                          |                       | -                    |                                        | 0    |                                  | V     |
| VL3    | LCD power source voltage                                      |                       |                      | 2.5                                    |      | 5.5                              | V     |
| VREF   | A/D converter reference volta                                 | ige                   |                      | 2.0                                    |      | Vcc                              | V     |
| AVss   | Analog power source voltage                                   |                       |                      |                                        | 0    |                                  | V     |
| VIA    | Analog input voltage ANo-AN                                   | <b>\</b> 7            |                      | AVss                                   |      | Vcc                              | V     |
| VIH    | "H" input voltage<br>P04–P07, P10–P17, P20–F<br>P52, P53, P62 | P27, P30, P32, P35, P | 36, P40–P47,         | 0.7Vcc                                 |      | Vcc                              | V     |
| VIH    | "H" input voltage P00–P03, P31, P33, , P34,                   | P37, P50, 51, P54–P   | 57, P60, P61         | 0.8Vcc                                 |      | Vcc                              | V     |
| VIH    | "H" input voltage RESET                                       | 2.2V < Vcc ≤ 5.       | 5V                   | 0.8Vcc                                 |      | Vcc                              | V     |
|        | Thingut voltage TKEEL                                         | Vcc ≤ 2.2V            |                      | $Vcc - \frac{65 \times Vcc - 99}{100}$ |      | Vcc                              | V     |
| VIH    | "H" input voltage XIN                                         |                       |                      | 0.8Vcc                                 |      | Vcc                              | V     |
| VIL    | "L" input voltage<br>P04–P07, P10–P17, P20–F<br>P52, P53, P62 | P27, P30, P32, P35, P | 36, P40–P47,         | 0                                      |      | 0.3Vcc                           | V     |
| VIL    | "L" input voltage<br>P00-P03, P31, P33, P34, F<br>OSCSEL      | P37, P50, P51, P54-P  | 57, P60, P61,        | 0                                      |      | 0.2Vcc                           | V     |
| VIL    | "L" input voltage RESET                                       | 2.2V < Vcc ≤ 5.       | 5V                   | 0                                      |      | 0.2Vcc                           | V     |
|        | L aiput voitage INLOCI                                        | Vcc ≤ 2.2V            |                      | 0                                      |      | $\frac{65 \times Vcc - 99}{100}$ | V     |
| VIL    | "L" input voltage XIN                                         |                       |                      | 0                                      |      | 0.2Vcc                           | V     |

#### NOTES:

f: Oscillation frequency (1 MHz  $\leq$  f(XIN)  $\leq$  8 MHz) of oscillator. When the 8 MHz oscillation is used, assign "8" to "f".



When the A/D converter is used, refer to the recommended operating conditions of the A/D converter.
 12.5 MHz < f(X<sub>IN</sub>) ≤ 16 MHz is not available in the frequency/2 mode.
 The oscillation start voltage and the oscillation start time differ depending on factors such as the oscillator, circuit constants, and operating temperature range. Note that oscillation start may be particularly difficult at low voltage when using a high-frequency

Table 23 Recommended operating conditions (3) (Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol             | Parameter                                                                        |      | Limits |      |      |  |
|--------------------|----------------------------------------------------------------------------------|------|--------|------|------|--|
| Symbol             | Faranietei                                                                       | Min. | Тур.   | Max. | Unit |  |
| $\Sigma$ IOH(peak) | "H" total peak output current (1)<br>P00–P07, P10–P17, P20–P27, P30–P37          |      |        | -40  | mA   |  |
| $\Sigma$ IOH(peak) | "H" total peak output current (1)<br>P40–47, P50–P57, P60–P62                    |      |        | -40  | mA   |  |
| $\Sigma$ IOL(peak) | "L" total peak output current (1)<br>P00–P07, P10–P17, P20–P27                   |      |        | 40   | mA   |  |
| $\Sigma$ IOL(peak) | "L" total peak output current (1)<br>P40–P47, P50, P51, P54–P57, P60–P62         |      |        | 40   | mA   |  |
| $\Sigma$ IOL(peak) | "L" total peak output current (1)<br>P30–P37, P52, P53                           |      |        | 110  | mA   |  |
| $\Sigma$ IOH(avg)  | "H" total average output current (1)<br>P00–P07, P10–P17, P20–P27, P30–P37       |      |        | -20  | mA   |  |
| $\Sigma$ IOH(avg)  | "H" total average output current (1) P40–P47, P50–P57, P60–P62                   |      |        | -20  | mA   |  |
| $\Sigma$ IOL(avg)  | "L" total average output current (1) P00–P07, P10–P17, P20–P27                   |      |        | 20   | mA   |  |
| $\Sigma$ IOL(avg)  | "L" total average output current (1) P40–P47, P50, P51, P54–P57, P60–P62         |      |        | 20   | mA   |  |
| $\Sigma$ IOL(avg)  | "L" total average output current (1)<br>P30–P37, P52, P53                        |      |        | 90   | mA   |  |
| IOH(peak)          | "H" peak output current <sup>(2)</sup> P00–P07, P10–P17, P20–P27                 |      |        | -2.0 | mA   |  |
| OH(peak)           | "H" peak output current <sup>(2)</sup><br>P30–P37, P40–P47, P50–P57, P60–P62     |      |        | -5.0 | mA   |  |
| IOL(peak)          | "L" peak output current <sup>(2)</sup><br>P00–P07, P10–P17, P20–P27              |      |        | 5.0  | mA   |  |
| IOL(peak)          | "L" peak output current <sup>(2)</sup><br>P40–P47, P50, P51, P54–P57, P60–P62    |      |        | 10   | mA   |  |
| IOL(peak)          | "L" peak output current (2)<br>P30–P37, P52, P53                                 |      |        | 30   | mA   |  |
| IOH(avg)           | "H" average output current (3)<br>P00–P07, P10–P17, P20–P27                      |      |        | -1.0 | mA   |  |
| IOH(avg)           | "H" average output current (3)<br>P30–P37, P40–P47, P50–P57, P60–P62             |      |        | -2.5 | mA   |  |
| OL(avg)            | "L" average output current (3)<br>P00–P07, P10–P17, P20–P27                      |      |        | 2.5  | mA   |  |
| lOL(avg)           | "L" average output current <sup>(3)</sup><br>P40–P47, P50, P51, P54–P57, P60–P62 |      |        | 5.0  | mA   |  |
| OL(avg)            | "L" average output current (3)<br>P30–P37, P52, P53                              |      |        | 15   | mA   |  |

NOTES:

1. The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.

2. The peak output current is the peak current flowing in each port.

3. The average output current is average value measured over 100 ms.

Table 24 Recommended operating conditions (4) (Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Cumbal                | Darameter                                                          | Conditions       |      | Limits |              |      |  |
|-----------------------|--------------------------------------------------------------------|------------------|------|--------|--------------|------|--|
| Symbol                | Parameter                                                          | Conditions       | Min. | Тур.   | Max.         | Unit |  |
| f(CNTR <sub>0</sub> ) | Timer X and Timer Y                                                | 4.5 ≤ Vcc ≤ 5.5V |      |        | 6.25         | MHz  |  |
| f(CNTR <sub>1</sub> ) | Input frequency (duty cycle 50%)                                   | 4.0 ≤ Vcc < 4.5V |      |        | 2 × Vcc -4   | MHz  |  |
|                       |                                                                    | 2.0 ≤ Vcc < 4.0V |      |        | Vcc          | MHz  |  |
|                       |                                                                    | Vcc < 2.0V       |      |        | 5 × Vcc -8   | MHz  |  |
| f(Tclk)               | Timer X, Timer Y,                                                  | 4.5 ≤ Vcc ≤ 5.5V |      |        | 16           | MHz  |  |
|                       | Timer 1, Timer 2,                                                  | 4.0 ≤ Vcc < 4.5V |      |        | 4 × Vcc -8   | MHz  |  |
|                       | Timer 3, Timer 4 clock input frequency                             | 2.0 ≤ Vcc < 4.0V |      |        | 2 × Vcc      | MHz  |  |
|                       | (Count source frequency of each timer)                             | Vcc < 2.0V       |      |        | 10 × Vcc -16 | MHz  |  |
| f(φ)                  | System clock $\phi$ frequency (1)                                  | 4.5 ≤ Vcc ≤ 5.5V |      |        | 6.25         | MHz  |  |
|                       |                                                                    | 4.0 ≤ Vcc < 4.5V |      |        | 4            | MHz  |  |
|                       |                                                                    | 2.0 ≤ Vcc < 4.0V |      |        | Vcc          | MHz  |  |
|                       |                                                                    | Vcc < 2.0V       |      |        | 5 × Vcc -8   | MHz  |  |
| f(XIN)                | Main clock input frequency                                         | 4.5 ≤ Vcc ≤ 5.5V | 1.0  |        | 16           | MHz  |  |
|                       | (duty cycle 50%) (2)(3)                                            | 2.0 ≤ Vcc < 4.5V | 1.0  |        | 8.0          | MHz  |  |
|                       |                                                                    | Vcc < 2.0V       | 1.0  |        | 20 × Vcc -32 | MHz  |  |
| f(Xcin)               | Sub-clock oscillation frequency (duty cycle 50%) <sup>(4)(5)</sup> | •                |      | 32.768 | 80           | kHz  |  |

#### NOTES:

- Relationship between system clock ∮ frequency and power source voltage is shown in the graph below.
   When the A/D converter is used, refer to the recommended operating conditions of the A/D converter.
   12.5 MHz < f(XIN) ≤ 16 MHz is not available in the frequency/2 mode.</li>

- The oscillation start voltage and the oscillation start time differ depending on factors such as the oscillator, circuit constants, and operation temperature range. Note that oscillation start may be particularly difficult at low voltage when using a high-frequency
- 5. When using the microcomputer in low-speed mode, set the clock input oscillation frequency on condition that f(XciN) < f(XiN)/3.

## 

# [MHz] 6.25 System clock $\phi$ frequency 4.0 2.0 1.0 5.5 [V] 0 1.8 2.0 4.0 4.5 Power source voltage

## <Main clock XIN frequency>



#### **Electrical Characteristics**

Table 25 Electrical characteristics (1) (Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol    | Parameter                                                  | Test conditions                 |         | Limits | •    | Unit  |
|-----------|------------------------------------------------------------|---------------------------------|---------|--------|------|-------|
| Symbol    | i didiffetei                                               | rest conditions                 | Min.    | Тур.   | Max. | Oilii |
| Vон       | "H" output voltage                                         | Iон= -2.5mA                     | Vcc-2.0 |        |      | V     |
|           | P00-P07, P10-P17, P20-P27                                  | Iон= -0.6mA<br>Vcc=2.5V         | Vcc-1.0 |        |      |       |
| Vон       | "H" output voltage                                         | IOH= -5mA                       | Vcc-2.0 |        |      | V     |
|           | P30-P37, P40-P47, P50-P57,                                 | Iон= −1.25mA                    | Vcc-0.5 |        |      |       |
|           | P60-P62 <sup>(1)</sup>                                     | IOH= -1.25mA<br>Vcc=2.5V        | Vcc-1.0 |        |      |       |
| Vol       | "L" output voltage                                         | IoL=5mA                         |         |        | 2.0  | V     |
|           | P00-P07, P10-P17, P20-P27                                  | IoL=1.25mA                      |         |        | 0.5  | 1     |
|           |                                                            | IoL=1.25mA<br>Vcc=2.5V          |         |        | 1.0  |       |
| Vol       | "L" output voltage                                         | IoL=10mA                        |         |        | 2.0  | V     |
|           | P40–P47, P50, P51, P54–P57,                                | IoL=2.5mA                       |         |        | 0.5  | _     |
|           | P60-P61 (1)                                                | IoL=2.5mA<br>Vcc=2.5V           |         |        | 1.0  |       |
| Vol       | "L" output voltage                                         | IoL=15mA                        |         |        | 2.0  | V     |
|           | P30-P37, P52, P53                                          | IoL=3.0mA<br>Vcc=2.5V           |         |        | 0.8  |       |
| VT+ – VT– | Hysteresis CNTR0, CNTR1, INT0-INT2, KW0-KW7                |                                 |         | 0.5    |      | V     |
| VT+ – VT– | Hysteresis RxD1, RxD2, Sclk1, Sclk2                        |                                 |         | 0.5    |      | ٧     |
| VT+ – VT– | Hysteresis<br>RESET                                        | Vcc = 2.0 V to 5.5 V on RESET   |         | 0.5    |      | V     |
| lін       | "H" input current<br>P00–P07, P10–P17, P20–P27             | Vi=Vcc                          |         |        | 5.0  | μА    |
| liн       | "H" input current<br>P30–P37, P40–P47, P50–P57,<br>P60–P62 | Vi=Vcc                          |         |        | 5.0  | μА    |
| lін       | "H" input current RESET, OSCSEL                            | VI=Vcc                          |         |        | 5.0  | μА    |
| lін       | "H" input current                                          | VI=Vcc                          |         | 4.0    |      | μА    |
| lıL       | "L" input current                                          | VI=Vss Pull-up "OFF"            |         |        | -5.0 | μА    |
|           | P00–P07, P10–P17, P20–P27                                  | Vcc=5.0V, VI=Vss Pull-up "ON"   | -60     | -120   | -240 | μА    |
|           |                                                            | Vcc=3.0V, Vi=Vss Pull-up "ON"   | -25     | -50    | -100 | μA    |
| lıL       | "L" input current                                          | Vi=Vss Pull-up "OFF"            |         |        | -5.0 | μА    |
|           | P30-P37, P40-P47, P50-P57, P60-                            | Vcc=5.0V, Vi=Vss Pull-up "ON"   | -30     | -70    | -140 | μА    |
|           | P62                                                        | Vcc=3.0V, Vi=Vss Pull-up "ON"   | -6.5    | -25    | -45  | μА    |
| lıL       | "L" input current RESET, OSCSEL                            | V <sub>I</sub> =V <sub>SS</sub> |         | -      | -5.0 | μА    |
| lıL       | "L" input current                                          | VI=VSS                          |         | -4.0   |      | μА    |
| f(OCO)    | On-chip oscillator frequency                               | Vcc=5.0V, Ta =25°C              | 2500    | 5000   | 7500 | kHz   |

NOTE:

1. When the port Xc switch bit (bit 4 of address 003B<sub>16</sub>) of CPU mode register is "1", the drivability of P6<sub>2</sub> is different from the above.

www.DataSheet4U.com

Table 26 Electrical characteristics (2)

(Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, f(Xcin) = 32.768 kHz, output transistors in the cut-off state, A/D converter stopped, unless otherwise noted)

| Symbol | Parameter                               |                        | Test con                                                | ditions                                                    |      | Limits |      | Unit |
|--------|-----------------------------------------|------------------------|---------------------------------------------------------|------------------------------------------------------------|------|--------|------|------|
| Symbol | Parameter                               |                        | iest con                                                | ditions                                                    | Min. | Тур.   | Max. | Unit |
| VRAM   | RAM hold voltage                        | When clock is stopped  |                                                         |                                                            | 1.8  |        | 5.5  | V    |
| Icc    | Power source current                    | Frequency/2 mode       | Vcc=5.0V                                                | f(XIN)=12.5MHz                                             |      | 6.4    | 13   | mA   |
|        |                                         |                        |                                                         | f(XIN)=12.5MHz (in WIT state)                              |      | 1.5    | 3.0  | mA   |
|        |                                         |                        |                                                         | f(XIN)=4MHz                                                |      | 2.2    | 3.0  | mA   |
|        |                                         |                        | Vcc=2.5V                                                | f(XIN)=4MHz                                                |      | 0.6    | 1.2  | mA   |
|        |                                         |                        |                                                         | f(XIN)=4MHz (in WIT state)                                 |      | 0.3    | 0.6  | mA   |
|        |                                         |                        |                                                         | f(XIN)=2MHz                                                |      | 0.4    | 0.8  | mA   |
|        |                                         | Frequency/4 mode       | Vcc=5.0V                                                | f(XIN)=12.5MHz                                             |      | 3.5    | 10   | mA   |
|        |                                         |                        |                                                         | f(XIN)=12.5MHz (in WIT state)                              |      | 1.5    | 3.0  | mA   |
|        |                                         |                        |                                                         | f(XIN)=4MHz                                                |      | 1.5    | 2.5  | mA   |
|        |                                         |                        |                                                         | f(XIN)=8MHz                                                |      | 0.8    | 2.5  | mA   |
|        |                                         |                        |                                                         | f(XIN)=8MHz (in WIT state)                                 |      | 0.3    | 0.6  | mA   |
|        |                                         | f(XIN)=4MHz            |                                                         | 0.5                                                        | 1.0  | mA     |      |      |
|        |                                         | f(XIN)=12.5MHz         |                                                         | 2.5                                                        | 5.0  | mA     |      |      |
|        |                                         |                        | f(XIN)=12.5MHz (in WIT state)                           |                                                            | 1.5  | 3.0    | mA   |      |
|        |                                         | f(XIN)=4MHz            |                                                         | 1.2                                                        | 1.6  | mA     |      |      |
|        |                                         |                        | Vcc=2.5V                                                | f(XIN)=8MHz                                                |      | 0.5    | 1.0  | mA   |
|        |                                         |                        |                                                         | f(XIN)=8MHz (in WIT state)                                 |      | 0.3    | 0.6  | mA   |
|        |                                         |                        |                                                         | f(XIN)=4MHz                                                |      | 0.3    | 0.6  | mA   |
|        |                                         | Low-speed mode         | Vcc=5.0V                                                | f(XIN)=stop                                                |      | 17     | 26   | μА   |
|        |                                         |                        |                                                         | in WIT state                                               |      | 5.5    | 11   | μА   |
|        |                                         |                        | Vcc=2.5V                                                | f(XIN)=stop                                                |      | 7.0    | 14   | μА   |
|        |                                         |                        |                                                         | in WIT state                                               |      | 3.5    | 7.0  | μА   |
|        |                                         | On-chip oscillator mo  | ode                                                     | Vcc=5.0V                                                   |      | 270    | 540  | μА   |
|        |                                         | f(XIN), f(XCIN) = stop |                                                         | Vcc=2.5V                                                   |      | 35     | 90   | μА   |
|        |                                         |                        |                                                         | Vcc=2.5V (in WIT state)                                    |      | 25     | 75   | μА   |
|        |                                         | All oscillations stopp | ed                                                      | Ta=25°C                                                    |      | 0.1    | 1.0  | μА   |
|        |                                         | (in STP state)         |                                                         | Ta=85°C                                                    |      |        | 10   | μА   |
|        | Current increased at A/D converter oper | erating                | f(XIN)=12.5 MHz, Vcc=5 V<br>in frequency/2, 4 or 8 mode |                                                            | 0.5  |        | mA   |      |
|        |                                         |                        | · · · · · · · · · · · · · · · · · · ·                   | f(XIN)= stop, Vcc = 5 V<br>in on-chip oscillator operating |      | 0.5    |      | mA   |
|        |                                         |                        |                                                         | f(XIN) = stop, Vcc = 5 V<br>in low-speed mode              |      | 0.4    |      | mA   |

## A/D Converter Characteristics

Table 27 A/D converter recommended operating condition

(Vcc = 2.0 to 5.5 V, Vss = 0V, Ta = -20 to 85°C, output transistors in cut-off state, unless otherwise noted)

| Symbol   | Parameter                                      | Test conditions              |        | Unit |               |       |
|----------|------------------------------------------------|------------------------------|--------|------|---------------|-------|
| Syllibol | Faranielei                                     | rest conditions              | Min.   | Тур. | Max.          | Offic |
| Vcc      | Power source voltage                           |                              | 2.0    | 5.0  | 5.5           | V     |
| ViH      | "H" input voltage ADKEY                        |                              | 0.9Vcc |      | Vcc           | V     |
| VIL      | "L" input voltage ADKEY                        |                              | 0      |      | 0.7 × Vcc-0.5 | V     |
| f(∮AD)   | AD converter clock frequency (1)               | $4.5V < Vcc \le 5.5V$        |        |      | 6.25          | MHz   |
|          | (Low-speed • on-chip oscillator mode excluded) | $4.0V < Vcc \le 4.5V$        |        |      | 4.0           | MHz   |
|          |                                                | $2.0V < V\text{CC} \le 4.0V$ |        |      | Vcc           | MHz   |



<sup>1.</sup> Confirm the recommended operating condition for main clock input frequency.

www.DataSheet4U.com

Table 28 A/D converter characteristics (Vcc = 2.0 to 5.5 V, Ta = -20 to 85°C, output transistors in cut-off state, low-speed • on-chip oscillator mode included, unless otherwise noted)

| Symbol  | Doromotor                                         | Parameter Test conditions |                                                                                                                                                                             | Limits        |      |               | Unit  |
|---------|---------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|---------------|-------|
| Symbol  | Farameter                                         |                           | rest conditions                                                                                                                                                             |               | Тур. | Max.          | Offic |
| _       | Resolution                                        |                           |                                                                                                                                                                             |               |      | 10            | Bits  |
| ABS     | Absolute accuracy (quantification error excluded) | 10bitAD<br>mode           | $ 4.5 V < VCC \le 5.5 V, \\ AD \ conversion \ clock=f(XIN)/2, \ f(XIN)/8 \le 6.25 MHz \\ 4.0 V < VCC \le 4.5 V, \\ AD \ conversion \ clock=f(XIN)/2, \ f(XIN)/8 \le 4 MHz $ |               |      | 4             | LSB   |
|         |                                                   |                           | $2.2V \le VCC \le 4.0V$ ,<br>AD conversion clock=f(XIN)/2, f(XIN)/8 $\le VCCMHz$<br>$2.0V \le VCC \le 5.5V$ ,<br>AD conversion clock=f(OCO)/8. f(OCO)/32                    |               |      |               |       |
|         |                                                   | 8bitAD<br>mode            | $4.5V < Vcc \le 5.5V$ , AD conversion clock=f(XIN)/2, f(XIN)/8 $\le 6.25$ MHz                                                                                               |               |      | 2             |       |
|         |                                                   |                           | $4.0V < VCC \le 4.5V$ ,<br>AD conversion clock= $f(XIN)/2$ , $f(XIN)/8 \le 4MHz$                                                                                            |               |      |               |       |
|         |                                                   |                           | $2.2V < Vcc \le 4.0V$ ,<br>AD conversion clock=f(XIN)/2, f(XIN)/8 $\le$ VccMHz                                                                                              |               |      |               |       |
|         |                                                   |                           | $2.0V \le Vcc \le 2.2V$ , AD conversion clock=f(XIN)/2, f(XIN)/8 $\le$ (6Vcc-11)MHz                                                                                         |               |      |               |       |
|         |                                                   |                           | $2.0V \le Vcc \le 2.2V$ ,<br>AD conversion clock=f(XIN)/8 $\le VccMHz$                                                                                                      |               |      |               |       |
|         |                                                   |                           | $2.0V \le VCC \le 5.5V$ ,<br>AD conversion clock=f(OCO)/8, f(OCO)/32                                                                                                        |               |      |               |       |
| tconv   | Conversion time <sup>(1)</sup>                    | 10bitAD                   | mode                                                                                                                                                                        | tc(¢AD)×61    |      | tc(\phiAD)×62 | μS    |
|         |                                                   | 8bitAD m                  | node                                                                                                                                                                        | tc(\phiAD)×49 |      | tc(\phiAD)×50 |       |
| RLADDER | Ladder resistor                                   |                           |                                                                                                                                                                             | 12            | 35   | 100           | kΩ    |
| IVREF   | Reference input current                           | VREF=5.0                  | OV                                                                                                                                                                          | 50            | 150  | 200           | μА    |
| lia     | Analog input current                              |                           |                                                                                                                                                                             |               |      | 5.0           | μА    |

## NOTES:

When the A/D conversion is executed in the frequency/2 mode, frequency/4 mode, or frequency/8 mode, set  $f(X_{IN}) \ge 500$  kHz.

Relationship among AD conversion clock frequency, power source voltage, AD conversion mode and absolute accuracy.



Note:  $f(XIN) \ge 500kHz$ 

tc(φAD): one cycle of AD conversion clock. AD conversion clock can be selected from φSOURCE/2 or φSOURCE/8. φSOURCE represents the XIN input in the frequency/2, 4 or 8 mode and internal on-chip oscillator divided by 4 in the on-chip oscillator mode or the low-speed mode.

## LCD power supply characteristics

Table 29 LCD power supply characteristics (when connecting division resistors for LCD power supply) (Vcc = 1.8 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Cumbal | Doromotor                                           | Parameter Test conditions    |                              |           |      | Limits |      | Unit |
|--------|-----------------------------------------------------|------------------------------|------------------------------|-----------|------|--------|------|------|
| Symbol | Parameter                                           |                              | rest conditions              |           | Min. | Тур.   | Max. | Unit |
| RLCD   | Division resister for                               | RSEL="10"                    |                              |           |      | 200    |      | kΩ   |
|        | LCD power supply (1)  RSEL="11"  LCD drive timing A | RSEL="11"                    |                              |           |      | 5      |      | 1    |
|        |                                                     | LCD drive                    | LCD circuit division ratio = | RSEL="01" |      | 120    |      | 1    |
|        |                                                     | timing A                     | divided by 1                 | RSEL="00" |      | 90     |      | 1    |
|        |                                                     | LCD circuit division ratio = | RSEL="01"                    |           | 150  |        |      |      |
|        |                                                     | divided by 2                 | RSEL="00"                    |           | 120  |        | 1    |      |
|        |                                                     |                              |                              | RSEL="01" |      | 170    |      | 1    |
|        |                                                     |                              |                              | RSEL="00" |      | 150    |      | 1    |
|        |                                                     |                              | LCD circuit division ratio = | RSEL="01" |      | 190    |      |      |
|        |                                                     | divided by 8                 | RSEL="00"                    |           | 170  |        | 1    |      |
|        |                                                     | LCD drive                    |                              | RSEL="01" |      | 150    |      |      |
|        |                                                     | timing B                     |                              | RSEL="00" |      | 120    |      | 1    |
|        |                                                     |                              | LCD circuit division ratio = | RSEL="01" |      | 170    |      |      |
|        |                                                     |                              | divided by 2                 | RSEL="00" |      | 150    |      | 1    |
|        |                                                     |                              | LCD circuit division ratio = | RSEL="01" |      | 190    |      |      |
|        |                                                     |                              | divided by 4                 | RSEL="00" |      | 170    |      | 1    |
|        |                                                     |                              | LCD circuit division ratio = | RSEL="01" |      | 190    |      | ]    |
|        |                                                     | divided by 8                 | RSEL="00"                    |           | 190  |        | 7    |      |

<sup>1.</sup> The value is the average of each one division resistor.

## **Timing Requirements and Switching Characteristics**

Table 30 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to  $85^{\circ}$ C, unless otherwise noted)

| Cumbal        | Parameter                                        |                                 |      | Unit |      |      |
|---------------|--------------------------------------------------|---------------------------------|------|------|------|------|
| Symbol        |                                                  |                                 | Min. | Тур. | Max. | Unit |
| tw(RESET)     | Reset input "L" pulse widt                       | Reset input "L" pulse width     |      |      |      | μS   |
| tc(XIN)       | Main clock input                                 | 4.5V ≤ Vcc ≤ 5.5V (1)           | 62.5 |      |      | ns   |
|               | cycle time                                       | $4.0V \le Vcc < 4.5V$           | 125  |      |      | ns   |
| twh(XIN)      | Main clock input                                 | $4.5V \le VCC \le 5.5V^{(2)}$   | 25   |      |      | ns   |
|               | "H" pulse width                                  | 4.0V ≤ Vcc < 4.5V               | 50   |      |      | ns   |
| twl(XIN)      | Main clock input                                 | $4.5V \le VCC \le 5.5V^{(2)}$   | 25   |      |      | ns   |
|               | "L" pulse width                                  | 4.0V ≤ Vcc < 4.5V               | 50   |      |      | ns   |
| tc(CNTR)      | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycl | le time                         | 250  |      |      | ns   |
| twn(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H"  | pulse width                     | 105  |      |      | ns   |
| twL(CNTR)     | CNTRo, CNTR1 input "L"                           | pulse width                     | 105  |      |      | ns   |
| twн(INT)      | INT0-INT2 input "H" pulse                        | width                           | 80   |      |      | ns   |
| twL(INT)      | INT0-INT2 input "L" pulse                        | width                           | 80   |      |      | ns   |
| tc(Sclk)      | Serial I/O1, 2 clock input                       | cycle time (3)                  | 800  |      |      | ns   |
| twh(Sclk)     | Serial I/O1, 2 clock input '                     | 'H" pulse width (3)             | 370  |      |      | ns   |
| twL(Sclk)     | Serial I/O1, 2 clock input "L" pulse width (3)   |                                 | 370  |      |      | ns   |
| tsu(RxD-Sclk) | Serial I/O1, 2 input setup                       | Serial I/O1, 2 input setup time |      |      |      | ns   |
| th(Sclk-RxD)  | Serial I/O1, 2 input hold ti                     | me                              | 100  |      |      | ns   |

#### NOTES:

- 80 ns in the frequency/2 mode.
   32 ns in the frequency/2 mode.
   When bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "1" (clock synchronous). Divide this value by four when bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "0" (UART).

Table 31 Timing requirements (2) (Vcc = 1.8 to 4.0 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Comple al     | Parameter                                               |                         |                  | Limits |      |    |  |
|---------------|---------------------------------------------------------|-------------------------|------------------|--------|------|----|--|
| Symbol        | Param                                                   | Min.                    | Тур.             | Max.   | Unit |    |  |
| tw(RESET)     | Reset input "L" pulse width                             |                         | 2                |        |      | μS |  |
| tc(XIN)       | Main clock input cycle time                             | $2.0V \le VCC \le 4.0V$ | 125              |        |      | ns |  |
|               | (XIN input)                                             | VCC < 2.0V              | 166              |        |      | ns |  |
| twh(XIN)      | Main clock input "H" pulse width                        | $2.0V \le VCC \le 4.0V$ | 50               |        |      | ns |  |
|               |                                                         | VCC < 2.0V              | 70               |        |      | ns |  |
| twl(XIN)      | Main clock input "L" pulse width                        | $2.0V \le VCC \le 4.0V$ | 50               |        |      | ns |  |
|               |                                                         | VCC < 2.0V              | 70               |        |      | ns |  |
| tc(CNTR)      | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time  | $2.0V \le VCC \le 4.0V$ | 1000/Vcc         |        |      | ns |  |
|               |                                                         | VCC < 2.0V              | 1000/(5 × VCC-8) |        |      | ns |  |
| twn(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse w | ridth                   | tc(CNTR)/2-20    |        |      | ns |  |
| twL(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse w | idth                    | tc(CNTR)/2-20    |        |      | ns |  |
| twн(INT)      | INT0-INT2 input "H" pulse width                         |                         | 230              |        |      | ns |  |
| twL(INT)      | INT0-INT2 input "L" pulse width                         |                         | 230              |        |      | ns |  |
| tc(Sclk)      | Serial I/O1, 2 clock input cycle tin                    | ne <sup>(1)</sup>       | 2000             |        |      | ns |  |
| twh(Sclk)     | Serial I/O1, 2 clock input "H" puls                     | e width (1)             | 950              |        |      | ns |  |
| twL(ScLK)     | Serial I/O1, 2 clock input "L" pulse width (1)          |                         | 950              |        |      | ns |  |
| tsu(RxD-Sclk) | Serial I/O1, 2 input setup time                         |                         | 400              |        |      | ns |  |
| th(Sclk-RxD)  | Serial I/O1, 2 input hold time                          |                         | 200              |        |      | ns |  |

When bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "1" (clock synchronous).
 Divide this value by four when bit 6 of address 001A<sub>16</sub>, 001F are "0" (UART).

www.DataSheet4U.com

Table 32 Switching characteristics (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Cymbal       | Develope                                    |               | Limits |      |      |  |
|--------------|---------------------------------------------|---------------|--------|------|------|--|
| Symbol       | Parameter                                   | Min.          | Тур    | Max. | Unit |  |
| twh(Sclk)    | Serial I/O1, 2 clock output "H" pulse width | tc(Sclk)/2-30 |        |      | ns   |  |
| twL(ScLK)    | Serial I/O1, 2 clock output "L" pulse width | tc(Sclk)/2-30 |        |      | ns   |  |
| td(Sclk-TxD) | Serial I/O1, 2 output delay time (1)        |               |        | 140  | ns   |  |
| tv(Sclk-TxD) | Serial I/O1, 2 output valid time (1)        | -30           |        |      | ns   |  |
| tr(Sclk)     | Serial I/O1, 2 clock output rising time     |               |        | 30   | ns   |  |
| tf(Sclk)     | Serial I/O1, 2 clock output falling time    |               |        | 30   | ns   |  |

NOTE:

Table 33 Switching characteristics (2) (Vcc = 1.8 to 4.0 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol       | Parameter                                   |               | Limits |      |      |  |
|--------------|---------------------------------------------|---------------|--------|------|------|--|
|              | Farameter                                   | Min.          | Тур    | Max. | Unit |  |
| twh(Sclk)    | Serial I/O1, 2 clock output "H" pulse width | tc(Sclk)/2-80 |        |      | ns   |  |
| twl(Sclk)    | Serial I/O1, 2 clock output "L" pulse width | tc(Sclk)/2-80 |        |      | ns   |  |
| td(Sclk-TxD) | Serial I/O1, 2 output delay time (1)        |               |        | 350  | ns   |  |
| tv(Sclk-TxD) | Serial I/O1, 2 output valid time (1)        | -30           |        |      | ns   |  |
| tr(Sclk)     | Serial I/O1, 2 clock output rising time     |               |        | 80   | ns   |  |
| tf(Sclk)     | Serial I/O1, 2 clock output falling time    |               |        | 80   | ns   |  |

<sup>1.</sup> The P55/TxD1 [P32/TxD2] P-channel output disable bit (bit 4 of address 001B16 [001F16]) of UART control register is "0".



Fig 94. Circuit for measuring output switching characteristics

<sup>1.</sup> The P55/TxD1 [P32/TxD2] P-channel output disable bit (bit 4 of address 001B16 [001F16]) of UART control register is "0".

www.DataSheet4U.com



Fig 95. Timing diagram

## FLASH MEMORY VERSION

## FLASH MEMORY VERSION ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings**

Table 34 Absolute maximum ratings

| Symbol | Parameter                                                                                        |                   | Conditions                                | Ratings         | Unit |
|--------|--------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------|-----------------|------|
| Vcc    | Power source voltage Input voltage P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P62 |                   |                                           | -0.3 to 6.5     | V    |
| Vı     |                                                                                                  |                   |                                           | -0.3 to Vcc+0.3 | V    |
| Vı     | Input voltage VL1                                                                                |                   | 1                                         | -0.3 to VL2     | V    |
| Vı     | Input voltage VL3                                                                                |                   | All voltages are based on                 | VL1 to VL3      | V    |
| Vı     |                                                                                                  |                   | Vss.                                      | VL2 to 6.5      | V    |
| Vı     |                                                                                                  |                   | When an input voltage is measured, output | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage                                                                                   | At output port    | transistors are cut off.                  | -0.3 to Vcc+0.3 | V    |
|        | P00-P07, P10-P17, P20-P27                                                                        | At segment output |                                           | −0.3 to VL3+0.3 | V    |
| Vo     | Output voltage COMo-COM3                                                                         |                   | 1                                         | -0.3 to VL3+0.3 | V    |
| Vo     | Output voltage<br>P30-P37, P40-P47, P50-P57, P6                                                  | 60—P62            | 1                                         | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage XouT                                                                              |                   | 1                                         | -0.3 to Vcc+0.3 | V    |
| Pd     | Power dissipation                                                                                |                   | Ta=25°C                                   | 300             | mW   |
| Topr   | Operating temperature                                                                            |                   | =                                         | -20 to 85       | °C   |
| Tstg   | Storage temperature                                                                              |                   | -                                         | -40 to 125      | °C   |

## FLASH MEMORY VERSION

## **Recommended Operating Conditions**

Table 35 Recommended operating conditions (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V,  $T_a = -20$  to 85°C unless otherwise noted)

| Cumbal | Parameter                           |                                                |                                                                       |        | Unit |        |      |
|--------|-------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|--------|------|--------|------|
| Symbol |                                     | i diametei                                     |                                                                       |        | Тур. | Max.   | Unit |
| Vcc    | Power source voltage <sup>(1)</sup> | Frequency/2 mode (2)                           | $f(XIN) \le 12.5MHz$                                                  | 4.5    |      | 5.5    | V    |
|        |                                     |                                                | $f(XIN) \le 8MHz$                                                     | 4.0    |      | 5.5    | V    |
|        |                                     |                                                | $f(XIN) \le 4MHz$                                                     | 2.7    |      | 5.5    | V    |
|        |                                     | Frequency/4 mode                               | $f(XIN) \le 16MHz$                                                    | 4.5    |      | 5.5    | V    |
|        |                                     |                                                | $f(XIN) \le 8MHz$                                                     | 2.7    |      | 5.5    | V    |
|        |                                     | Frequency/8 mode                               | $f(XIN) \le 16MHz$                                                    | 4.5    |      | 5.5    | V    |
|        |                                     | $f(XIN) \le 8MHz$                              | 2.7                                                                   |        | 5.5  | V      |      |
|        |                                     | Low-speed mode                                 | •                                                                     | 2.7    |      | 5.5    | V    |
|        |                                     | On-chip oscillator mode                        |                                                                       | 2.7    |      | 5.5    | V    |
| Vss    | Power source voltage                | ge                                             |                                                                       |        | 0    |        | V    |
| VL3    | LCD power source v                  | voltage                                        | roltage                                                               |        |      | 5.5    | V    |
| VREF   | A/D converter refere                | ence voltage                                   |                                                                       | 2.7    |      | Vcc    | V    |
| AVss   | Analog power source                 | nalog power source voltage                     |                                                                       |        | 0    |        | V    |
| VIA    | Analog input voltage                | e ANo-AN7                                      |                                                                       | AVss   |      | Vcc    | V    |
| VIH    | "H" input voltage                   | P04-P07, P10-P17, P2<br>P36, P40-P47, P52, P5  |                                                                       | 0.7Vcc |      | Vcc    | V    |
| VIH    | "H" input voltage                   | P00-P03, P31, P33, P3<br>P57, P60, P61         | 4, P37, P50, P51, P54–                                                | 0.8Vcc |      | Vcc    | V    |
| VIH    | "H" input voltage                   | RESET                                          |                                                                       | 0.8Vcc |      | Vcc    | V    |
| VIH    | "H" input voltage                   | XIN                                            |                                                                       | 0.8Vcc |      | Vcc    | V    |
| VIL    | "L" input voltage                   | , ,                                            | P04–P07, P10–P17, P20–P27, P30, P32, P35, P36, P40–P47, P52, P53, P62 |        |      | 0.3Vcc | V    |
| VIL    | "L" input voltage                   | P00-P03, P31, P33, P3-<br>P57, P60, P61, CNVss | P00–P03, P31, P33, P34, P37, P50, P51, P54–<br>P57, P60, P61, CNVss   |        |      | 0.2Vcc | V    |
| VIL    | "L" input voltage                   | RESET                                          |                                                                       | 0      |      | 0.2Vcc | V    |
| VIL    | "L" input voltage                   | XIN                                            |                                                                       | 0      |      | 0.2Vcc | V    |

<sup>1.</sup> When the A/D converter is used, refer to the recommended operating conditions of the A/D converter.

<sup>2.</sup>  $12.5 \text{ MHz} < f(X_{IN}) \le 16 \text{ MHz}$  is not available in the frequency/2 mode.

Table 36 Recommended operating conditions (3) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol                       | Parameter                                                                                                                                                                         |      | Limits |      |      |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--|
| Symbol                       | i arameter                                                                                                                                                                        | Min. | Тур.   | Max. | Unit |  |
| Σ <b>I</b> OH(peak)          | "H" total peak output current (1)<br>P00–P07, P10–P17, P20–P27, P30–P37                                                                                                           |      |        | -40  | mA   |  |
| Σ <b>I</b> OH(peak)          | "H" total peak output current (1)<br>P4 <sub>0</sub> –P4 <sub>7</sub> , P5 <sub>0</sub> –P5 <sub>7</sub> , P6 <sub>0</sub> –P6 <sub>2</sub>                                       |      |        | -40  | mA   |  |
| $\Sigma$ l $^{\rm OL(peak)}$ | "L" total peak output current (1)<br>P00–P07, P10–P17, P20–P27                                                                                                                    |      |        | 40   | mA   |  |
| $\Sigma$ l $O$ L $(peak)$    | "L" total peak output current (1)<br>P40–P47, P50, P51, P54–P57, P60–P62                                                                                                          |      |        | 40   | mA   |  |
| $\Sigma$ l $^{\rm OL(peak)}$ | "L" total peak output current (1)<br>P30–P37, P52, P53                                                                                                                            |      |        | 110  | mA   |  |
| $\Sigma$ loH(avg)            | "H" total average output current (1)<br>P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub> , P3 <sub>0</sub> –P3 <sub>7</sub> |      |        | -20  | mA   |  |
| $\Sigma$ loH(avg)            | "H" total average output current (1)<br>P40–P47, P50–P57, P60–P62                                                                                                                 |      |        | -20  | mA   |  |
| $\Sigma$ lOL(avg)            | "L" total average output current (1) P00–P07, P10–P17, P20–P27                                                                                                                    |      |        | 20   | mA   |  |
| $\Sigma$ l $_{ m OL(avg)}$   | "L" total average output current (1) P40-P47, P50, P51, P54-P57, P60-P61                                                                                                          |      |        | 20   | mA   |  |
| $\Sigma$ lOL(avg)            | "L" total average output current (1)<br>P30–P37, P52, P53                                                                                                                         |      |        | 90   | mA   |  |
| OH(peak)                     | "H" peak output current (2)<br>P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub>                                             |      |        | -2.0 | mA   |  |
| OH(peak)                     | "H" peak output current (2)<br>P30–P37, P40–P47, P50–P57, P62–P62                                                                                                                 |      |        | -5.0 | mA   |  |
| OL(peak)                     | "L" peak output current (2)<br>P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub>                                             |      |        | 5.0  | mA   |  |
| OL(peak)                     | "L" peak output current (2)<br>P40–P47, P50, P51, P54–P57, P60–P62                                                                                                                |      |        | 10   | mA   |  |
| OL(peak)                     | "L" peak output current (2)<br>P30–P37, P52, P53                                                                                                                                  |      |        | 30   | mA   |  |
| OH(avg)                      | "H" average output current (3)<br>P00–P07, P10–P17, P20–P27                                                                                                                       |      |        | -1.0 | mA   |  |
| OH(avg)                      | "H" average output current (3)<br>P30–P37, P40–P47, P50–P57, P60–P62                                                                                                              |      |        | -2.5 | mA   |  |
| OL(avg)                      | "L" average output current (3)<br>P0 <sub>0</sub> –P0 <sub>7</sub> , P1 <sub>0</sub> –P1 <sub>7</sub> , P2 <sub>0</sub> –P2 <sub>7</sub>                                          |      |        | 2.5  | mA   |  |
| OL(avg)                      | "L" average output current (3)<br>P40–P47, P50, P51, P54–P57, P60–P62                                                                                                             |      |        | 5.0  | mA   |  |
| OL(avg)                      | "L" average output current (3) P30–P37, P52, P53                                                                                                                                  |      |        | 15   | mA   |  |

- The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.
   The peak output current is the peak current flowing in each port.
- 3. The average output current is average value measured over 100 ms.

Table 37 Recommended operating conditions (4) (Vcc = 2.7 to 5.5 V, Vss = 0 V,  $T_a = -20$  to 85°C, unless otherwise noted)

| O. mala al            | D                                                                             | Conditions        |      | Limits |         |      |  |
|-----------------------|-------------------------------------------------------------------------------|-------------------|------|--------|---------|------|--|
| Symbol                | Parameter                                                                     |                   | Min. | Тур.   | Max.    | Unit |  |
| f(CNTR <sub>0</sub> ) | Timer X and Timer Y                                                           | 4.5V ≤ Vcc ≤ 5.5V |      |        | 6.25    | MHz  |  |
| f(CNTR <sub>1</sub> ) | Input frequency (duty cycle 50%)                                              | 4.0V ≤ Vcc < 4.5V |      |        | 2×Vcc-4 | MHz  |  |
|                       |                                                                               | 2.7V ≤ Vcc < 4.0V |      |        | Vcc     | MHz  |  |
| f(Tclk)               | Timer X, Timer Y, Timer 1, Timer 2,                                           | 4.5V ≤ Vcc ≤ 5.5V |      |        | 16      | MHz  |  |
|                       | Timer 3, Timer 4 clock input frequency (Count source frequency of each timer) | 4.0V ≤ Vcc < 4.5V |      |        | 4×Vcc-8 | MHz  |  |
|                       |                                                                               | 2.7V ≤ Vcc < 4.0V |      |        | 2×Vcc   | MHz  |  |
| f(φ)                  | System clock φ frequency (1)                                                  | 4.5V ≤ Vcc ≤ 5.5V |      |        | 6.25    | MHz  |  |
|                       |                                                                               | 4.0V ≤ Vcc < 4.5V |      |        | 4       | MHz  |  |
|                       |                                                                               | 2.7V ≤ Vcc < 4.0V |      |        | Vcc     | MHz  |  |
| f(XIN)                | Main clock input frequency                                                    | 4.5V ≤ Vcc ≤ 5.5V | 1.0  |        | 16      | MHz  |  |
|                       | (duty cycle 50%) (2)(3)                                                       | 2.7V ≤ Vcc < 4.5V | 1.0  |        | 8.0     | MHz  |  |
| f(Xcin)               | Sub-clock oscillation frequency (duty cycle 50%) (4)(5)                       |                   |      | 32.768 | 80      | kHz  |  |

#### NOTES:

- 1. Relationship between system clock φ frequency and power source voltage is shown in the graph below.
- 2. When the A/D converter is used, refer to the recommended operating conditions of the A/D converter.
- 12.5 MHz < f(XIN)  $\le$  16 MHz is not available in the frequency/2 mode.
- The oscillation start voltage and the oscillation start time differ depending on factors such as the oscillator, circuit constants, and operating temperature range. Note that oscillation start may be particularly difficult at low voltage when using a high-frequency
- 5. When using the microcomputer in low-speed mode, set the clock input oscillation frequency on condition that  $f(X_{CIN}) < f(X_{IN})/3$ .

#### 

#### <Main clock XIN frequency>





## FLASH MEMORY VERSION

#### **Electrical Characteristics**

Table 38 Electrical characteristics (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Cumbal  | Dorometer                                                                                                                       | Toot conditions                                  |         | Limits |      | Unit |
|---------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|--------|------|------|
| Symbol  | Parameter                                                                                                                       | Test conditions                                  | Min.    | Тур.   | Max. | Unit |
| Vон     | "H" output voltage<br>P00–P07, P10–P17, P20–P27                                                                                 | Iон= -2.5mA                                      | Vcc-2.0 |        |      | V    |
| Vон     | "H" output voltage                                                                                                              | IOH= -5mA                                        | Vcc-2.0 |        |      | V    |
|         | P30-P37, P40-P47, P50-P57, P60-<br>P62 <sup>(1)</sup>                                                                           | lон= −1.25mA                                     | Vcc-0.5 |        |      | V    |
| Vol     | "L" output voltage                                                                                                              | IoL=5mA                                          |         |        | 2.0  | V    |
|         | P00-P07, P10-P17, P20-P27                                                                                                       | IoL=1.25mA                                       |         |        | 0.5  |      |
| Vol     | "L" output voltage                                                                                                              | IoL=10mA                                         |         |        | 2.0  | V    |
|         | P40-P47, P50, P51, P54-P57, P60-<br>P62 <sup>(1)</sup>                                                                          | IoL=2.5mA                                        |         |        | 0.5  |      |
| Vol     | "L" output voltage<br>P30–P37, P52, P53                                                                                         | IOL=15mA                                         |         |        | 2.0  | V    |
| VT+-VT- | Hysteresis<br>CNTR <sub>0</sub> , CNTR <sub>1</sub> , INT <sub>0</sub> –INT <sub>2</sub> , KW <sub>0</sub> –<br>KW <sub>7</sub> |                                                  |         | 0.5    |      | V    |
| VT+–VT– | Hysteresis RxD1, RxD2, Sclk1, Sclk2                                                                                             |                                                  |         | 0.5    |      | V    |
| VT+-VT- | Hysteresis RESET                                                                                                                |                                                  |         | 0.5    |      | V    |
| Іін     | "H" input current<br>P00–P07, P10–P17, P20–P27                                                                                  | Vi=Vcc                                           |         |        | 5.0  | μА   |
| Іін     | "H" input current<br>P30–P37, P40–P47, P50–P57, P60–P62                                                                         | Vi=Vcc                                           |         |        | 5.0  | μА   |
| Іін     | "H" input current RESET, CNVss                                                                                                  | VI=VCC                                           |         |        | 5.0  | μА   |
| Іін     | "H" input current XIN                                                                                                           | VI=VCC                                           |         | 4.0    |      | μА   |
| lıL     | "L" input current<br>P00–P07, P10–P17, P20–P27                                                                                  | Vi=Vss<br>Pull-up "OFF"                          |         |        | -5.0 | μА   |
|         |                                                                                                                                 | Vcc=5.0V, VI=Vss<br>Pull-up "ON"                 | -60     | -120   | -240 | μА   |
|         |                                                                                                                                 | Vcc=3.0V, VI=Vss<br>Pull-up "ON"                 | -25     | -50    | -100 | μА   |
| lı∟     | "L" input current<br>P30-P37, P40-P47, P50-P57, P60-P67                                                                         | V <sub>I</sub> =V <sub>SS</sub><br>Pull-up "OFF" |         |        | -5.0 | μА   |
|         |                                                                                                                                 | Vcc=5.0V, VI=Vss<br>Pull-up "ON"                 | -30     | -70    | -140 | μА   |
|         |                                                                                                                                 | Vcc=3.0V, VI=Vss<br>Pull-up "ON"                 | -6.5    | -25    | -45  | μА   |
| lıL     | "L" input current RESET, CNVss                                                                                                  | VI=VSS                                           |         |        | -5.0 | μА   |
| lı∟     | "L" input current XIN                                                                                                           | VI=VSS                                           |         | -4.0   |      | μА   |
| f(OCO)  | On-chip oscillator frequency                                                                                                    | Vcc=5V, Ta=25°C                                  | 2500    | 5000   | 7500 | kHz  |

#### NOTE:

<sup>1.</sup> When the port Xc switch bit (bit 4 of address 003B<sub>16</sub>) of CPU mode register is "1", the drivability of P62 is different from the above.

www.DataSheet4U.com

Table 39 Electrical characteristics (2)

(Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, f(Xcin) = 32.768 kHz, output transistors in the cut-off state, A/D converter stopped, unless otherwise noted)

| Symbol | Parameter            |                                         | Test co  | nditions                                   |                |         | Limits |      | Unit     |
|--------|----------------------|-----------------------------------------|----------|--------------------------------------------|----------------|---------|--------|------|----------|
| Symbol | Tarameter            |                                         | 1631 60  | Haltions                                   |                | Min.    | Тур.   | Max. | O I II   |
| VRAM   | RAM hold voltage     | When clock is stopp                     |          |                                            |                | 2.2     |        | 5.5  | V        |
| Icc    | Power source current | Frequency/2 mode                        | Vcc=5.0V | f(XIN)=12.5MHz                             |                |         | 4.0    | 7.0  | mA       |
|        |                      |                                         |          | f(X <sub>IN</sub> )=12.5MHz (in WIT state) |                |         | 2.0    | 3.5  | mA       |
|        |                      |                                         |          | f(XIN)=4MHz                                |                |         | 2.0    | 3.5  | mA       |
|        |                      |                                         | Vcc=2.7V | f(XIN)=4MHz                                |                |         | 1.5    | 3    | mA       |
|        |                      |                                         |          | f(XIN)=4MHz (in WIT state)                 |                |         | 1.0    | 2.5  | mA       |
|        |                      |                                         |          | f(XIN)=2MHz                                |                |         | 1.0    | 2.5  | mA       |
|        |                      | Frequency/4 mode                        | Vcc=5.0V | f(XIN)=12.5MHz                             | 2              |         | 3.2    | 5.6  | mA       |
|        |                      |                                         |          | f(XIN)=12.5MHz (in WIT state)              |                |         | 1.6    | 3.2  | mA       |
|        |                      |                                         |          | f(XIN)=4MHz                                |                |         | 1.6    | 3.2  | mA       |
|        |                      |                                         |          | f(XIN)=8MHz                                |                |         | 1.6    | 3.2  | mA       |
|        |                      |                                         |          | f(XIN)=8MHz (in WIT state)                 |                |         | 1.0    | 2.5  | mA       |
|        |                      |                                         |          | f(XIN)=4MHz                                |                |         | 1.0    | 2.5  | mA       |
|        |                      | Frequency/8 mode                        | Vcc=5.0V | f(XIN)=12.5MHz                             |                |         | 2.5    | 5    | mA       |
|        |                      |                                         |          | f(XIN)=12.5MHz                             | (in WIT state) |         | 1.5    | 3    | mA       |
|        |                      |                                         |          | f(XIN)=4MHz                                |                |         | 1.5    | 3    | mA       |
|        |                      |                                         | Vcc=2.7V | f(XIN)=8MHz                                | ` '            |         | 1.5    | 3    | mA       |
|        |                      |                                         |          | f(XIN)=8MHz (in WIT state)                 |                |         | 1.0    | 2.5  | mA       |
|        |                      |                                         |          | f(XIN)=4MHz                                |                |         | 1.0    | 2.5  | mA       |
|        |                      | Low-speed mode                          | Vcc=5.0V | f(XIN)=stop                                |                |         | 400    | 800  | μΑ       |
|        |                      |                                         |          | in WIT state                               | Ta=25°C        |         | 4.0    | 10   | 10<br>μA |
|        |                      |                                         |          |                                            |                | Ta=85°C |        |      | 20       |
|        |                      |                                         | Vcc=2.7V | f(XIN)=stop                                |                |         | 300    | 600  | μΑ       |
|        |                      |                                         |          | in WIT state                               | Ta=25°C        |         | 3.7    | 9    | μА       |
|        |                      |                                         |          |                                            | Ta=85°C        |         |        | 18   | μΑ       |
|        |                      | On-chip oscillator m                    | ode      | Vcc=5.0V                                   |                |         | 600    | 1200 | μΑ       |
|        |                      | f(XIN), f(XCIN): stop                   |          | Vcc=2.7V                                   |                |         | 500    | 1000 | μΑ       |
|        |                      |                                         |          | Vcc=2.7V (in W                             | 'IT state)     |         | 500    | 1000 | μΑ       |
|        |                      | All oscillations are s                  | topped   | Ta=25°C                                    |                |         | 0.6    | 3.0  | μΑ       |
|        |                      | (in STP state)                          |          | Ta=85°C                                    |                |         | 1.0    |      | μΑ       |
|        |                      | Current increased a converter operating |          | f(XIN)=12.5MHz in frequency/2,             |                |         | 1.0    |      | mA       |
|        |                      |                                         |          | f(XIN)=stop, Vcc<br>in on-chip oscill      |                |         | 1.0    |      | mA       |
|        |                      |                                         |          | f(XIN)=stop, Vcc<br>in low-speed me        | c=5V           |         | 0.8    |      | mA       |

#### A/D Converter Characteristics

Table 40 A/D converter recommended operating condition (Vcc = 2.7 to 5.5 V,  $Ta = -20 \text{ to } 85^{\circ}\text{C}$ , output transistors in cut-off state, unless otherwise noted)

| Symbol         | Parameter                        | Test conditions   |        | Unit |                 |       |
|----------------|----------------------------------|-------------------|--------|------|-----------------|-------|
| Syllibol       | Farameter                        | lest conditions   | Min.   | Тур. | Max.            | Offic |
| $V_{CC}$       | Power source voltage             |                   | 2.7    | 5.0  | 5.5             | V     |
| VIH            | "H" input voltage ADKEY          |                   | 0.9Vcc |      | Vcc             | V     |
| VIL            | "L" input voltage ADKEY          |                   | 0      |      | 0.7 × Vcc – 0.5 | V     |
| f(øAD)         | AD converter clock frequency (1) | 4.5V < Vcc ≤ 5.5V |        |      | 6.25            | MHz   |
|                | (Low-speed • on-chip oscillator  | 4.0V < Vcc ≤ 4.5V |        |      | 4.0             | MHz   |
| mode excluded) |                                  | 2.7V < Vcc ≤ 4.0V |        |      | Vcc             | MHz   |

NOTE:

<sup>1.</sup> Confirm the recommended operating condition for main clock input frequency.

www.DataSheet4U.com

Table 41 A/D converter characteristics (Vcc = 2.7 to 5.5 V, Ta = -20 to 85°C, output transistors in cut-off state, low-speed • on-chip oscillator mode included, unless otherwise noted)

| Cumbal  | Parameter                                         |                 | Test conditions                                                                                                                      |                         | Limits |                         | Unit  |
|---------|---------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------------------|-------|
| Symbol  | Parameter                                         |                 | Test conditions                                                                                                                      | Min.                    | Тур.   | Max.                    | Utill |
| -       | Resolution                                        |                 |                                                                                                                                      |                         |        | 10                      | Bits  |
| ABS     | Absolute accuracy (quantification error excluded) | 10bitAD<br>mode | $ 4.5 V < Vcc \le 5.5 V, \\ AD \ conversion \ clock=f(XIN)/2, \ f(XIN)/8 \le 6.25 MHz \\ 4.0 V < Vcc \le 4.5 V, $                    |                         |        | 4                       | LSB   |
|         |                                                   |                 | AD conversion clock=f(XIN)/2, f(XIN)/8 $\leq$ 4MHz 2.7V $\leq$ VCC $\leq$ 4.0V, AD conversion clock=f(XIN)/2, f(XIN)/8 $\leq$ VccMHz |                         |        |                         |       |
|         |                                                   |                 | 2.7V ≤ Vcc ≤ 5.5V,<br>f(OCO)/8, f(OCO)/32                                                                                            |                         |        |                         |       |
|         |                                                   | 8bitAD<br>mode  | $4.5V < Vcc \le 5.5V$ , AD conversion clock= $f(Xin)/2$ , $f(Xin)/8 \le 6.25MHz$                                                     |                         |        | 2                       |       |
|         |                                                   |                 | $4.0V < Vcc \le 4.5V$ , AD conversion clock= $f(Xin)/2$ , $f(Xin)/8 \le 4MHz$                                                        |                         |        |                         |       |
|         |                                                   |                 | $2.7V \le Vcc \le 4.0V$ ,<br>AD conversion clock=f(XIN)/2, f(XIN)/8 $\le$ VccMHz                                                     |                         |        |                         |       |
|         |                                                   |                 | 2.7V ≤ Vcc ≤ 5.5V,<br>f(OCO)/8, f(OCO)/32                                                                                            |                         |        |                         |       |
| tconv   | Conversion time(1)                                | 10bitAD         | mode                                                                                                                                 | $tc(\phi AD) \times 61$ |        | tc(\phiAD) × 62         | μS    |
|         |                                                   | 8bitAD m        | node                                                                                                                                 | $tc(\phi AD) \times 49$ |        | $tc(\phi AD) \times 50$ |       |
| RLADDER | Ladder resistor                                   |                 |                                                                                                                                      | 12                      | 35     | 100                     | kΩ    |
| IVREF   | Reference input current                           | VREF=5V         |                                                                                                                                      | 50                      | 150    | 200                     | μА    |
| lia     | Analog input current                              |                 |                                                                                                                                      |                         |        | 5.0                     | μА    |

#### NOTES:

Relationship among AD conversion clock frequency, power source voltage, AD conversion mode and absolute accuracy.



Note:  $f(XIN) \ge 500kHz$ 

tc(φAD): one cycle of AD conversion clock. AD conversion clock can be selected from φSOURCE/2 or φSOURCE/8. φSOURCE represents the XIN input in the frequency/2, 4 or 8 mode and internal on-chip oscillator divided by 4 in the on-chip oscillator mode or the low-speed mode.
 When the A/D conversion is executed in the frequency/2 mode, frequency/4 mode, or frequency/8 mode, set f(XIN) ≥ 500 kHz.

## FLASH MEMORY VERSION

## LCD power supply characteristics

Table 42 LCD power supply characteristics (when connecting division resistors for LCD power supply) (VCC = 2.7 to 5.5 V, VSS = 0 V, VSS = 0

| Cuma had | Donomoton             |              | Took oon ditions                          |           |      | Limits |      | I Imit |
|----------|-----------------------|--------------|-------------------------------------------|-----------|------|--------|------|--------|
| Symbol   | Parameter             |              | Test conditions                           |           | Min. | Тур.   | Max. | Unit   |
| RLCD     | Division resister for | RSEL="10"    |                                           |           |      | 200    |      | kΩ     |
|          | LCD power supply (1)  | RSEL="11"    | RSEL="11"                                 |           |      | 5      |      |        |
|          |                       | LCD drive    | LCD circuit division ratio =              | RSEL="01" |      | 120    |      |        |
|          |                       | timing A     | divided by 1                              | RSEL="00" |      | 90     |      |        |
| ĺ        |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 150    |      |        |
|          |                       |              | divided by 2                              | RSEL="00" |      | 120    |      |        |
|          |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 170    |      |        |
|          |                       | divided by 4 | divided by 4                              | RSEL="00" |      | 150    |      |        |
|          |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 190    |      |        |
|          |                       |              | divided by 8                              | RSEL="00" |      | 170    |      |        |
|          |                       | LCD drive    | LCD circuit division ratio = divided by 1 | RSEL="01" |      | 150    |      |        |
|          |                       | timing B     |                                           | RSEL="00" |      | 120    |      |        |
|          |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 170    |      |        |
|          |                       |              | divided by 2                              | RSEL="00" |      | 150    |      |        |
|          |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 190    |      |        |
|          |                       |              | divided by 4                              | RSEL="00" |      | 170    |      | 7      |
|          |                       |              | LCD circuit division ratio =              | RSEL="01" |      | 190    |      |        |
|          |                       |              | divided by 8                              | RSEL="00" |      | 190    |      | 1      |

#### NOTE:

<sup>1.</sup> The value is the average of each one division resistor.

#### FLASH MEMORY VERSION

#### **Timing Requirements And Switching Characteristics**

Table 43 Power supply circuit characteristics (Vcc = 2.7 to 5.5 V, Vss = 0 V,  $Ta = -20 \text{ to } 85^{\circ}\text{C}$ , unless otherwise noted)

| Symbol  | Parameter                                                 | Test conditions  |      | Limits | _    | Unit  |
|---------|-----------------------------------------------------------|------------------|------|--------|------|-------|
| Symbol  | Farameter                                                 | iest conditions  | Min. | Тур.   | Max. | Offic |
| td(P-R) | Internal power source voltage stabilizes time at power-on | 2.7 ≤ Vcc ≤ 5.5V | 2    |        |      | ms    |

Table 44 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Cumbal        | Parameter                                               |                       |      | Unit |       |    |
|---------------|---------------------------------------------------------|-----------------------|------|------|-------|----|
| Symbol        | Parai                                                   | Min.                  | Тур. | Max. | Offic |    |
| tw(RESET)     | Reset input "L" pulse width                             |                       | 2    |      |       | μS |
| tc(XIN)       | Main clock input cycle time                             | 4.5V ≤ Vcc ≤ 5.5V (1) | 62.5 |      |       | ns |
|               |                                                         | 4.0V ≤ Vcc < 4.5V     | 125  |      |       | ns |
| twh(XIN)      | Main clock input "H" pulse width                        | 4.5V ≤ Vcc ≤ 5.5V (2) | 25   |      |       | ns |
|               |                                                         | 4.0V ≤ Vcc < 4.5V     | 50   |      |       | ns |
| twl(XIN)      | Main clock input "L" pulse width                        | 4.5V ≤ Vcc ≤ 5.5V (2) | 25   |      |       | ns |
|               |                                                         | 4.0V ≤ Vcc < 4.5V     | 50   |      |       | ns |
| tc(CNTR)      | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time  |                       | 250  |      |       | ns |
| twn(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse w | ridth                 | 105  |      |       | ns |
| twL(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse w | idth                  | 105  |      |       | ns |
| twн(INT)      | INT0-INT2 input "H" pulse width                         |                       | 80   |      |       | ns |
| twL(INT)      | INT0-INT2 input "L" pulse width                         |                       | 80   |      |       | ns |
| tc(Sclk)      | Serial I/O1, 2 clock input cycle tin                    | ne <sup>(3)</sup>     | 800  |      |       | ns |
| twh(Sclk)     | Serial I/O1, 2 clock input "H" puls                     | 370                   |      |      | ns    |    |
| twL(Sclk)     | Serial I/O1, 2 clock input "L" pulse                    | 370                   |      |      | ns    |    |
| tsu(RxD-SCLK) | Serial I/O1, 2 input setup time                         |                       | 220  |      |       | ns |
| th(Sclk-RxD)  | Serial I/O1, 2 input hold time                          |                       | 100  |      |       | ns |

#### NOTES:

- 1. 80 ns in the frequency/2 mode.
- 2. 32 ns in the frequency/2 mode.
- When bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "1" (clock synchronous).
   Divide this value by four when bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "0" (UART).

Table 45 Timing requirements (2) (Vcc = 2.7 to 4.0 V, Vss = 0 V, Ta = -20 to  $85^{\circ}$ C, unless otherwise noted)

| Cumbal        | Dorometer                                                   | Lim           | nits |           | Unit |
|---------------|-------------------------------------------------------------|---------------|------|-----------|------|
| Symbol        | Parameter                                                   | Min.          | Тур. | Тур. Мах. |      |
| tw(RESET)     | Reset input "L" pulse width                                 | 2             |      |           | μS   |
| tc(XIN)       | Main clock input cycle time (XIN input)                     | 125           |      |           | ns   |
| twh(XIN)      | Main clock input "H" pulse width                            | 50            |      |           | ns   |
| twl(XIN)      | Main clock input "L" pulse width                            | 50            |      |           | ns   |
| tc(CNTR)      | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time      | 1000/Vcc      |      |           | ns   |
| twn(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | tc(CNTR)/2-20 |      |           | ns   |
| twL(CNTR)     | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | tc(CNTR)/2-20 |      |           | ns   |
| twн(INT)      | INT <sub>0</sub> -INT <sub>2</sub> input "H" pulse width    | 230           |      |           | ns   |
| twL(INT)      | INT0-INT2 input "L" pulse width                             | 230           |      |           | ns   |
| tc(Sclk)      | Serial I/O1, 2 clock input cycle time                       | 2000          |      |           | ns   |
| twh(Sclk)     | Serial I/O1, 2 clock input "H" pulse width                  | 950           |      |           | ns   |
| twL(Sclk)     | Serial I/O1, 2 clock input "L" pulse width                  | 950           |      |           | ns   |
| tsu(RxD-ScLK) | Serial I/O1, 2 input setup time                             | 400           |      |           | ns   |
| th(Sclk-RxD)  | Serial I/O1, 2 input hold time                              | 200           |      |           | ns   |

## NOTE:

When bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "1" (clock synchronous).
 Divide this value by four when bit 6 of address 001A<sub>16</sub>, 001F<sub>16</sub> are "0" (UART).

www.DataSheet4U.com

Table 46 Switching characteristics (1)

(Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol        | Parameter                                   |               | Limits |      |        |  |
|---------------|---------------------------------------------|---------------|--------|------|--------|--|
|               | Falametei                                   | Min.          | Тур    | Max. | - Unit |  |
| twh (Sclk)    | Serial I/O1, 2 clock output "H" pulse width | tc(Sclk)/2-30 |        |      | ns     |  |
| twl (Sclk)    | Serial I/O1, 2 clock output "L" pulse width | tc(Sclk)/2-30 |        |      | ns     |  |
| td (SCLK-TXD) | Serial I/O1, 2 output delay time (1)        |               |        | 140  | ns     |  |
| tv (Sclk-TxD) | Serial I/O1, 2 output valid time (1)        | -30           |        |      | ns     |  |
| tr (SCLK)     | Serial I/O1, 2 clock output rising time     |               |        | 30   | ns     |  |
| tf (Sclk)     | Serial I/O1, 2 clock output falling time    |               |        | 30   | ns     |  |

#### NOTE:

Table 47 Switching characteristics (2)

(Vcc = 2.7 to 4.0 V, Vss = 0 V, Ta = -20 to 85°C, unless otherwise noted)

| Symbol        | Parameter                                   | L             | Unit |      |       |
|---------------|---------------------------------------------|---------------|------|------|-------|
| Symbol        | Falanicici                                  | Min.          | Тур  | Max. | Offic |
| twh (Sclk)    | Serial I/O1, 2 clock output "H" pulse width | tc(Sclk)/2-80 |      |      | ns    |
| twl (Sclk)    | Serial I/O1, 2 clock output "L" pulse width | tc(Sclk)/2-80 |      |      | ns    |
| td (SCLK-TXD) | Serial I/O1, 2 output delay time (1)        |               |      | 350  | ns    |
| tv (Sclk-TxD) | Serial I/O1, 2 output valid time (1)        | -30           |      |      | ns    |
| tr (SCLK)     | Serial I/O1, 2 clock output rising time     |               |      | 80   | ns    |
| tf (Sclk)     | Serial I/O1, 2 clock output falling time    |               |      | 80   | ns    |

#### NOTE:

1. The P55/TxD1 [P32/TxD2] P-channel output disable bit (bit 4 of address 001B16 [0FF116]) of UART control register is "0".



Fig 96. Circuit for measuring output switching characteristics

<sup>1.</sup> The P55/TxD1 [P32/TxD2] P-channel output disable bit (bit 4 of address 001B16 [0FF116]) of UART control register is "0".



Fig 97. Timing diagram (in single-chip mode)

#### PACKAGE OUTLINE

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.



MASS[Typ.] JEITA Package Code RENESAS Code Previous Code P-LQFP64-10x10-0.50 PLQP0064KB-A 64P6Q-A / FP-64K / FP-64KV 0.3g 48 **RAARARARARARA** NOTE)

1. DIMENSIONS "\*1" AND "\*2"
DO NOT INCLUDE MOLD FLASH.
2. DIMENSION "\*3" DOES NOT
INCLUDE TRIM OFFSET. .9 Dimension in Millimeters \$ Min Nom Max 9.9 10.0 10.1 D Ε 9.9 10.0 10.1 Terminal cross section 11.8 12.0 12.2 11.8 12.0 12.2 11.8 12.0 12.2 - 1.7 0.05 0.1 0.15 A<sub>2</sub> HD HE A<sub>1</sub> bp 0.15 0.20 0.25 0.18 b<sub>1</sub> 0.09 0.145 0.20 С C<sub>1</sub> 0.125 θ (e) x y 0° 8° L<sub>Q</sub>y 0.5 е 0.08 0.08 ŽD 1.25

Z<sub>E</sub>

1.25 0.35 0.5 0.65 1.0 -

#### APPENDIXheet4U.com

#### **Note on Programming**

#### 1. Processor Status Register

#### (1) Initialization of the processor status register

It is required to initialize the processor status register (PS) flags which affect program execution. It is particularly essential to initialize the T and D flags because of their effect on calculations. Initialize these flags at the beginning of the program.

<Reason>

At a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1".



Fig. 98 Initialization of processor status register flags

#### (2) How to refer the processor status register

To refer the contents of the processor status register (PS), execute the PHP instruction once and then read the contents of (S+1). If necessary, execute the PLP instruction to return the stored PS to its original status.



Fig. 99 Stack memory contents after PHP instruction execution

#### 2. Decimal Calculations

#### (1) Instructions for decimal calculations

To perform decimal calculations, set the decimal mode (D) flag to "1" with the SED instruction and execute the ADC or SBC instruction. In that case, after the ADC or SBC instruction, execute another instruction before the SEC, CLC, or CLD instruction.



Fig. 100 Instructions for decimal calculations

#### (2) Status flag at decimal calculations

When the ADC or SBC instruction is executed in decimal mode (D flag = "1"), three of the status flags (N, V, and Z) are disabled. The carry (C) flag is set to "1" if a carry is generated and is cleared to "0" if a borrow is generated as a result of a calculation, so it can be used to determine whether the calculation has generated a carry or borrow.

Initialize the C flag before each calculation.

#### 3....JMP:Instruction

When using the JMP instruction (indirect addressing mode), do not specify the address where "FF16" is allocated to the loworder 8 bits as the operand.

#### 4. Multiplication and Division Instructions

- (1) The MUL and DIV instructions are not affected by the T and D flags.
- (2) Executing these instructions does not change the contents of the processor status register.

#### 5. Read-Modify-Write Instruction

Do not execute any read-modify-write instruction to the read invalid (address) SFR.

The read-modify-write instruction reads 1-byte of data from memory, modifies the data, and writes 1-byte the data to the original memory.

In the 740 Family, the read-modify-write instructions are the following:

(1) Bit handling instructions:

CLB, SEB

(2) Shift and rotate instructions:

ASL, LSR, ROL, ROR, RRF

(3) Add and subtract instructions: DEC, INC

(4) Logical operation instructions (1's complement):

Although not the read-modify-write instructions, add and subtract/logical operation instructions (ADC, SBC, AND, EOR, and ORA) when T flag = "1" operate in the way as the readmodify-write instruction. Do not execute them to the read invalid SFR.

<Reason>

When the read-modify-write instruction is executed to the read invalid SFR, the following may result:

As reading is invalid, the read value is undefined. The instruction modifies this undefined value and writes it back, so the written value will be indeterminate.

#### **Notes on Peripheral Functions** Notes on I/O Ports

#### 1. Use in Stand-By State

When using the MCU in stand-by state\*1 for low-power consumption, do not leave the input level of an I/O port undefined. Be especially careful to the I/O ports for the Nchannel open-drain.

In this case, pull-up (connect to Vcc) or pull-down (connect to Vss) these ports through a resistor.

When determining a resistance value, note the following:

- External circuit
- Variation in the output level during ordinary operation

When using a built-in pull-up resistor, note variations in current values:

- When setting as an input port: Fix the input level
- When setting as an output port: Prevent current from flowing out externally.

<Reason>

Even if a port is set to output by the direction register, when the content of the port latch is "1", the transistor becomes the OFF state, which allows the port to be in the high-impedance state. This may cause the level to be undefined depending on external circuits.

As described above, if the input level of an I/O port is left undefined, the power source current may flow because the potential applied to the input buffer in the MCU will be unstable.

\*1 Stand-by state: Stop mode by executing the STP instruction Wait mode by executing the WIT instruction

#### 2. Modifying Output Data with Bit Handling Instruction

When the port latch of an I/O port is modified with the bit handling instruction\*1, the value of an unspecified bit may change.

<Reason>

I/O ports can be set to input mode or output mode in byte units. When the port register is read or written, the following will be

Port as input mode

Read: Read the pin level

Write: Write to the port latch

· Port as output mode

Read: Read the port latch or peripheral function output (specifications vary depending on the port)

Write: Write to the port latch (output the content of the port latch from the pin)

Meanwhile, the bit handling instructions are the read-modifywrite instructions\*2. Executing the bit handling instruction to the port register allows reading and writing a bit unspecified with the instruction at the same time.

If an unspecified bit is set to input mode, the pin level is read and the value is written to the port latch. At this time, if the original content of the port latch and the pin level do not match, the content of the port latch changes.

If an unspecified bit is set to output mode, the port latch is normally read, but the peripheral function output is read in some ports and the value is written to the port latch. At this time, if the original content of the port latch and the peripheral function output do not match, the content of the port latch changes.

- \*1 Bit handling instructions: CLB, SEB
- \*2 Read-modify-write instruction: Reads 1-byte of data from memory, modifies the data, and writes 1-byte of the data to the original memory.

#### 3. Direction Registers

The values of the port direction registers cannot be read. This means, it is impossible to use the LDA instruction, memory operation instruction when the T flag is "1", addressing mode using direction register values as qualifiers, and bit test instructions such as BBC and BBS. It is also impossible to use bit operation instructions such as CLB and SEB, and read-modify-write instructions to direction registers, including calculations such as ROR. To set the direction registers, use instructions such as LDM or STA.

#### 4. Pull-Up Control

Only for the pin set to input mode, pull-up is controlled by the PULL register and the segment output disable register.

#### **Notes on Termination of Unused Pins**

#### 1. Termination of Unused Pins

Perform the following at the shortest possible distance (20 mm or less) from the MCU pins.

(1) I/O ports

Set the ports to input mode and connect each pin to VCC or Vss through a resistor of 1 k to 10 k $\Omega$ . An internal pull-up resistor can also be used for the port where the internal pull-up resister is selectable.

To set the ports to output mode, leave open at "L" or "H" output.

- When setting the ports to output mode and leave open, input mode in the initial state remains until the mode of the ports are switched to output mode by a program after a reset. This may cause the voltage level of the pins to be undefined and the power source current to increase while the ports remains in input mode. For any effects on the system, careful system evaluations should be implemented on the user side.
- The direction registers may be changed due to a program runaway or noise, so reset the registers periodically by a program to increase the program reliability.

#### 2. Termination Concerns

- (1) When setting I/O ports to input mode
- [1] Do not leave open

<Reason>

- The power source current may increase depending on the first-stage circuit.
- The ports are more likely affected by noise when compared with the termination shown on the above "1. (1) I/O ports"
- [2] Do not connect to VCC or Vss directly

<Reason>

If the direction registers are changed to output mode due to a program runaway or noise, a short circuit may occur.

[3] Do not connect multiple ports in a lump to VCC or Vss through a resistor.

<Reason>

If the direction registers are changed to output mode due to a program runaway or noise, a short circuit may occur between the ports.

#### Notes on Interrupts

#### 1. Changing Related Register Settings

If the interrupt occurrence synchronized with the following settings is not required, take the sequence shown below.

- When selecting the external interrupt active edge
- When selecting the interrupt source of the interrupt vector address where two or more interrupt sources are allocated



Fig. 101 Sequence for setting related register

#### <Reason>

In the following cases, the interrupt request bit of the corresponding interrupt may be set to "1".

<When switching the external interrupt active edge>

- INTo interrupt edge selection bit
  - (bit 0 of interrupt edge selection register (address 003A16))
- INT1 interrupt edge selection bit
- (bit 1 of interrupt edge selection register)
- INT2 interrupt edge selection bit
- (bit 2 of interrupt edge selection register)
- CNTR<sub>0</sub> active edge switch bits
- (bits 6 and 7 of timer X control register 1 (address 002E16))
- CNTR1 active edge switch bit
- (bits 6 of timer Y mode register (address 003816))

<When switching the interrupt source of the interrupt vector address where two or more interrupt sources are allocated>

- INT2/Key input interrupt switch bit (bit 3 of interrupt edge selection register)
- Timer Y/CNTR1 interrupt switch bit (bit 4 of interrupt edge selection register)

#### 2. Checking Interrupt Request Bit

To check the interrupt request bit with the BBC or BBS instruction immediately after this bit is set to "0", take the following sequence.

<Reason>

If the BBC or BBS instruction is executed immediately after the interrupt request bit is set to "0", the bit value before being set to "0" is read.



Fig. 102 Sequence for setting interrupt request bit

#### 3. Setting Unused Interrupts

Set the interrupt enable bit of the unused interrupt to "0" (disabled).

#### Notes on Timers .com

#### 1. Frequency Divider

All timers shares one circuit for the frequency divider to generate

Thus the frequency divider is not initialized when each individual timer is activated. When the frequency divider is selected as the count source, a one-cycle delay of the maximum count source will result between when the timer is activated and when it starts counting or outputs the waveform.

The count source cannot be observed externally.

#### 2. Division Ratio for Timer 1 to 4

The division ratio is 1/(n+1) when the value n (0 to 255) is written to the timer latch.

#### 3. Switching Frequency and Count Source for Timer 1 to 4, X, and Y

Switch the frequency division or count source\* while the timer count is stopped.

\*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (onchip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.

#### 4. Setting Timer 1 and 2 When STP Instruction **Executed**

Before executing the STP instruction, first set the wait time at return.

#### 5. Setting Order to Timer 1 to 4

When switching the count source of timer 1 to timer 4, a narrow pulse may be generated at the count input, which causes the timer count value to be undefined. Also, if the timers are used in cascade connection, a narrow pulse may be generated at the output when writing to the pervious timer, which causes the next timer count value to be undefined.

Thus set the value from timer 1 in order after setting the count source of timer 1 to timer 4.

#### 6. Write to Timer 2, 3, and 4

When writing to the latch only, if the write timing to the reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. At this time, count is stopped during write operation to the reload latch.

#### 7. Timer 3 PWMo Mode, Timer 4 PWM1 Mode

(1) When PWM output is suspended once it starts, the time to resume outputting may be delayed one section (256 × ts) of the short interval depending on the level of the output pulse at that time:

Stop at "H": No output delay

Stop at "L": Output is delayed time of  $256 \times ts$ 

(2) When PWM mode is used, the interrupt requests and values of timer 3 and timer 4 are updated every cycle of the long interval  $(4 \times 256 \times ts)$ .

#### 8. Write Order to Timer X

(1) When timer mode, pulse output mode, event counter mode, or pulse width measurement mode is set, write to the following registers in the order below:

The timer X register (extension)

The timer X register (low-order)

The timer X register (high-order)

Writing to only one of these registers cannot be performed. When either of the above modes is set and timer X operates as a 16-bit counter, if the timer X register (extension) is never set after a reset release, setting the timer X register (extension) is not required. In that case, write the timer X register (low-order) first and the timer X register (high-order) next. However, once the timer X register (extension) is written, note that the value is retained in the reload latch.

- (2) Write to the timer X register by the 16-bit unit. Do not read the timer X register while write operation is performed. If the write operation is not completed, normal operation will not be performed.
- When IGBT output mode or PWM mode is set, do not write "1" to the timer X register (extension). If "1" has been already written to the timer X register, be sure to write "0" to the register before use.

Write to the following registers in the order below:

The compare registers 1, 2, 3 (high- and low-order)

The timer X register (extension)

The timer X register (low-order)

The timer X register (high-order)

The compare registers (high- and low-order) can be written in either order. However, be sure to write both the compare registers 1, 2, 3 and the timer X register at the same time.

#### 9. Read Order to Timer X

(1) In all modes, read the following registers in the order below:

The timer X register (extension)

The timer X register (high-order)

The timer X register (low-order)

When reading the timer X register (extension) is not required, read the timer X register (high-order) first and the timer X register (low-order) next.

The read order to the compare registers 1, 2, 3 is not specified.

Read the timer X register in 16-bit units. Do not write to it during read operation. If read operation is terminated in progress, normal operation will not be performed.

#### 10. Write to Timer X

- (1) Timer X can select either writing data to both the latch and the timer at the same time or writing data only by the timer X write control bit (b3) in the timer X mode register (address 002D16). When writing to the latch only, if a value is written to the timer X address, the value is set into the reload latch and the timer is updated at the next underflow. After a reset release, if a value is written to the timer X address, the value is set into the timer and the timer latch at the same time, because they are written simultaneously. When writing to the latch only, if the write timing to the
  - high-order reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. At this time, count is stopped during write operation to the high-order reload latch.
- (2) Switch the frequency division or count source\* while the timer count is stopped.
- \*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (onchip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.

#### 11. Setting Timer X Mode Register

When PWM mode or IGBT output mode is set, be sure to set the write control bit in the timer X mode register to "1" (writing to latch only). After writing to the timer X register (high-order), the contents of both registers are simultaneously reflected in the output waveform at the next underflow.

#### 12. Timer X Output Control Functions

To use the output control functions (INT1 and INT2), set the levels of INT1 and INT2 to "H" for the falling edge active or to "L" for the rising edge active before switching to IGBT output mode.

#### 13. CNTR<sub>0</sub> Active Edge Selection

- (1) Setting the CNTR0 active edge switch bits also affects the interrupt active edge at the same time.
- (2) When the pulse width is measured, set bit 7 of the CNTR0 active edge switch bits to "0".

#### 14. When Timer X Pulse Width Measurement Mode Used

When timer X pulse mode measurement mode is used, enable the event counter wind control data (bit 5 of timer X mode register (address 002D16)) by setting to "0".

If the event counter window control data (bit 5 of timer X mode register (address 002D16)) is set to "1" (disabled) to enable/disable the CNTR0 input, the input is not accepted after the timer 1 underflow.

#### 15. CNTR1 Active Edge Selection

Setting the CNTR1 active edge switch bits also affects the interrupt active edge at the same time.

However, in pulse width HL continuous HL measurement mode, the CNTR1 interrupt request is generated at both rising and falling edges of the pin regardless of the settings of the CNTR1 active edge switch bits.

#### 16. Read from/Write to Timer Y

- (1) When reading from/writing to timer Y, read from/write to both the high-order and low-order bytes of timer Y. To read the value, read the high-order bytes first and the low-order bytes next. To write the value, write the low-order bytes first and the high-order bytes next.
  - Writing/reading should be preformed in 16-bit units. If write/read operation is changed in progress, normal operation will not be performed.
- (2) Timer Y can select either writing data to both the latch and the timer at the same time or writing data only by the timer Y write control bit (b0) in the timer Y control register (address 003916). When writing to the latch only, if a value is written to the timer Y address, the value is set into the reload latch and the timer is updated at the next underflow. After a reset release, if a value is written to the timer Y address, the value is set into the timer and the timer latch at the same time, because they are written simultaneously. When writing to the latch only, if the write timing to the
  - high-order reload latch and the underflow timing are almost the same, the value is set into the timer and the timer latch at the same time. At this time, count is stopped during write operation to the high-order reload latch.
- (3) Switch the frequency division or count source\* while the timer count is stopped.
- \*This also applies when the frequency divider output is selected as the timer count source and the count source is switched in conjunction with a transition between operating modes (onchip oscillator mode, XIN mode, or low-speed mode). Be careful when changing settings in the CPU mode register.

#### 17. Real time port control

When switching the setting of the real time port control bits between valid and invalid, write to the timer Y mode register in byte units with the LDM or STA instruction so that both bits are switched at the same time. Also, before using this function, set the P46 and P47 port direction registers to output.

#### Notes on Serial I/O1

Becaouse the operation of the serial I/O2 is as same as serial I/O1, the following notes are written about the serial I/O1.

#### 1. Write to Baud Rate Generator

Write to the baud rate generator while transmission/reception is stopped.

# 2. Setting Sequence When Serial I/O1 Transmit Interrupt Used

To use the serial I/O1 transmit interrupt, if the interrupt occurrence synchronized with settings is not required, take the following sequence:

- (1) Set the serial I/O1 transmit interrupt enable bit (bit 2 of interrupt control register 2 (address 003F16)) to "0" (disabled).
- (2) Set the transmit enable bit to "1".
- (3) After one or more instructions have been executed, set the serial I/O1 transmit interrupt request bit (bit 2 of interrupt request register 2 (address 003D16)) to "0" (no interrupt).
- (4) Set the serial I/O1 transmit interrupt enable bit to "1" (enabled).

#### <Reason>

When the transmit enable bit is set to "1", the transmit buffer empty flag (bit 0 of serial I/O1 status register) and the transmit shift completion flag are set to "1".

This allows an interrupt request to be generated regardless of which interrupt occurrence source has been selected by the transmit interrupt source selection bit (bit 3 of serial I/O1 control register) and the serial I/O1 transmit interrupt request bit is set to "1"

# 3. Data Transmission Control Using Transmit Shift Completion Flag

After transmit data is written to the transmit buffer register, the transmit shift completion flag (bit 2 of serial I/O1 status register (address 001916)) changes from "1" to "0" after a delay of 0.5 to 1.5 cycles of the system clock. Thus, after transmit data is written to the transmit buffer register, note this delay when controlling data transmission by referencing the transmit shift completion flag.

#### 4. Setting Serial I/O1 Control Register

Before setting the serial I/O1 control register again, first set both the transmit enable bit and the receive enable bit to "0" and initialize the transmission and reception circuits.



Fig. 103 Sequence of setting serial I/O1 control register

#### 5. Pin Status After Transmission Completed

After transmission is completed, the TxD pin retains the level when transmission is completed.

When the internal clock is selected in clock synchronous serial I/O mode, the Sclk1 pin is set to "H".

#### 6. Serial I/O1 Enable Bit during Transmit Operation

During transmission, if the serial I/O1 enable bit (bit 7 of serial I/O1 control register (address 001A16)) is set to "0", the pin function is set to an I/O port and the internal transmit operation continues even though transmit data is not output externally. Also, if the transmit buffer register is written in this state, transmit operation starts internally. If the serial I/O1 enable bit is set to "1" at this time, transmit data is output to the TxD pin from that point.

# 7. Transmission Control When External Clock Selected

During data transmission, if the external clock is selected as the synchronous clock, set the transmit enable bit to "1" while SCLK1 is set to "H". Also, write to the transmit buffer register while SCLK1 is set to "H".

# 8. Receive Operation in Clock Synchronous Serial I/O

During reception in clock synchronous serial I/O mode, set both the transmit enable bit and the receive enable bit to "1". Then write dummy data to the transmit buffer register. When the internal clock is selected as the synchronous clock, the synchronous clock is output at this point and receive operation starts. When the external clock is selected, reception is enabled at this point and inputting the external clock starts transmit operation.

The P55/TxD1 [P32/TxD2] pin outputs dummy data written in the transmit buffer register.

#### 9. Transmit/Receive Operation in Clock Synchronous Serial I/O Mode

In clock synchronous serial I/O mode, set the transmit enable bit and the receive enable bit to "0" simultaneously to stop transmit/receive operations. If only one of the operations is stopped, transmission and reception cannot be synchronized, which will cause a bit error.

#### Notes on A/D Conversion

#### 1. Analog Input Pin

Set the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01  $\mu F$  to 1  $\mu F$ . In addition, operations of application products should be verified thoroughly on the user side.

<Reason>

An analog input pin has a built-in capacitor for analog voltage comparison. Thus if a signal from the high impedance signal source is input to the analog input pin, charge and discharge noise will be generated. This may cause the A/D conversion/comparison accuracy to drop.

#### 2. Clock Frequency during A/D Conversion

The comparator input consists of a capacity coupling. If the conversion rate is too low, the A/D conversion accuracy may deteriorate due to a charge lost, so set f(XIN) 500 kHz or more for A/D conversion in XIN mode. Also, do not execute the STP or WIT instruction during A/D conversion.

In low-speed mode (when on-chip oscillator is selected), as A/D conversion is performed using the internal on-chip oscillator, there is no limit on the minimum frequency for f(XIN).

#### 3. ADKEY Function

When the ADKEY enable bit is set to "1", the analog input pin selection bits are disabled. Do not execute the A/D conversion by a program while ADKEY is enabled. Enabling ADKEY does not change bits 0 to 2 of ADCON.

# 4. A/D Conversion Immediately After ADKEY Function Started

In the ADKEY function, A/D conversion is not performed to the analog input voltage immediately after starting the function. This causes the A/D conversion result immediately after starting the function to be undefined. If the A/D conversion result of the analog input voltage applied to the ADKEY pin is required, select the analog input pin corresponding to ADKEY before performing A/D conversion.

#### 5. Input Voltage Applied to ADKEY Pin

Set the input to the ADKEY pin into a steep falling waveform and stabilize the input voltage within eight cycles (1  $\mu$ s when f(XIN) = 8 MHz) from the moment the input voltage reaches VIL or lower.

The actual threshold voltage for the ADKEY pin is between VIH and VII

To prevent unnecessary ADKEY operation due to noise or other factors, set the ADKEY pin voltage to VIH (0.9 VCC) or more while the input is waited.

#### 6. Register Operation during A/D Conversion

The A/D conversion operation is not guaranteed if the following are preformed:

- The CPU mode register is operated during A/D conversion operation
- The AD control register is operated during A/D conversion operation
- The STP or WIT instruction is executed during A/D conversion operation

#### 7. A/D Converter Power Source Pin

Connect to the A/D converter power source pin to AVss or Vss whether the A/D conversion function is used or not.

<Reason>

If the AVss pin is left open, the MCU may operate incorrectly because the pin will be affected by noise or other factors.

#### **Notes on LCD Drive Control Circuit**

#### 1. Setting Data to LCD Display RAM

To write data to the LCD display RAM when the LCD enable bit is set to "1" and while LCD is turned on, set fixed data. Rewriting with temporary data may cause LCD to flicker. The following shows a processing example to write data to the LCD display RAM while LCD is turned on.



Fig. 104 Processing example when writing data to LCD display RAM While LCD Turned On

#### 2. Executing STP Instruction

Execution of the STP instruction sets the LCD enable bit (bit 3 of the LCD mode register) and bits 0 to 5 and bit 7 of the LCD power control register to "0" and the LCD panel turns off. To make the LCD panel turn on after returning from the stop mode, set these bits to "1".

#### 3. VL3 Pin

To use the LCD drive control circuit while VL3 is set to the voltage equal to VCC, apply the VCC voltage to the VL3 pin and write "1" to the VL3 connection bit of LCD power control register (address 003816)).

#### 4. LCD Drive Power Supply

Power supply capacitor may be insufficient with the division resistance for LCD power supply, and the characteristic of the LCD panel. In this case, there is the method of connecting the bypass capacitor about 0.1-0.33µF to VL1-VL3 pins. The example of a strengthening measure of the LCD drive power supply is shown below.



Fig. 105 Strengthening measure example of LCD drive power supply

#### **Notes on ROM Correction Function**

#### 1. Returning to Main Program

To return to the main program from the correction program, use the JMP instruction (3-byte instruction).

### 2. Using ROM Correction Function

If the ROM correction function is used, be sure to enable the ROM correction enable bit after setting the ROM correction register.

#### 3. Address

Do not set addresses other than the ROM area in the ROM correction address registers. Also, do not set the same address in the ROM correction address 1 register and the ROM correction address 2 register.

#### 4. ROM Correction Process

Include the ROM correction process in the program beforehand.

#### 5. Using No ROM Correction Function

If the ROM correction function is not used, the ROM correction vector can be used as normal RAM/ROM. When using as normal RAM/ROM, be sure to set bits 1 and 0 of the ROM correction enable register to "0" (disabled).

#### **Notes on Clock Generating Circuit**

#### 1. Oscillation Circuit Constants

The oscillation circuit constants vary depending on the resonator. Use values recommended by the oscillator manufacturer. A feed-back resistor is implemented between the XIN and XOUT pins (an external feed-back resistor may be required depending on conditions). As no feed-back resistor is implemented between XCIN and XCOUT, add a feedback resistor of about 10 M $\Omega$ 

#### 2. Transition between Modes

When the MCU transits between on-chip oscillator mode, XIN mode, or low-speed mode, both the XIN and XCIN oscillations must be stabilized. Be especially careful when turning the power on and returning from stop mode. Refer to the clock state transition diagram for a transition between each mode. Also, set the frequency in the condition that  $f(XIN) \ge 3 \times (XCIN)$ .

When XIN mode is not used (the XIN-XOUT oscillation or external clock input to XIN is not performed), connect XIN to VCC through a resistor.

#### 3. Oscillation Stabilization

Before executing the STP instruction, set the values \* to generate the wait time required for oscillation stabilization to timer 1 latch and timer 2 latch (low-order 8 bits of timer 1 and high-order 8 bits of timer 2)

#### \*Referential values

(Set values according to your oscillator and system)

- OSCSEL = "L" in the flash memory and QzROM versions:
- OSCSEL = "H" in the OzROM version:

#### 4. Low-Speed Mode, XIN Mode

To use low-speed mode or XIN mode, wait until oscillation stabilizes after enabling the XIN-XOUT and XCIN-XCOUT oscillation, then switch to the mode.

#### Notes on Flash Memory Mode

· CPU Rewrite Mode

#### (1) Operating Speed

During CPU rewrite mode, set the system clock  $\phi$  to 4.0 MHz or less using the main clock division ratio selection bits (bits 6 and 7 of address 003B16).

#### (2) Prohibited Instructions

During CPU rewrite mode, the instructions which reference data in the flash memory cannot be used.

#### (3) Interrupts

During CPU rewrite mode, interrupts cannot be used because they reference data in the flash memory.

#### (4) Watchdog Timer

If the watchdog timer has been running already, the internal reset by underflow will not occur because the watchdog timer is continuously cleared during program or erase operation.

#### (5) Reset

Reset is always valid. If CNVss = "H" when a reset is released, boot mode is active. The program starts from the address stored in addresses FFFC16 and FFFD16 in boot ROM area.

#### **Notes on Watchdog Timer**

#### 1. Watchdog Timer Underflow

The watchdog timer does not operate in stop mode, but it continues counting during the wait time to release the stop state and in wait mode. Write to the watchdog timer control register so that the watchdog timer will not underflow during these periods.

#### 2. Stopping On-Chip Oscillator Oscillation

When the on-chip oscillator is selected by the watchdog timer count source selection bit 2, the on-chip oscillator forcibly oscillates and it cannot be stopped. Also, in this time, set the STP instruction function selection bit to "1" at this time.

Select "0" (\$SOURCE) for the watchdog timer count source selection bit 2 at the system which on-chip oscillator is stopped.

#### 3. Watchdog Timer Control Register

Bits 7 to 5 can be rewritten only once after a reset. After writing, rewriting is disabled because they are locked. These bits are set to "0" after a reset.

#### Notes on Differences between QzROM Version and **Flash Memory Version**

The flash memory and QzROM versions differ in their manufacturing processes, built-in ROM, memory size, and layout patterns. Because of these differences, characteristic values, operation margins, noise immunity, and noise radiation and oscillation circuit constants may vary within the specified range of electrical characteristics.

When switching to the QzROM version, implement system evaluations equivalent to those performed in the flash memory

Confirm page 11 about the differences of functions.

#### **Notes on Power Source Voltage**

When the power supply voltage value of the MCU is less than the value indicated in the recommended operating conditions, the MCU may not operate normally and perform unstable operation. In a system where the power source voltage drops slowly when the power source voltage drops or the power is turned off, reset the MCU when the power source voltage is less than the recommended operating conditions, and design the system so that this unstable operation does not cause errors to it.

#### **Notes on Handling Power Source Pins**

Before using the MCU, connect a capacitor suitable for high frequencies as a bypass capacitor between the following:

The power source pin (VCC pin) and the GND pin (Vss pin)

The power source pin (VCC pin) and the analog power source input pin (AVss pin). As a bypass capacitor, a ceramic capacitor of 0.01  $\mu F$  to 0.1  $\mu F$  is recommended.

Also, use the shortest possible wiring to connect a bypass capacitor between the power source pin and the GND pin and between the power source pin and the analog power source pin.

#### **Notes on Memory**

#### 1. RAM

The RAM content is undefined at a reset. Be sure to set the initial value before use

#### Notes on QzROM Version

#### Wiring to OSCSEL pin

#### (1) OSCSEL = L

Connect the OSCSEL pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer. In addition connecting an approximately 5  $k\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

#### (2) OSCSEL = H

Connect the OSCSEL pin the shortest possible to the Vcc pattern which is supplied to the VCC pin of the microcomputer. In addition connecting an approximately 5  $k\Omega$  resistor in series to the VCC could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the VCC pattern which is supplied to the VCC pin of the microcomputer.

<Reason>

The OSCSEL pin is the power source input pin for the built-in QzROM.

When programming in the QzROM, the impedance of the OSCSEL pin is low to allow the electric current for writing to flow into the built-in QzROM. Because of this, noise can enter easily. If noise enters the OSCSEL pin, abnormal instruction codes or data are read from the QzROM, which may cause a program runaway.



Fig. 106 Wiring for OSCSEL pin

#### Overvoltage in QzROM Version

Make sure that voltage exceeding the VCC pin voltage is not applied to other pins. In particular, ensure that the state indicated by bold lines in figure below does not occur for pin OSCSEL pin (VPP power source pin for QzROM) during power-on or poweroff. Otherwise the contents of QzROM could be rewritten.



Fig. 107 Timing Diagram (Bold-lined periods are applicable)

#### **QzROM Version Product Shipped in Blank**

As for the product shipped in blank, Renesas does not perform the writing test to user ROM area after the assembly process though the QzROM writing test is performed enough before the assembly process. Therefore, a writing error of approximate 0.1% may occur.

Moreover, please note the contact of cables and foreign bodies on a socket, etc. because a writing environment may cause some writing errors.

#### **Ordering QzROM Writing**

#### 1. Notes On QzROM Writing Orders

When ordering the QzROM product shipped after writing, submit the mask file (extension: .msk) which is made by the mask file converter MM.

- Be sure to set the ROM option data\* setup when making the mask file by using the mask file converter MM.. The ROM code protect is specified according to the ROM option data\* in the mask file which is submitted at ordering. Note that the mask file which has nothing at the ROM option data\* or has the data other than "0016", "FE16" and "FF16" can not be accepted.
- Set "FF16" to the ROM code protect address in ROM data regardless of the presence or absence of a protect. When data other than "FF16" is set, we may ask that the ROM data be submitted again.
- \* ROM option data: mask option noted in MM

#### 2. Data Required for QzROM Ordering

The following are necessary when ordering a QzROM product shipped after writing:

- QzROM Writing Confirmation Form\*
- Mark Specification Form\*
- · ROM data: Mask file
- \* For the QzROM writing confirmation form and the mark specification form, refer to the "Renesas Technology Corp.' Homepage (http://www.renesas.com/homepage.jsp).

Note that we cannot deal with special font marking (customer's trademark etc.) in QzROM microcomputer.

#### 3. QzROM Product Receiving Procedure

When writing to QzROM is performed by user side, the receiving inspection by the following flow is necessary.

# QzROM product shipped after writing "protect disabled" "protect enabled to the protect area 1" Renesas Programming Verify test Verify test Receiving inspection of unprotected area (Verify test) Programming to unprotected area Verify test for unprotected area

Fig. 108 QzROM receiving procedure

Notes on Flash Memory Version CPU Rewrite Mode

1. Operating Speed

During CPU rewrite mode, set the system clock  $\phi$  4.0 MHz or less using the main clock division ratio selection bits (bits 6 and 7 of address 003B16).

#### 2. Prohibited Instructions

The instructions which refer to the internal data of the flash memory cannot be used during the CPU rewrite mode.

#### 3. Interrupts

The interrupts cannot be used during the CPU rewrite mode because they refer to the internal data of the flash memory.

#### 4. Watchdog Timer

In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation.

#### 5. Reset

Reset is always valid. In case of CNVss = "H" when reset is released, boot mode is active. So the program starts from the address contained in address FFFC16 and FFFD16 in boot ROM area.

#### **CNVss Pin**

The CNVss pin determines the flash memory mode.

Connect the CNVss pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

In addition connecting an approximately 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

Note. When the boot mode or the standard serial I/O mode is used, a switch of the input level to the CNVss pin is required.



Fig. 109 Wiring for CNVss pin

| REVISION HISTORY |
|------------------|
|------------------|

# 38D2 Group Datasheet

| Rev. | Date          |       | Description                                                                                                                 |
|------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------|
|      |               | Page  | Summary                                                                                                                     |
| 1.00 | Jan. 23, 2006 | _     | First edition issued                                                                                                        |
| 2.00 | Mar. 24, 2006 | 1     | FEATURES : Description of reset circuit eliminated and Power source voltage revised.                                        |
|      |               | 3     | Performance overview: Oscillation frequency and Power source voltage revised.                                               |
|      |               | 4     | FUNCTIONAL BLOCK DIAGRAM : Description of reset circuit eliminated.                                                         |
|      |               | 7     | Fig. 4 and Table 3 38D29GC, 38D29G8 added.                                                                                  |
|      |               | 12    | Fig. 9 Memory map diagram revised.                                                                                          |
|      |               | 15    | Table 7 Non-port function of port P54–P57 revised. Related SFRs of port P40 and P41 revised.                                |
|      |               | 18    | Fig. 15 (18) Port P61 revised.                                                                                              |
|      |               | 26    | Fig. 22 Timer 12 mode register revised.                                                                                     |
|      |               | 29    | Notes on Timer X: (1), (2) revised.                                                                                         |
|      |               | 32    | Real Time Port Control revised.                                                                                             |
|      |               | 36    | Fig. 32 UART control register revised.                                                                                      |
|      |               | 38    | Fig. 34 Note 1 revised.                                                                                                     |
|      |               | 42    | Fig. 38 Note 2 revised.                                                                                                     |
|      |               | 48    | Fig. 46 Memory map revised.                                                                                                 |
|      |               | 49    | Note 1 revised.                                                                                                             |
|      |               | 50    | Clock output function revised.                                                                                              |
|      |               | 51    | Reset circuit revised.                                                                                                      |
|      |               | 53    | (1)Stop mode: Description revised.                                                                                          |
|      |               | 54    | Fig. 58 ∮SOURCE added.                                                                                                      |
|      |               | 55    | Fig. 60 State transitions of system clock: Note 3 revised.                                                                  |
|      |               | 56    | Address of oscillation ouput control register revised.                                                                      |
|      |               | 60    | Fig. 64 Connection of XIN and XOUT revised.                                                                                 |
|      |               | 65-75 | Electrical characteristics added.                                                                                           |
| 2.01 | Nov. 15, 2006 | 1     | DESCRIOTION revised Power dissipation described.                                                                            |
|      |               | 3     | Main clock / Sub-clock generating circuits: Built-in feed back resistor $\rightarrow$ Built-in Power dissipation described. |
|      |               | 5     | AVss: GND input pin $ ightarrow$ Analog power source input pin                                                              |
|      |               | 12    | ROM and ROM Code Protect Address : Description revised. Fig. 9 is revised.                                                  |
|      |               | 15    | Table 7 : As for CKOUT, non-port function and related SFRs are added.                                                       |
|      |               | 19    | Termination of unused pins : As for I/O ports, description added. VL3 : Terminations 1 and 2 revised.                       |
|      |               | 25    | Timer 1, Timer 2 : Description revised.                                                                                     |
|      |               | 28    | Timer X : Description revised.                                                                                              |
|      |               | 29    | Fig. 24 : TXCON1 bit $5 = 1 \rightarrow TXCON1$ bit $5 = 0$                                                                 |
|      |               | 31    | Timer Y: Description revised. Fig. 26: Note added.                                                                          |
|      |               | 37    | Fig. 33 : Note and φ source added.                                                                                          |

.....REVISION HISTORY

# 38D2 Group Datasheet

| Rev. | Date          |          | Description                                                                                                                                                                                                                               |
|------|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               | Page     | Summary                                                                                                                                                                                                                                   |
| 2.01 | Nov. 15, 2006 | 42       | LCD Power Circuit  • Description added  • Fig. 38: Note 3 eliminated  • Fig. 39: Bit name described                                                                                                                                       |
|      |               | 48       | Fig. 46 : Reserved ROM area address revised. ROM CORRECTION FUNCTION : Description added.                                                                                                                                                 |
|      |               | 49       | <ul> <li>Fig. 48 : On-chip oscillator → On-chip oscillator/4         Note added.</li> <li>Fig. 49 : On-chip oscillator → On-chip oscillator/4         φ source/1024 → Count sorce/1024         φ source/4 → Count sorce/4</li> </ul>      |
|      |               | 53       | (5) Low-speed Mode: Description added                                                                                                                                                                                                     |
|      |               | 54       | Fig. 58 : Note added and circuit expression is revised.                                                                                                                                                                                   |
|      |               | 56       | Fig. 61 : Circuit expression is revised.                                                                                                                                                                                                  |
|      |               | 57       | Table 12: As for VREF and AVss, function revised.                                                                                                                                                                                         |
|      |               | 59 to 62 | Fig. 63 to Fig. 66 added and revised.                                                                                                                                                                                                     |
|      |               | 71       | Table 17<br>I⊪ and I⊫: OSCSEL added.                                                                                                                                                                                                      |
|      |               | 75       | Table 23: Note revised.                                                                                                                                                                                                                   |
| 3.01 | Sep.18, 2007  | _        | Flash memory version function: added                                                                                                                                                                                                      |
|      |               | 1        | DESCRIPTION: flash memory version contents added FEATURES: flash memory version contents added Power source voltages: flash memory version contents added Power dissipation: flash memory version contents added Flash memory mode: added |
|      |               | 2        | Fig. 1: Note is added                                                                                                                                                                                                                     |
|      |               | 3        | Table 1: Power source voltage: revised and flash memory version contents added Power dissipation: flash memory version contents added                                                                                                     |
|      |               | 5        | Table 2: LEDo to 7 and KWo to 3 are added to pin name                                                                                                                                                                                     |
|      |               | 6        | Pin discription table is divided (to Table 2 and Table 3) Table 3: CNVss pin is added                                                                                                                                                     |
|      |               | 7        | Fig. 3: F (Flash memory) is added to memory type                                                                                                                                                                                          |
|      |               | 8        | Flash memory size is added<br>Fig. 4: Some "Under developing" are erased                                                                                                                                                                  |
|      |               | 9        | Table 3: Flash memory version products are added                                                                                                                                                                                          |
|      |               | 10       | Table 5 "Differences between QzROM and flash memory versions" and "Notes on Differences between QzROM and Flash Memory Versions" are added                                                                                                |
|      |               | 12       | Fig. 6: "Push contents of processor status register on stack" position is moved                                                                                                                                                           |
|      |               | 14       | CPU mode register explanation is revised Fig. 7: Some notes are added                                                                                                                                                                     |
|      |               | 15       | Fig. 8: Flash memory version flow is added                                                                                                                                                                                                |
|      |               | 16       | Fig. 9: Flash memory version SRF is added                                                                                                                                                                                                 |
|      |               | 17       | Fig. 10: Flash memory version SRF and notes are added                                                                                                                                                                                     |
|      |               | 19       | Table 2: LEDo to 7 and KWo to 3 are added to pin name                                                                                                                                                                                     |
|      |               | 24-28    | "Interrupt" is wholly revised                                                                                                                                                                                                             |
|      |               | 32       | "Frequency Divider for Timer" is revised                                                                                                                                                                                                  |
|      |               | 35       | "Frequency Divider for Timer" is revised                                                                                                                                                                                                  |

| WWW.REVISION H | IST | ORY |
|----------------|-----|-----|
|----------------|-----|-----|

# 38D2 Group Datasheet

| Rev. | Date         |         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              | Page    | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3.01 | Sep.18, 2007 | 35      | "(6) Pulse Width Measurement Mode" is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |              | 36      | "(3) Write To Timer X" is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 37      | "(7) When Timer X Pulse Width Measurement Mode Used"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |              | 38      | "(5) Real Time Port Control" is added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |              | 39      | "Notes on Timer Y" is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |              | 44      | "Conparator and Control Circuit" is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |              | 45      | Fig. 37: Revised "ADKEY Control Circuit" is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 56      | "Initial value of watchdog timer" is revised "Bit 6 of Watchdog Timer Control Register" and " <notes>" are revised Fig. 51: Revised Fig. 52: Revised</notes>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |              | 57      | Fig. 54: Revised "[RRF register (RRFR)]" is added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 58      | Explaination is revised Fig. 56: revised Fig. 57: Notes are added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 59      | Fig. 58: Revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |              | 60      | Explanation is revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |              | 62      | Fig. 61: Revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |              | 63      | Fig. 62: Revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |              | 65      | Table 14: Revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 71-88   | "Flash Memory Mode" is added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |              | 89      | Revised to "Notes on Use" from "Notes on Programming" contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |              | 90      | Added "NOTES on QzROM VERSION"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |              | 91      | Added "NOTES on FLASH MEMORY VERSION" and "NOTES ON DIFFERENCES BETWEEN QZROM VERSION AND FLASH MEMORY VERSION"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |              | 94      | Table 21: Revised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 95-101  | Table 22 to 29: "Vss=0V" are added to condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |              | 95      | Table 22: VIL of XCIN is deleted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |              | 98      | Table 25: "Vcc = $4.0 \text{ t}$<br>o 5.0 V" $\rightarrow$ "Vcc = $1.8 \text{ to } 5.5 \text{ V}$ "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 100     | Table 28:  • ABS of 10bitAD mode   " $2.2V \le Vcc \le 4.0V$ " $\rightarrow$ " $2.2V \le Vcc \le 4.0V$ "   " $1.8V \le Vcc \le 5.5V$ " $\rightarrow$ " $2.0V \le Vcc \le 5.5V$ " • ABS of 8bitAD mode   " $2.2V \le Vcc \le 4.0V$ " $\rightarrow$ " $2.2V \le Vcc \le 4.0V$ "   " $1.8V \le Vcc \le 5.5V$ " $\rightarrow$ " $2.0V \le Vcc \le 5.5V$ " • tCONV is separated to 10bitAD mode and 8bitADmode, and note is added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |              | 102     | Table 30: Tc, TwH, and TwL of XIN $ \begin{tabular}{ll} ta$ |
|      |              | 104     | Fig. 95: XCIN timing is deleted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |              | 105-115 | Flash memory version electrical characteristics is added                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| www.REVISION.HISTORY | 38D2 Group Datasheet |
|----------------------|----------------------|
|                      | ·                    |

| Rev. | Date          |         | Description                                                        |
|------|---------------|---------|--------------------------------------------------------------------|
|      |               | Page    | Summary                                                            |
| 3.01 | Sep.18, 2007  | 118-131 | Appendix is added                                                  |
| 3.02 | Apr. 09, 2008 | 2       | Fig. 1: Revised                                                    |
|      |               | 3       | Table 1: Revised                                                   |
|      |               | 5       | Table 2: Revised                                                   |
|      |               | 18      | "Direction Registers": Peripheral output name is added and deleted |
|      |               | 21      | Fig. 14: Revised                                                   |
|      |               | 23      | Table 9: Revised                                                   |
|      |               | 25      | "External Interrupt Pin Selection" is deleted                      |
|      |               | 26      | Fig. 17:Revised                                                    |
|      |               | 29      | Port name is revised                                               |
|      |               | 34      | Fig. 26: Revised                                                   |
|      |               | 38      | "Timer Y" is revised                                               |
|      |               | 44      | Fig. 36: Revised                                                   |
|      |               | 49      | Fig. 41: Revised                                                   |
|      |               | 57      | Fig. 53 and 54 are revised                                         |
|      |               | 58      | Fig. 56: Revised                                                   |
|      |               | 63      | Fig. 63: Revised                                                   |
|      |               | 64      | Fig. 63: Revised                                                   |
|      |               | 65      | Table 14: Revised                                                  |
|      |               | 66      | Fig. 65: Revised                                                   |
|      |               | 74      | Fig. 73: Revised                                                   |
|      |               | 85      | Fig. 80: Revised                                                   |
|      |               | 86      | Fig. 81: Revised                                                   |
|      |               | 90      | Notes On ROM Code Protect is revised                               |
|      |               | 95      | Table 22: Revised                                                  |
|      |               | 99      | Table 27: Revised                                                  |
|      |               | 102     | Table 30: Revised                                                  |
|      |               | 109     | NOTE of Table 38: Revised                                          |
|      |               | 110     | Table 40: Revised                                                  |
|      |               | 129     | Notes On ROM Code Protect is revised                               |

#### Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the development of the



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

# Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510