

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### DESCRIPTION

The M37204M8-XXXSP is a single-chip microcomputer designed with CMOS silicon gate technology. It is housed in a 64-pin shrink plastic molded DIP. This single-chip microcomputer is useful for the high-tech channel selection system for TVs.

In addition to their simple instruction sets, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming.

Its screen display function enables it to display channel number and time as well.

### FEATURES

| Number of basic instructions 69                   |
|---------------------------------------------------|
| Memory size ROM                                   |
| RAM······512 bytes                                |
| <ul> <li>Instruction execution time</li> </ul>    |
|                                                   |
| • Single power supply                             |
| Power dissipation                                 |
| normal operation mode (at 4MHz frequency)         |
| ·······110mW (V <sub>cc</sub> =5.5V, CRT display) |
| • Subroutine nesting                              |
| Interrupt 13types, 13vectors                      |
| 8-bit timer 4                                     |
| <ul> <li>Programmable I/O ports</li> </ul>        |
| (Ports P0, P1, P2, P3, P4, P6) ······ 47          |
| • Output port (Port P5)5                          |
| • Serial I/O (8-bit)2                             |
| PWM function                                      |
| 8-bit×10                                          |
| A-D converter (6-bit resolution) 8 channels       |
| <ul> <li>CRT display function</li> </ul>          |
| Display characters 24 characters×3 lines          |
| (16 lines maximum)                                |
| Kinds of character types 254 kinds                |
| Dot structure ······ 12×16 dots                   |
| Character size                                    |
| Kinds of color Maximum 15 kinds (R, G, B, I)      |
| Character unit/border/laster can be specified     |
| Display layout                                    |
| Horizontal 64 levels<br>Vertical 128 levels       |
|                                                   |

#### APPLICATION

т٧

### **PIN CONFIGURATION (TOP VIEW)**







SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for \ with ON-SCREEN N DISPLAY

2—196

MITSUBISHI LECTRIC

SYNTHESIZER

MITSUBISHI MICROCOMPUTERS

**M37** 

204M8-

XXXS

٦

# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

## FUNCTIONS OF M37204M8-XXXSP

| Parameter                     |                                   |                                                                                       | Functions                                                                                   |  |
|-------------------------------|-----------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|
| Number of basic instructions  |                                   |                                                                                       | 69                                                                                          |  |
| Instruction execution time    |                                   |                                                                                       | 1µs (minimum instructions, at 4MHz frequency)                                               |  |
| Clock frequency               |                                   |                                                                                       | 4MHz                                                                                        |  |
| Mamanakina                    | ROM                               |                                                                                       | 32768 bytes                                                                                 |  |
| Memory size                   | RAM                               |                                                                                       | 512 bytes                                                                                   |  |
|                               | P0, P1, P2                        | I/O                                                                                   | 8-bit×3                                                                                     |  |
|                               | P3 <sub>0</sub> , P3 <sub>1</sub> | · I/O                                                                                 | 2-bit×1                                                                                     |  |
|                               | P32-P36                           | I/O                                                                                   | 5-bit×1 (can be used as timer input pins, INT1, INT2 input pins and A-D input pins)         |  |
| Input/Output ports            | P4                                | Ι/Ο                                                                                   | 8-bit×1 (can be used as serial I/O function pins and PWM output pins<br>and A-D input pins) |  |
|                               | P5                                | Output                                                                                | 5-bit×1 (can be used as R, G, B, I, OUT pins)                                               |  |
|                               | P6                                | I/O                                                                                   | 8-bit×1 (can be used as PWM output pins)                                                    |  |
| Serial I/O                    |                                   |                                                                                       | 8-bit×2 (Special serial I/O (8-bit)×1)                                                      |  |
| Timers                        |                                   |                                                                                       | 8-bit timer×4                                                                               |  |
| Subroutine nesting            |                                   |                                                                                       | 96levels (maximum)                                                                          |  |
| 1                             |                                   |                                                                                       | Two external interrupts, nine internal interrupts,                                          |  |
| Interrupt                     |                                   |                                                                                       | one software interrupt                                                                      |  |
| Clock generating circuit      |                                   |                                                                                       | Two built-in circuits (externally connected ceramic or quartz crystal oscillator)           |  |
| Supply voltage                |                                   |                                                                                       | 5V±10%                                                                                      |  |
|                               | at CRT display ON                 |                                                                                       | 110mW (clock frequency X <sub>IN</sub> =4MHz, V <sub>CC</sub> =5.5V, Typ )                  |  |
| Power dissipation             | at CRT display OFF                | display OFF 55mW (clock frequency X <sub>IN</sub> =4MHz, V <sub>CC</sub> =5.5V, Typ ) |                                                                                             |  |
|                               | at stop mode                      |                                                                                       | 1.65mW (Maximum )                                                                           |  |
| Input (Output oborgatoristica | Input/Output voltage              |                                                                                       | 12V (Ports P4 <sub>6</sub> , P4 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>7</sub> )           |  |
| Input/Output characteristics  | Output current                    |                                                                                       | 10mA (Ports P2 <sub>4</sub> -P2 <sub>7</sub> )                                              |  |
| Operating temperature range   | ,                                 |                                                                                       | -10 to 70°C                                                                                 |  |
| Device structure ,            |                                   |                                                                                       | CMOS silicon gate process                                                                   |  |
| Package                       | Package M37204M8-XXXSP            |                                                                                       | 64-pin shrink plastic molded DIP                                                            |  |
|                               | Display characters                |                                                                                       | 24 characters×3 lines (maximum 16 lines in program)                                         |  |
|                               | Dot structure                     |                                                                                       | 12×16 dots                                                                                  |  |
|                               | Kinds of character types          |                                                                                       | 254 kinds                                                                                   |  |
| CRT display function          | Character size                    |                                                                                       | 4 kinds                                                                                     |  |
|                               | Kinds of color                    |                                                                                       | Maximum 15 kinds (R, G, B, I)                                                               |  |
|                               | Display layout                    |                                                                                       | Holizontal 64 levels                                                                        |  |
|                               |                                   |                                                                                       | Vertical 128 levels                                                                         |  |



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

## PIN DESCRIPTION

| Pin                                  | Name                                                               | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------------------------|--------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage                                                     |                  | Power supply inputs 5V $\pm10\%$ to V $_{CC}$ and 0V to V $_{SS}.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| CNV <sub>ss</sub>                    | CNV <sub>SS</sub>                                                  |                  | This is connected to V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| RESET                                | Reset input                                                        | Input            | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal V <sub>CC</sub> conditions)<br>If more time is needed for the crystal oscillator to stabilize, this "L" condition should be maintained for the required time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| X <sub>IN</sub>                      | Clock input                                                        | Input            | This chip has an internal clock generating circuit To control generating frequency, an external ceramic or a<br>quartz crystal oscillator is connected between the X <sub>IN</sub> and X <sub>OUT</sub> pins If an external clock is used, the clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| X <sub>OUT</sub>                     | Clock output                                                       | Output           | source should be connected the X <sub>IN</sub> pin and the X <sub>OUT</sub> pin should be left open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| φ                                    | Timing output                                                      | Output           | This is the timing output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| P0 <sub>0</sub> -P0 <sub>7</sub>     | I/O port P0                                                        | 1/0              | Port P0 is an 8-bit I/O port with direction register allowing each I/O bit to be individually programmed as input or output At reset, this port is set to input mode. The output structure is CMOS output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| P10-P17                              | I/O port P1                                                        | ١/٥              | Port P1 is an 8-bit I/O port and has basically the same functions as port P0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| P20-P27                              | I/O port P2                                                        | 1/0              | Port P2 is an 8-bit I/O port and has basically the same functions as port P0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| P3 <sub>0</sub> —P3 <sub>6</sub>     | I/O port P3                                                        | 1/0              | Port P3 is a 7-bit I/O port and has basically the same functions as port P0, but the output structure of P1 P31 is CMOS output and the output structure of P32—P36 is N-channel open drain.<br>P32, P33 are in common with external clock input pins of timer 2 and 3 P34, P36 are in common with external interrupt input pins INT1 and INT2 P32, P35, P36 are in common with analog input pins of A-D convert (A-D6, A-D1, A-D2).                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| P4 <sub>0</sub> —P4 <sub>7</sub>     | I/O port P4                                                        | 1/0              | Port P4 is an 8-bit I/O port and has basically the same functions as port P0, but the output structure in N-channel open drain<br>When serial I/O1 is used,P4 <sub>0</sub> , P4 <sub>1</sub> , P4 <sub>2</sub> and P4 <sub>3</sub> work as $S_{OUT1}$ , $S_{CLK1}$ , $S_{IN1}$ and $\overline{S_{RDY1}}$ pins, respectively.<br>When serial I/O2 is used, P4 <sub>4</sub> , P4 <sub>5</sub> , P4 <sub>6</sub> and P4 <sub>7</sub> work as $S_{OUT2}$ , $S_{CLK2}$ , $S_{IN2}$ and $\overline{S_{RDY2}}$ pins, respectively.<br>When special serial I/O is used, P4 <sub>4</sub> and P4 <sub>5</sub> work as SDA and SCL pins, respectively. Also P4 <sub>6</sub> , P4 <sub>7</sub> are in<br>common with PWM output pins of PWM 9 and PWM 8 P4 <sub>2</sub> , P4 <sub>3</sub> are in common with analog input pins of<br>A-D converter (A-D8, A-D7). |  |  |
| P6 <sub>0</sub> —P6 <sub>7</sub>     | I/O port P6                                                        | 1/0              | Port P6 is an 8-bit I/O port and has basically the same functions as port P0, but the output structure is<br>N-channel open drain This port is in common with PWM output pins PWM0-PWM7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| OSC1,<br>OSC2                        | Clock input for CRT<br>display<br>Clock output for CRT,<br>display | input<br>Output  | This is the I/O pins of the clock generating circuit for the CRT display function<br>OSC1 and OSC2 pins are in common with analog input pins of A-D converter (A-D4, A-D5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| H <sub>SYNC</sub>                    | H <sub>SYNC</sub> input                                            | Input            | This is the horizontal synchronizing signal input for CRT display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| V <sub>SYNC</sub>                    | V <sub>SYNC</sub> input                                            | Input            | This is the vertical synchronizing signal input for CRT display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| R, G, B,<br>I, OUT                   | CRT output                                                         | Output           | This is a 5-bit output pin for CRT display. The output structure is CMOS output. This is in common with port $P5_2 - P5_6$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| D-A                                  | DA Output                                                          | Output           | This is an output pin for 14-bit PWM, and in common with analog input pin of A-D converter (A-D3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |



## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### FUNCTIONAL DESCRIPTION Central Processing Unit (CPU)

The M37204 microcomputers use the standard MELPS 740 instruction set. For details of instructions, refer to the MELPS 740 CPU core basic functions, or the MELPS 740 Software Manual.

Machine-resident instructions are as follows:

The FST and SLW instructions are not provided.

The MUL and DIV instructions are not provided.

The WIT instruction can be used.

The STP instruction can be used.

#### **CPU Mode Register**

The CPU mode register is allocated to address  $00FB_{16}$ . Bits 0 and 1 of this register are processor mode bits. This register also has a stack page selection bit.

Page 1 (addresses  $0100_{16}$  to  $01FF_{16}$ ) is normally used as a stack area. The zero page (addresses  $0000_{16}$  to  $00BF_{16}$ ) can also be used by setting bit 2 of the CPU mode register (address  $00FB_{16}$ ) to "0".



Fig. 1 Structure of CPU mode register



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### MEMORY

• Special Function Register (SFR) Area

The special function register (SFR) area contains the registers relating to functions such as I/O ports and timers. • RAM

RAM is used for data storage as well as a stack area.

• ROM

ROM is used for storing user programs as well as the interrupt vector area.

#### · CRT display RAM

CRT display RAM is used for specifing the character codes and colors to display.

· CRT display ROM

CRT display ROM is used for storing character data. Interrupt Vector Area

The interrupt vector area is for storing jump destination addresses used at reset or when an interrupt is generated.

Zero Page

Zero page addressing mode is useful because it enables access to this area with fewer instruction cycles.

· Special Page

Special page addressing mode is useful because it enables access to this area with fewer instruction cycles.



Fig. 2 Memory map



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| 00C0 <sub>16</sub> | Port P0                                      |
|--------------------|----------------------------------------------|
| 00C1 <sub>16</sub> | Port P0 direction register                   |
| 00C2 <sub>16</sub> | Port P1                                      |
| 00C3 <sub>16</sub> | Port P1 direction register                   |
| 00C4 <sub>16</sub> | Port P2                                      |
| 00C5 <sub>16</sub> | Port P2 direction register                   |
| 00C6 <sub>16</sub> | Port P3                                      |
| 00C7 <sub>16</sub> | Port P3 direction register                   |
| 00C8 <sub>16</sub> | Port P4                                      |
| 00C9 <sub>16</sub> | Port P4 direction register                   |
| 00CA16             | Port P5                                      |
| 00CB <sub>16</sub> | Port P5 direction register                   |
| 00CC16             | Port P6                                      |
| 00CD <sub>16</sub> | Port P6 direction register                   |
| 00CE16             | DA-H register                                |
| 00CF <sub>16</sub> | DA-L register                                |
| 00D0 <sub>16</sub> | PWM 0 register                               |
| 00D1 <sub>16</sub> | PWM 1 register                               |
| 00D2 <sub>16</sub> | PWM 2 register                               |
| 00D3 <sub>16</sub> | PWM 3 register                               |
| 00D4 <sub>16</sub> | PWM 4 register                               |
| 00D5 <sub>16</sub> | PWM output control register 1                |
| 00D6 <sub>16</sub> | PWM output control register 2                |
| 00D7 <sub>16</sub> | Interrupt space distinguish register         |
| 00D8 <sub>16</sub> | Interrupt space distinguish control register |
| 00D9 <sub>16</sub> | Special serial I/O register                  |
| 00DA16             | Special mode register 1                      |
| 00DB16             | Special mode register 2                      |
| 00DC16             | Serial I/O1 mode register                    |
| 00DD16             | Serial I/O1 register                         |
| 00DE16             | Serial I/O2 mode register                    |
| 00DF16             | Serial I/O2 register                         |

| 00E0 <sub>16</sub> | Horizontal position register               |
|--------------------|--------------------------------------------|
| 00E1 <sub>16</sub> | Vertical display start position register 1 |
| 00E216             | Vertical display start position register 2 |
| 00E3 <sub>16</sub> | Vertical display start position register 3 |
| 00E4 <sub>16</sub> | Character size register                    |
| 00E5 <sub>16</sub> | Border selection register                  |
| 00E6 <sub>16</sub> | Color register 0                           |
| 00E7 <sub>16</sub> | Color register 1                           |
| 00E8 <sub>16</sub> | Color register 2                           |
| 00E9 <sub>16</sub> | Color register 3                           |
| 00EA16             | CRT control register 1                     |
| 00EB16             | Display block counter                      |
| 00EC16             | CRT port control register                  |
| 00ED <sub>16</sub> | Scroll control register                    |
| 00EE16             | Scroll start register                      |
| 00EF <sub>16</sub> | A-D control register 1                     |
| 00F0 <sub>16</sub> | Timer 1                                    |
| 00F1 <sub>16</sub> | Timer 2                                    |
| 00F2 <sub>16</sub> | Timer 3                                    |
| 00F3 <sub>16</sub> | Timer 4                                    |
| 00F4 <sub>16</sub> | Timer 12 mode register                     |
| 00F5 <sub>16</sub> | Timer 34 mode register                     |
| 00F6 <sub>16</sub> | PWM 5                                      |
| 00F7 <sub>16</sub> | PWM 6                                      |
| 00F8 <sub>16</sub> | PWM 7                                      |
| 00F9 <sub>16</sub> | PWM 8                                      |
| 00FA <sub>16</sub> | PWM 9                                      |
| 00FB <sub>16</sub> | CPU mode register                          |
| 00FC16             | Interrupt request register 1               |
| 00FD <sub>16</sub> | Interrupt request register 2               |
| 00FE16             | Interrupt control register 1               |
| 00FF16             | Interrupt control_register 2               |
| 10                 |                                            |

Fig. 3 SFR (Special Function Register) memory map



Fig. 4 2 page register memory map



## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### INTERRUPTS

Interrupts can be caused by 12 different events consisting of three external, eight internal, and one software events. Interrupts are vectored interrupts with priorities shown in Table 1. Reset is also included in the table because its operation is similar to an interrupt.

When an interrupt is accepted, the registers are pushed, interrupt disable flag I is set, and the program jumps to the address specified in the vector table. The interrupt request bit is cleared automatically. The reset and BRK instruction interrupt can never be disabled. Other interrupts are disabled when the interrupt disable flag is set. All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit. The interrupt request bits are in interrupt request registers 1 and 2 and the interrupt enable bits are in interrupt control registers 1 and 2. Figure 5 shows the structure of the interrupt request registers 1 and 2 and interrupt control registers 1 and 2.

Interrupts other than the BRK instruction interrupt and reset are accepted when the interrupt enable bit is "1", interrupt request bit is "1", and the interrupt disable flag is "0". The interrupt request bit can be reset with a program, but not set. The interrupt enable bit can be set and reset with a program.

Reset is treated as a non-maskable interrupt with the highest priority. Figure 6 shows interrupts control.

#### Table 1. Interrupt vector address and priority.

| Event                       | Priority | Vector addresses                          | Remarks                         |
|-----------------------------|----------|-------------------------------------------|---------------------------------|
| RESET                       | 1        | FFFF <sub>16</sub> , FFFE <sub>16</sub>   | Non-maskable                    |
| CRT interrupt               | 2        | FFFD <sub>16</sub> , FFFC <sub>16</sub>   |                                 |
| INT2 interrupt              | 3        | FFFB <sub>16</sub> , FFFA <sub>16</sub>   |                                 |
| INT1 interrupt              | 4        | FFF9 <sub>16</sub> , FFF8 <sub>16</sub>   |                                 |
| Serial I/O2 interrupt       | 5        | FFF7 <sub>16</sub> , FFF6 <sub>16</sub>   |                                 |
| Timer 4 interrupt           | 6        | FFF5 <sub>16</sub> , FFF4 <sub>16</sub>   |                                 |
| 1 ms interrupt              | 7        | . FFF3 <sub>16</sub> , FFF2 <sub>16</sub> |                                 |
| V <sub>SYNC</sub> interrupt | 8        | FFF1 <sub>16</sub> , FFF0 <sub>16</sub>   |                                 |
| Timer 3 interrupt           | 9        | FFEF <sub>16</sub> , FFEE <sub>16</sub>   |                                 |
| Timer 2 interrupt           | 10       | FFED <sub>16</sub> , FFEC <sub>16</sub>   |                                 |
| Timer 1 interrupt           | 11       | FFEB <sub>16</sub> , FFEA <sub>16</sub>   |                                 |
| Serial I/O1 interrupt       | 12       | FFE9 <sub>16</sub> , FFE8 <sub>16</sub>   |                                 |
| BRK instruction interrupt   | 13       | FFDF <sub>16</sub> , FFDE <sub>16</sub>   | Non-maskable software interrupt |





Fig. 5 Structure of registers related with interrupt





### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### TIMER

The M37204M8-XXXSP has four timers; timer 1, timer 2, timer 3 and timer 4. All of timers are 8-bit structure and have 8-bit latches.

A block diagram of timer 1 through 4 is shown in Figure 8. All of the timers are down count timers and their division ratio are 1/(n+1), where n is the contents of timer latch. The same value is set to timer by writing the count value to the latch ( $00F0_{16}$  to  $00F3_{16}$ : timer 1 to timer 4). When a timer reaches " $00_{16}$ " and the next count pulse is input to a timer, a value which is the contents of the reload latch are loaded into the timer. The timer interrupt request bit is set at the next count pulse after the timer reaches " $00_{16}$ ".

The contents of each timer is shown in following.

(1) Timer 1

Either  $f(X_{IN})$  divided by 16 or a 1024 $\mu$ s clock (1 $\mu$ s interrupt signal) can be selected as the count source of timer 1.

When bit 0 of the timer 12 mode register (address  $00F4_{16}$ ) is "0",  $f(X_{IN})$  divided by 16 is selected; when it is "1", the  $1024\mu$ s clock is selected.

Timer 1 interrupt request is occurred with timer 1 overflow. (2) Timer 2

 $f(X_{IN})$  divided by 16, timer 1 overflow signal, or an external clock input from P3<sub>2</sub>/TIM2 pin can be selected as the count source of timer 2 by specifying bits 4 and 1 of the timer 12 mode register (address 00F4<sub>16</sub>).

Timer 2 interrupt request is occurred with timer 2 overflow. (3) Timer 3

Either  $f(X_{IN})$  divided by 16 or an external clock input from P3<sub>3</sub>/TIM3 pin can be selected as the count source of timer 3 by specifying bit 0 of the timer 34 mode register (address 00F5<sub>16</sub>).

Timer 3 interrupt request is occurred with timer 3 overflow. (4) Timer 4

 $f(X_{\rm IN})$  divided by 16,  $f(X_{\rm IN})$  divided by 2, or timer 3 overflow signal can be selected as the count source of timer 4 by specifying bits 4 and 1 of the timer 34 mode register (address 00F5<sub>16</sub>).

Timer 4 interrupt request is occurred with timer 4 overflow. And the timer 4 overflow signal can be used as the clock source of special serial I/O.

At reset or an STP instruction is executed timer 3 and timer 4 are connected automatically, and the value " $FF_{16}$ " is set to timer 3, and the value " $07_{16}$ " is set to timer 4.

 $f(X_{\text{IN}})$  divided by 16 is selected as count source of timer 3. When the internal reset is removed or stop mode is removed, the internal clock is connected by timer 4 overflow at above state. In this reason, the program starts with stable clock.

The timer related registers structure is shown in Figure 7.



Fig. 7 Structure of timer 12 mode register and timer 34 mode register







# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### SERIAL I/O

M37204M8-XXXSP has two serial I/O (serial I/O1, serial I/O2). Serial I/O1 has the same function as serial I/O2.

A block diagram of the serial I/O is shown in Figure 9. In the serial I/O mode the receive ready signal  $(\overline{S_{RDY1}})$ , synchronous input/output clock  $(S_{CLK1})$ , and the serial I/O pins  $(S_{OUT1}, S_{IN1})$  are used as port P4. The serial I/O $_i$  mode registers (addresses  $00DC_{16}$  and  $00DE_{16}$ ) are 8-bit registers. Bits 0, 1 and 2 of these registers are used to select a synchronous clock source.

Bits 3 and 4 decide whether parts of P4 will be used as a serial I/O or not.

To use  $P4_2$  or  $P4_6$  as a serial input, set the direction register bit which corresponds to  $P4_2$  or  $P4_6$  to "0". For more information on the direction register, refer to the I/O pin section.

Also to use internal clock of serial I/O2, bit 1 of special mode register 1 (address  $00DA_{16}$ ) needs to be set to "1". The serial I/O function is discussed below. The function of the serial I/O differs depending on the clock source; external clock or internal clock.





### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

Internal clock—The  $\overline{S_{RDYl}}$  signal becomes "H" during transmission or while dummy data is stored in the serial  $I/O_i$  register (addresses  $00DD_{16}$  and  $00DF_{16}$ ). After the falling edge of the write signal, the  $\overline{S_{RDYl}}$  signal becomes low signaling that the M37204M8-XXXSP is ready to receive the external serial data. The  $\overline{S_{RDYl}}$  signal goes "H" at the next falling edge of the transfer clock. The serial  $I/O_i$  counter is set to 7 when data is stored in the serial  $I/O_i$  register. At each falling edge of the transfer clock, serial data is output to  $S_{OUTi}$ . During the rising edge of this clock, data can be input from  $S_{INl}$  and the data in the serial  $I/O_i$  register will be shifted 1 bit.

Transfer direction can be selected by bit 5 of serial  $I/O_1$  mode register. After the transfer clock has counted 8 times, the serial  $I/O_1$  register will be empty and the transfer clock will remain at a high level. At this time the interrupt request

bit will be set.

External clock- If an external clock is used, the interrupt request will be sent after the transfer clock has counted 8 times but transfer clock will not stop.

Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 500kHz at a duty cycle of 50%. The timing diagram is shown in Figure 10 When using an external clock for transfer, the external clock must be held at "H" level when the serial  $I/O_t$  counter is initialized When switching between the internal clock and external clock, the switching must not be performed during transfer. Also, the serial I/O counter must be initialized after switching.

An example of communication between two M37204M8-XXXSPs is shown in Figure 11.



Fig. 10 Serial I/O timing (In the case of LSB first)



Fig. 11 Example of serial I/O connection





Fig. 12 Structure of serial I/O<sub>i</sub> mode register



# SPECIAL MODE (I<sup>2</sup>C BUS MODE<sup>\*</sup>)

M37204M8-XXXSP has a special serial I/O circuit that can be reception or transmission of serial data in conformity with  $I^2C^*$  (Inter IC) bus format.

 $I^2C$  bus is a two line directional serial bus developed by Philips to transfer and control data among internal ICs of a machinery.

M37204M8-XXXSP's special serial I/O is not included the clock synchronisation function and the arbitration detectable function at multimaster.

Operations of master transmission and master reception with special serial I/O are explained in the following:

(1) Master transmission

① To generate an interrupt at the end of transmission, set bit 7 of special mode register 2 (address 00DB<sub>16</sub>) to "1" so as to special serial I/O interrupt is selected.

2 Then set bit 3 of interrupt control register 2 (address  $00FF_{16}$ ) to "1" so as to special serial I/O interrupt is enabled. Clear the interrupt disable flag I to "0" by using the CLI instruction.

(3) The output signals of master transmission SDA and SCL are output from ports P4<sub>4</sub> and P4<sub>5</sub>. Set all bits (bits 4 and 5) corresponding to P4<sub>4</sub> and P4<sub>5</sub> of the port P4 register (address 00C8<sub>16</sub>) and the port P4 direction register (address 00C9<sub>16</sub>) to "1".

④ Set the transmission clock The transmission clock uses the overflow signal of timer 4. Set appropriate value in timer 4. (For instance, if  $f(X_{IN})/16$  is selected as the clock source of timer 4 and 4 is set in timer 4 when  $f(X_{IN})$  is 4MHz, the master transmission clock frequency is 25kHz.)

(5) Set contents of the special mode register 2 (address  $00DB_{16}$ ). (Usually,the value is "83<sub>16</sub>".)

(6) Set the bit 3 of serial I/O2 mode register (address  $00DE_{16}$ ). After that set the special mode register 1 (address  $00DA_{16}$ ). Figure 16 shows the structure of special mode registers 1 and 2.

Initial setting is completed by the above procedure

O Write data to be transmitted in the special serial I/O register (address 00D9<sub>16</sub>). Immediately after this, clear bits 0 and 1 of special mode register 2 (to "0") to make both

SDA and SCL output to "L". This is for arbitration. The start signal has been completed.

The hardware automatically sends out data of 9-clock cycle. The 9th clock is for ACK reception and the output level becomes "H" at this clock. If other master outputs the start signal to transmit data simultaneously with this 9th clock, it is not detected as an arbitration-lost.

When the ACK bit has been transmitted, bit 3 of the interrupt request register 2 is set to "1" (issue of interrupt request), notifying the end of data transmission.

⑧ To transmit data successively, write data to be sent to the special serial I/O register, and set the interrupt enabled state again. By repeating this procedure, unlimited number of bytes can be transmitted.

③ To terminate data transfer, clear bits 0 and 1 of the special mode register 2 to "0".

10. Set bit 1 clock SCL to "1".

① Then set bit 1 data SDA to "1". This procedure transmits the stop signal. Figure 14 shows master transmission timing explained above.

(2) Master reception

Master reception is carried out in the interrupt routine after data is transferred by master transmission. For master transmission and interrupt thereafter, see the preceding section (1) Master transmission (the process until  $\overline{O}$  in Figure 14).

In the interrupt routine, set master reception ACK provided  $(26_{16})$  in the special mode register 1 (address  $00DA_{16}$ ), and write "FF<sub>16</sub>" in the special serial I/O register (address  $00D9_{16}$ ). This sets data line SDA to "H" and to perform 8-clock master reception. Then, "L" is transmitted to data line SDA for ACK receiving. In the ACK provided mode, the above ACK is automatically sent out.

Repeat the above receiving operation for a necessary number of times. Then return to the master transmission mode and transmit the stop signal by the same procedure for the master transmission (the process from 0 to 1 in Figure 14).

Figure 15 shows master reception timing.

\* : Purchase of Mitsubishi Electric Corporation's I<sup>2</sup>C components converys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER











#### Fig. 15 Master reception timing



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (3) Wait function

Wait function 1 holds the SCL line at "L" after the 8th clock falls in special mode. Wait function 2 holds the SCL line at "L" after the 9th clock falls in the same way.

When one of the wait functions operates, the internal counter that counts the clock must be reset after bit 3 or 4 of the special mode register 2 is set to "1", to enable the corresponding wait function 1 or 2 to operate. Reset the internal counter by writing data to the special serial I/O register (address  $00D9_{16}$ ), or by setting the START signal detection bit to "1". Reset the internal counter for each byte before data tranfer.

The wait functions can be released by setting the corresponding bit 5 or 6 of the special mode register 2 to "1". Note 1 : Clear the START signal detect bit (bit 6) and the

STOP signal detect bit (bit 7) of the special mode register 1 by writing "1" to bit 6 or bit 7.



Fig. 16 Structure of special mode registers 1 and 2



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### SERIAL I/O COMMON TRANSFER MODE

The  $S_{IN}$  and  $S_{OUT}$  signals can be switched internally, to switch between serial transmission and serial reception, by writing "1" to either bit 1 or bit 0 of the shift register input control régister.

Signal lines in serial I/O common transfer mode are shown in Figure 19.

Note : During serial reception, make sure that serial reception start after "FF<sub>16</sub>" is written to the serial I/O shift register.







Fig. 18 Signal lines in serial I/O common transfer mode



### **PWM OUTPUT CIRCUIT**

#### (1) Introduction

The M37204M8-XXXSP is equipped with one 14-bit PWM(DA) and ten 8-bit PWMs (PWM0-PWM9). The 14-bit resolution gives DA the minimum resolution bit width of 500ns (for  $X_{IN}$ =4MHz) and a repeat period of 8192 $\mu$ s. PWM0 - PWM9 have a 8-bit resolution with minimum resolution bit width of 8 $\mu$ s and repeat period of 2048 $\mu$ s.

Block diagram of the PWM is shown in Figure 19. The PWM timing generator section applies individual control signals to DA and PWM0 – PWM9 using clock input  $X_{\rm IN}$  divided by 2 as a referece signal.

(2) Data setting

The output pins PWM0 – PWM7 are in common with port P6 and PWM8, 9 are in common with port P4<sub>7</sub>, P4<sub>6</sub>. For PWM output, each PWM output selection bits (bits 2 to 7 of PWM output control register 1, bits 0 and 1 of PWM output control register 2, bits 3 and 4 of special mode register 1 and bit 4 of serial I/O2 mode register) should be set. When DA is used for output, first set the higher 8-bit of the DA-H register (address  $00CE_{16}$ ), then the lower 6-bit of the DA-L register (address  $00CE_{16}$ ).

When one of the PWM0-PWM9 is used for output, set the 8-bit in the PWM0-PWM9 register (addresses  $00D0_{16}$  to  $00D4_{16}$  and  $00F6_{16}$  to  $00FA_{16}$ ), respectively.

(3) Transferring data from registers to latches

The data written to the 8-bit PWM register is transferred to the PWM latch in each 8-bit PWM cycle period. For 14-bit PWM, the data is transferred in the next upper 8-bit period after the write. The signals output to the PWM pins correspond to the contents of these latches. When data in each PWM register is read, data in these latches has already been read allowing the data output by the PWM to be confirmed. However, bit 7 of the DA-L register indicated the completion of the data transfer from the DA register to the DA latch. If bit 7 is "0", the transfer has been completed, if bit 7 is "1", the transfer has not yet begun.

(4) Operation of the 8-bit PWMs The timing diagram of the ten 8-bit PWMs (PWM0 – PWM9) is shown in Figure 20. One period (T) is composed of 256 (2<sup>8</sup>) segments. There are eight different pulse types configured from bits 0 to 7 representing the significance of each bit. These are output within one period in the circuit internal section. Refer to Figure 20 (a).

Eight different pulses can be output from the PWM. These can be selected by bits 0 through 7. Depending on the content of the 8-bit PWM latch, pulses from 7 to 0 is selected. The PWM output is the difference of the sum of each of these pulses. Several examples are shown in Figure 20 (b). Changes in the contents of the PWM latch allows the selection of 256 lengths of highlevel area outputs varying from 0/256 to 255/256. An length of entirely high-level output cannot be output, i.e. 256/256.

(5) 14-bit PWM operation

The output example of the 14-bit PWM is shown in Figure 21. The 14-bit PWM divides the data within the PWM latch into the lower 6 bits and higher 8 bits.

A high-level area within a length  $D_H$  times  $\tau$  is output every short area of t=256  $\tau$ =128 $\mu$ s as determined by data  $D_H$  of the higher 8 bits.

Thus, the time for the high-level area is equal to the time set by the higher 8 bits or that plus  $\tau$ . As a result, the short-area period t (=128 $\mu$ s, approx. 7.8kHz) becomes an approximately repetitive period.

(6) Output after reset

At reset the output of port  $P4_6$ ,  $P4_7$  and P6 is in the high impedance state and the contents of the PWM register and latch are undefined. Note that after setting the PWM register, its data is transferred to the latch.

 
 Table 2.
 Relation between the 6 low-order bits of data and high-level area increase space

| 6 low-order bits of data | Area longer by $\tau$ than that of other $t_m(m = 0 \text{ to } 63)$ |
|--------------------------|----------------------------------------------------------------------|
| 00000 <sup>LSB</sup>     | Nothing                                                              |
| 000001                   | m=32                                                                 |
| 000010                   | m=16,48                                                              |
| 000100                   | m= 8, 24, 40, 56                                                     |
| 001000                   | m= 4, 12, 20, 28, 36, 44, 52, 60                                     |
| 010000                   | m = 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62     |
| 100000                   | m = 1, 3, 5, 7,                                                      |







# MITSUBISHI MICROCOMPUTERS

# M37204M8-XXXSP

| Bit 7<br>Bit 6<br>Bit 5<br>Bit 4<br>Bit 3                                                           |                                                                                            |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit 2                                                                                               |                                                                                            |  |  |  |  |  |
| Bit 1                                                                                               | 64 192<br>N                                                                                |  |  |  |  |  |
| Bit 0                                                                                               | 128                                                                                        |  |  |  |  |  |
| Contents of the latch When $00_{16}$ (0) When $01_{16}$ (1) When $18_{16}$ (24) When $FF_{16}(255)$ | t<br>T=256t<br>When output is PWM0 to PWM9 t=8µs T=2048µs<br>When f(X <sub>IN</sub> )=4MHz |  |  |  |  |  |
|                                                                                                     | (b) Example of 8-bit PWM output                                                            |  |  |  |  |  |
| L                                                                                                   |                                                                                            |  |  |  |  |  |



Fig. 20 8-bit PWM timing diagram

٩



Fig. 21 14-bit PWM timing diagram









## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

### A-D CONVERTER

Block diagram of A-D converter is shown in Figure 24. A-D converter consists of 6-bit D-A converter and comparator. The A-D control register 2 (address 020A<sub>16</sub>) can generate 1/64 V<sub>CC</sub>-step internal analog voltage based on the settings of bits 5 to 0.

Table 3 gives the relation between the descriptions of A-D control register bits 5 to 0 and the generated internal analog voltage. The comparison result of the analog input voltage and the internal analog voltage is stored in the A-D control register 1 (address  $00EF_{16}$ ), bit 4.

The data is compared by setting the direction register corresponding to port P3<sub>5</sub>, P3<sub>6</sub> to "0" (port P3<sub>5</sub>, P3<sub>6</sub> enters the input mode), to allow port P3<sub>5</sub>/A-D1, P3<sub>6</sub>/A-D2 to be used as the analog input pin. The digital value corresponding to the internal analog voltage to be compared is then written in the A-D control register, bits 0 to 5 and an analog input pin is selected. After 16 machine cycle, the voltage comparison is completed.



Fig. 23 Structure of A-D control register 1

Table 3. Relationship between the contents of A-D control register2 and internal analog voltage

|       | Internal analog |       |       |       |       |                         |
|-------|-----------------|-------|-------|-------|-------|-------------------------|
| Bit 5 | Bit 4           | Bit 3 | Bit 2 | Bit 1 | Bit 0 | voltage                 |
| 0     | 0               | 0     | 0     | 0     | 0     | 1/128 V <sub>cc</sub>   |
| 0     | 0               | 0     | 0     | 0     | 1     | 3/128 V <sub>cc</sub>   |
| 0     | 0               | 0     | 0     | 1     | 0     | 5/128 V <sub>cc</sub>   |
| 0     | 0               | 0     | 0     | 1     | 1     | 7/128 V <sub>cc</sub>   |
| ÷     | :               | :     | :     | :     | :     | :                       |
| 1     | 1               | 1     | 1     | 0     | 1     | 123/128 V <sub>cc</sub> |
| 1     | 1               | 1     | 1     | 1     | 0     | 125/128 V <sub>cc</sub> |
| 1     | 1               | 1     | 1     | 1     | 1     | 127/128 V <sub>cc</sub> |





#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

### CRT DISPLAY FUNCTIONS

### (1) Outline of CRT Display Functions

Table 4 outlines the CRT display functions of the M37204M8-XXXSP. The M37204M8-XXXSP incorporates a 24 columns X 3 lines CRT display control circuit. CRT display is controlled by the CRT display control register.

Up to 254 kinds of characters can be displayed, and colors can be specified for each character. Four colors can be displayed on one screen. A combination of up to 15 colors can be obtained by using each output signal (R, G, B, and I).

Characters are displayed in a 12×16 dot configuration to obtain smooth character patterns. (See Figure 25)

The following shows the procedure how to display characters on the CRT screen.

Table 4. Outline of CRT display functions

| Parameter                  |                        | Functions                                |  |  |
|----------------------------|------------------------|------------------------------------------|--|--|
| Display character          |                        | 24 characters×3 lines (maximum 16 lines) |  |  |
| Character<br>configuration |                        | 12×16 dots (See Figure 25)               |  |  |
|                            | of characters          | 254 kinds                                |  |  |
| Chara                      | Character size 4 kinds |                                          |  |  |
| Calar                      | Kind of colors         | 15 (max.)                                |  |  |
| Color                      | Coloring unit          | a character                              |  |  |
| Extention display          |                        | Possible (multiple lines)                |  |  |



Fig. 25 CRT display character configuration

- Set the character to be displayed in display RAM.
- 2 Set the display color by using the color register.
- ③ Specify the color register in which the display color is set by using the display RAM.
- ④ Specify the vertical position and character size by using the vertical position register and the character size register.
- (5) Specify the horizontal position by using the horizontal position register.
- 6 Write the display enable bit to the designated block display flag of the CRT control register. When this is done, the CRT starts operation according to the input of the V<sub>SYNC</sub> signal.

The CRT display circuit has an extended display mode. This mode allows multiple lines (more than 4 lines) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software.

Figure 26 shows the structure of the CRT control register 1. Figure 27 shows a block diagram of the CRT display control circuit









# (2) Display Position

The display positions of characters are specified in units called a "block." There are three blocks, block 1 to block 3. Up to 24 characters can be displayed in one block. (See (4) Display Memory.)

The display position of each block in both horizontal and vertical directions can be set by software.

The horizontal direction is common to all blocks, and is selected from 64-step display positions in units of 4Tc (Tc =oscillation cycle for display).

The display position in the vertical direction is selected from 128-step display positions for each block in units of four scanning lines.

If the display start position of a block overlaps with some other block ((b) in Figure 30), a block of the smaller block No. (1 to 3) is displayed.

If when one block is displaying, some other block is displayed at the same display position ((c) in Figure 30), the former block is overridden and the latter is displayed.

The vertical position can be specified from 128-step positions (four scanning lines per step) for each block by setting values  $00_{16}$  to 7F<sub>16</sub> to bits 0 to 6 in the vertical position register (addresses  $00E1_{16}$  to  $00E3_{15}$ ). Figure 28 shows the structure of the vertical position register.



Fig. 28 Structure of vertical position registers

The horizontal direction is common to all blocks, and can be specified from 64-step display positions (4Tc per step (Tc=oscillation cycle for display)) by setting values  $00_{16}$  to  $3F_{16}$  to bits 0 to 5 in the horizontal position register (address  $00E0_{16}$ ). Figure 29 shows the structure of the horizontal position register.



Fig. 29 Structure of horizontal position register







### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (3) Character Size

The size of characters to be displayed can be selected from four sizes for each block. Use the character size register (address  $00E4_{16}$ ) to set a character size. The character size in block 1 can be specified by using bits 0 and 1 in the character size register; the character size in block 2 can be specified by using bits 2 and 3; the character size in block 3 can be specified by using bits 4 and 5. Figure 31 shows the structure of the character size register.

The character size can be selected from four sizes: small size, medium size, large size, and extra large size. Each character size is determined by the number of scanning lines in the height (vertical) direction and the cycle of display oscillation (=Tc) in the width (horizontal) direction.

The small size consists of (one scanning line)  $\times$  (1 Tc); the medium size consists of (two scanning lines)  $\times$  (2 Tc); the large size consists of (three scanning lines)  $\times$  (3 Tc); and the extra large size consists of (four scanning lines)  $\times$  (4 Tc). Table 5 shows the relationship between the set values in the character size register and the character sizes.



Fig. 31 Structure of character size register

| Table 5. | The relationship | p between the set val | ues of the charac | ter size register and | the character sizes |
|----------|------------------|-----------------------|-------------------|-----------------------|---------------------|
|          |                  |                       |                   |                       |                     |

| Set values of the cl | naracter size register | Character   | Width (horizontal) direction       | Height (vertical) direction |
|----------------------|------------------------|-------------|------------------------------------|-----------------------------|
| CS <sub>n1</sub>     | CS <sub>n0</sub>       | size        | Tc: a cycle of display oscillation | (scanning lines)            |
| . 0                  | 0                      | Small       | 1 T <sub>c</sub>                   | 1                           |
| 0                    | 1                      | Medium      | 2 T <sub>c</sub>                   | 2                           |
| 1                    | 0                      | Large       | 3 T <sub>c</sub>                   | 3                           |
| 1                    | 1                      | Extra large | 4 T <sub>C</sub>                   | 4                           |

Note: The display start position in the horizontal direction is not affected by the character size. In other words, the horizontal start position is common to all blocks even when the character size varies with each block. (See Figure 32)

#### Abbreviations

 $\text{CSn}_1,\,\text{CSn}_0$  : Bits 1 and 0 of the character size register



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

## (4) Display Memory

There are two types of display memory: CRT display ROM (addresses  $3000_{16}$  to  $4FFF_{16}$ ) used to store character dot data (masked) and CRT display RAM (addresses  $2000_{16}$  to  $20D7_{16}$ ) used to specify the colors of characters to be displayed. The following describes each type of display memory.

① CRT display ROM (addresses 3000<sub>16</sub> to 4FFF<sub>16</sub>)

The CRT display ROM contains dot pattern data for display characters. To display these stores characters in operation, specify character codes (codes determined based on the addresses in the CRT display ROM) that are specific to those characters, by writing them to the CRT display RAM.



Fig. 32 Display start position of each character size (horizontal direction)

Since the CRT display ROM contains 8K bytes and the data for one character takes up 32 bytes are required 256 characters can be stored. However, two-character space is required for test purposes, so in practice 254 characters can be stored for display.

Within the CRT display ROM area, data for part of each character that is (16 dots high)  $\times$  [left hand 8 dots wide] is stored at addresses 3000<sub>16</sub> to 37FF<sub>16</sub> and 4000<sub>16</sub> to 47FF<sub>16</sub>, and data for part of each character that is (16 dots high)  $\times$  [right-side 4 dots wide] data of display characters are stored in addresses 3800<sub>16</sub> to 3FFF<sub>16</sub> and 4800<sub>16</sub> to 4FFF<sub>16</sub>. (See Figure 33) However, note that the four upper bits in the data to be written to addresses 3800<sub>16</sub> to 3FFF<sub>16</sub> and 4800<sub>16</sub> to 3FFF<sub>16</sub> and 4800<sub>16</sub> to 4FFF<sub>16</sub> must all be set to "1" (by writing data F0<sub>16</sub> to FF<sub>16</sub>).

| Character code     | Contained up address of character data |                          |  |
|--------------------|----------------------------------------|--------------------------|--|
| Chardeler Coue     | Left 8 dots lines                      | Right 4 dots lines       |  |
|                    | 3000 <sub>16</sub>                     | 380016                   |  |
| 0016               | to                                     | to                       |  |
|                    | 300F <sub>16</sub>                     | 380F <sub>16</sub>       |  |
|                    | 3010 <sub>16</sub>                     | 3810 <sub>16</sub>       |  |
| 01 <sub>16</sub>   | to                                     | to                       |  |
|                    | 301F <sub>16</sub>                     | 381F <sub>16</sub>       |  |
|                    | 3020 <sub>16</sub>                     | 3820 <sub>16</sub>       |  |
| 02 <sub>16</sub>   | to                                     | to                       |  |
|                    | 302F <sub>16</sub>                     | 382F <sub>16</sub>       |  |
| 0316               | 303016                                 | 3830 <sub>16</sub>       |  |
|                    | to<br>303F <sub>16</sub>               | to<br>383F <sub>16</sub> |  |
|                    | 303F16                                 |                          |  |
| •                  |                                        | :                        |  |
| 7E <sub>16</sub> * | 37E0 <sub>16</sub>                     | 3FE016                   |  |
|                    | to<br>37EF <sub>16</sub>               | to<br>3FEF <sub>16</sub> |  |
| 7F <sub>16</sub> * |                                        |                          |  |
|                    | 37F0 <sub>16</sub><br>to               | 3FF0 <sub>16</sub>       |  |
|                    | 37FF <sub>16</sub>                     | to<br>3FFF <sub>16</sub> |  |
| ····               | 400016                                 | 4800 <sub>16</sub>       |  |
| 80 <sub>16</sub>   | 4000 <sub>16</sub>                     | 4000 <sub>16</sub>       |  |
| 0018               | 400F <sub>16</sub>                     | 480F <sub>16</sub>       |  |
|                    | 4010 <sub>16</sub>                     | 481016                   |  |
| 81 <sub>16</sub>   | to                                     | to                       |  |
| 0.10               | 401F <sub>16</sub>                     | 481F <sub>16</sub>       |  |
| :                  | :                                      | :                        |  |
|                    | 47D0 <sub>16</sub>                     | 4FD0 <sub>16</sub>       |  |
| FD <sub>16</sub>   | to                                     | to                       |  |
| 10                 | 47DF <sub>16</sub>                     | 4FDF <sub>16</sub>       |  |
|                    | 47E0 <sub>16</sub>                     | 4FE0 <sub>16</sub>       |  |
| FE <sub>16</sub>   | to                                     | to                       |  |
|                    | 47EF <sub>16</sub>                     | 4FEF <sub>16</sub>       |  |
|                    | 47F0 <sub>16</sub>                     | 4FF0 <sub>16</sub>       |  |
| FF <sub>16</sub>   | to                                     | to                       |  |
|                    | 47FF <sub>16</sub>                     | 4FFF <sub>16</sub>       |  |

Table 6. Character code list

%For test pattern



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

The character code used to specify a character to be displayed is determined based on the address in the CRT display ROM in which that character is stored.

Assume that data for one character is stored at  $3XX0_{16}$  to  $3XXF_{16}$  and  $4XX0_{16}$  to  $4XXF_{16}$  (XX denotes  $00_{16}$  to  $7F_{16}$ ) and  $3YY0_{16}$  to  $3YYF_{16}$  and  $4YY0_{16}$  to  $4YYF_{16}$  (YY denotes  $80_{16}$  to  $FF_{16}$ ), then the character code for it is "XX<sub>16</sub>".

In other words, character code for any given character is configured with two middle digits of the four-digit (hexnotated) addresses ( $3000_{16}$  to  $37FF_{16}$  and  $4000_{16}$  to  $47FF_{16}$ ) where data for that character is stored. Table 6 lists the character codes







# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

② CRT display RÅM (addresses 2000<sub>16</sub> to 20D7<sub>16</sub>)

The CRT display RAM is allocated at addresses  $2000_{16}$  to  $20D7_{16}$ , and is divided into a display character code specifying part and display color specifying part for each block. Table 7 shows the contents of the CRT display RAM.

When a character is to be displayed at the first character (leftmost) position in block 1, for example, it is necessary to write the character code to the eight bits (bits 0 to 7) in address  $2000_{16}$  and the color register No. to the two low-order bits (bits 0 and 1) in address  $2080_{16}$ . The color register No. to be written here is one of the four color registers in which the color to be displayed is set in advance. For details on color registers, refer to (5) Color Registers.

The structure of the CRT display RAM is shown in Figure 33. Write the character patterns at Table 8 and 9, when M37204M8-XXXSP is mask-ordered.

Table 7. The contents of the CRT display RAM

| Block    | Display position (from left) | Character code specification | Color specification |
|----------|------------------------------|------------------------------|---------------------|
|          | 1st column                   | 2000 <sub>16</sub>           | 2080 <sub>16</sub>  |
|          | 2nd column                   | 2001 <sub>16</sub>           | 2081 <sub>16</sub>  |
|          | 3rd column                   | 2002 <sub>16</sub>           | 208216              |
| Block 1  | :                            | · · ·                        | :                   |
|          | 22th column                  | 201516                       | 209516              |
|          | 23th column                  | 2016 <sub>16</sub>           | 209616              |
|          | 24th column                  | 2017 <sub>16</sub>           | 2097 <sub>16</sub>  |
|          |                              | 201816                       | 2098 <sub>16</sub>  |
| Not used |                              | to                           | to                  |
|          |                              | 201F <sub>16</sub>           | 209F <sub>16</sub>  |
|          | 1st column                   | 2020 <sub>16</sub>           | 20A0 <sub>16</sub>  |
|          | 2nd column                   | 2021 <sub>16</sub>           | 20A1 <sub>16</sub>  |
|          | 3rd column                   | 2022 <sub>16</sub>           | 20A2 <sub>16</sub>  |
| Block 2  | :                            | :                            | :                   |
|          | 22th column                  | 203516                       | 20B5 <sub>16</sub>  |
|          | 23th column                  | 203616                       | 20B6 <sub>16</sub>  |
| ,        | 24th column                  | 2037 <sub>16</sub>           | 20B7 <sub>16</sub>  |
|          |                              | 203816                       | 20B8 <sub>16</sub>  |
|          | Not used                     | to                           | to                  |
|          |                              | 203F <sub>16</sub>           | 20BF <sub>16</sub>  |
| Block 3  | 1st column                   | 204016                       | 20C0 <sub>16</sub>  |
|          | 2nd column                   | 2041 <sub>16</sub>           | 20C1 <sub>16</sub>  |
|          | 3rd column                   | 2042 <sub>16</sub>           | 20C2 <sub>16</sub>  |
|          | :                            | :                            | :                   |
|          | 22th column                  | 2055 <sub>16</sub>           | 20D5 <sub>16</sub>  |
| ĺ        | 23th column                  | 2056 <sub>16</sub>           | 20D6 <sub>16</sub>  |
|          | 24th column                  | 2057 <sub>16</sub>           | 20D7 <sub>16</sub>  |
| Not used |                              | 2058 <sub>16</sub>           | 20D8 <sub>16</sub>  |
|          |                              | to                           | to                  |
|          |                              | 207F <sub>16</sub>           | 2FFF <sub>16</sub>  |



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER



#### Fig. 34 Structure of the CRT display RAM



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| Address            | Data             | Address            | Data             |
|--------------------|------------------|--------------------|------------------|
| 37E0 <sub>16</sub> | 40 <sub>16</sub> | 3FE0 <sub>16</sub> | F0 <sub>16</sub> |
| 37E1 <sub>16</sub> | 04 <sub>16</sub> | 3FE1 <sub>16</sub> | F0 <sub>16</sub> |
| 37E2 <sub>16</sub> | 0016             | 3FE2 <sub>16</sub> | F4 <sub>16</sub> |
| 37E3 <sub>16</sub> | 20 <sub>16</sub> | 3FE3 <sub>16</sub> | F0 <sub>16</sub> |
| 37E4 <sub>16</sub> | 02 <sub>16</sub> | 3FE4 <sub>16</sub> | F0 <sub>16</sub> |
| 37E5 <sub>16</sub> | 0016             | 3FE516             | F2 <sub>16</sub> |
| 37E6 <sub>16</sub> | 10 <sub>16</sub> | 3FE6 <sub>16</sub> | F0 <sub>16</sub> |
| 37E7 <sub>16</sub> | 01 <sub>16</sub> | 3FE7 <sub>16</sub> | F0 <sub>16</sub> |
| 37E8 <sub>16</sub> | 80 <sub>16</sub> | 3FE8 <sub>16</sub> | F0 <sub>16</sub> |
| 37E9 <sub>16</sub> | 08 <sub>16</sub> | 3FE9 <sub>16</sub> | F0 <sub>16</sub> |
| 37EA <sub>16</sub> | 0016             | 3FEA <sub>16</sub> | F8 <sub>16</sub> |
| 37EB <sub>16</sub> | 40 <sub>16</sub> | 3FEB <sub>16</sub> | F0 <sub>16</sub> |
| 37EC <sub>16</sub> | 04 <sub>16</sub> | 3FEC <sub>16</sub> | F0 <sub>16</sub> |
| 37ED <sub>16</sub> | 0016             | 3FED <sub>16</sub> | F4 <sub>16</sub> |
| 37EE <sub>16</sub> | 20 <sub>16</sub> | 3FEE <sub>16</sub> | F0 <sub>16</sub> |
| 37EF <sub>16</sub> | 0216             | 3FEF <sub>16</sub> | F0 <sub>16</sub> |

#### Table 8. Test character patterns 1

#### Table 9. Test character patterns 2

| Address            | Data             | Address            | Data             |
|--------------------|------------------|--------------------|------------------|
| 37F0 <sub>16</sub> | 0016             | 3FF0 <sub>16</sub> | F0 <sub>16</sub> |
| 37F1 <sub>16</sub> | 0016             | 3FF1 <sub>16</sub> | F0 <sub>16</sub> |
| 37F2 <sub>16</sub> | 00 <sub>16</sub> | 3FF2 <sub>16</sub> | F0 <sub>16</sub> |
| 37F3 <sub>16</sub> | 0016             | 3FF3 <sub>16</sub> | F0 <sub>16</sub> |
| 37F4 <sub>16</sub> | 0016             | 3FF4 <sub>16</sub> | F0 <sub>16</sub> |
| 37F5 <sub>16</sub> | 0016             | 3FF5 <sub>16</sub> | F0 <sub>16</sub> |
| 37F6 <sub>16</sub> | 0016             | 3FF6 <sub>16</sub> | F0 <sub>16</sub> |
| 37F7 <sub>16</sub> | 0016             | 3FF7 <sub>16</sub> | F0 <sub>16</sub> |
| 37F8 <sub>16</sub> | 0016             | 3FF8 <sub>16</sub> | F0 <sub>16</sub> |
| 37F9 <sub>16</sub> | 0016             | 3FF9 <sub>16</sub> | F0 <sub>16</sub> |
| 37FA <sub>16</sub> | 0016             | 3FFA <sub>16</sub> | F0 <sub>16</sub> |
| 37FB <sub>16</sub> | 0016             | 3FFB <sub>16</sub> | F0 <sub>16</sub> |
| 37FC <sub>16</sub> | 0016             | 3FFC <sub>16</sub> | F0 <sub>16</sub> |
| 37FD <sub>16</sub> | 0016             | 3FFD <sub>16</sub> | F0 <sub>16</sub> |
| 37FE <sub>16</sub> | 0016             | 3FFE <sub>16</sub> | F0 <sub>16</sub> |
| 37FF <sub>16</sub> | 0016             | 3FFF <sub>16</sub> | F0 <sub>16</sub> |

#### (5) Color Registers

The color of a displayed character can be specified by setting the color to one of the four color registers (CO0 to CO3 addresses  $00E6_{16}$  to  $00E9_{16}$ ) and then specifying that color register with the CRT display RAM.

There are four color outputs: R, G, B, and I. By using a combination of these outputs, it is possible to set  $2^4$ -1 (when no output) = 15 colors. However, because only four color registers are available, up to four colors can be displayed at one time.

R, G, B, and I outputs are set by using bits 0 to 3 in the color register. Bit 4 in the color register is used to set a character or blank output; bit 5 is used to specify whether a character output or blank output. Figure 35 shows the structure of the color register.



Fig. 35 Structure of color registers



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (6) 1/2-Character Unit Color Specification Mode

By setting "1" to bit 4 in the CRT control register 1 (address  $00EA_{16}$ ) it is possible to specify colors in units of a 1/2-character size (16 dots high  $\times$  6 dots wide) for characters in block 1 only.

In the 1/2-character unit color specification mode, colors of display characters in block 1 are specified as follows:

- The left half of the character is set to the color of the color or register that is specified by bits 0 and 1 at the color register specifying addresses in the CRT display RAM (addresses 2080<sub>16</sub> to 2097<sub>16</sub>).
- ② The right half of the character is set to the color of the color register that is specified by bits 2 and 3 at the color register specifying address in the CRT display RAM (addresses 2080<sub>16</sub> to 2097<sub>16</sub>).



Fig. 36 Difference between ordinary color specification mode and 1/2-character unit color specification mode



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

### (7) Multi-line Display

The M37204M8-XXXSP can ordinarily display three lines of characters, in three blocks with different vertical positions. In addition, up to 16 lines can be displayed by using CRT interrupts and the display block counter.

The CRT interrupt is a function that generates an interrupt for each block at the point at which the display of any desired number of dots has been completed. In other words, when a scanning line reaches the point of display position (specified with vertical and horizontal position registers) of a certain block, the character display of that block starts, and an interrupt is issued at the point at which the number of dots set by the interrupt position control register is exceeded.

The display block counter counts the number of times the display of a block has been completed, and its contents are incremented by 1 each time the display of one block is completed.

To provide multi-line display, enable CRT interrupts by clearing the interrupt disable flag to "0" and setting the CRT interrupt enable bit (bit 4 of address  $00FE_{16}$ ) to "1". To processing within the CRT interrupt processing routine is as follows:

①Read the value of the display block counter.

- ②The block for which display is terminated (i.e., the cause of CRT interrupt generation) can be determined by the value read in ①.
- ③ Replace the display character data and display position of that block with the character data (contents of CRT display RAM) and vertical display position (contents of vertical position register) to be displayed next.

Figure 37 shows the structure of the display block counter.







Fig. 38 Timing of CRT interrupt and count value of display block counter



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (8) Scanning Line Double Count Mode

One dot in a displayed character is normally shown by one scanning line. In the scanning line double count mode, one dot can be shown by two scanning lines. As a result, the displayed dot is extended two times the normal size in the vertical direction only. (That is to say, the height of a character is extended twofold.)

In addition, because the scanning line count is doubled, the display start position of a character is also extended two-fold in the vertical direction. In other words, whereas the contents set in the vertical position register in the normal mode are 256 steps from  $00_{16}$  to FF<sub>16</sub>, or four scanning lines per step, the number of steps in the scanning line double count mode is 128 from  $00_{16}$  to 7F<sub>16</sub>, or eight scanning lines per step.

If the contents of the vertical position register for a block are set in the address range of  $80_{16}$  to FF<sub>16</sub> in the scanning line double count mode, that block cannot be displayed (not output to the CRT screen).

In the scanning line double count mode can be specified by setting bit 6 in the CRT control register 1 (address  $00EA_{16}$ ) to "1".

Because this function works in units of screen, even when the mode is changed the mode about the scanning line count during display of one screen, the double count mode only becomes valid from the time the next screen is displayed.



Fig. 39 Display in the normal mode and in the scanning line double count mode



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (9) Character Border Function

A one clock (one dot) border can be drawn around each character displayed, in both horizontal and vertical directions.

The border is output from the OUT pin. In this case, bits 4 and 5 in the color register (the OUT pin output contents) are ignored, and the border output is from the OUT pin.

The border can be set in block units by the border selection register (address  $00E5_{16}$ ). The border output takes priority over OUT output of color register, but in case of character background coloring is set, the border output can't output. Table 10 shows the relationship between the values set in the border selection register and the character border function. Figure 41 shows the structure of the border selection register.

| Table 10. | The relationship between the value set in the border selection register and the character border function | on |
|-----------|-----------------------------------------------------------------------------------------------------------|----|
|-----------|-----------------------------------------------------------------------------------------------------------|----|

| Border selection register |                                | Eventure                   | European de set estate |
|---------------------------|--------------------------------|----------------------------|------------------------|
| MDn1                      | MDn0                           | Functions                  | Example of output      |
| х                         | 0                              | Normal                     | R, G, B, I output      |
| ^                         | C 0 Normal                     | OUT output                 |                        |
| 0                         | 0 1                            |                            | R, G, B, I output      |
| 0                         |                                | Border including character | OUT output             |
| 1                         | 1                              | Dender evoluding shorester | R, G, B, I output      |
| 1                         | 1 1 Border excluding character |                            | OUT output             |



Fig. 40 Example of border



Fig. 41 Structure of border selection register



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (10) CRT Output Pin Control

CRT output pins R, G, B, I, and OUT are respectively shared with port  $P5_2$ ,  $P5_3$ ,  $P5_4$ ,  $P5_5$ , and  $P5_6$ . When the corresponding bits in the port P5 direction register are cleared to "0", the pins are set for CRT output; when the bits are set to "1", the pins function as port P5 (general- purpose output pins).

The polarities of CRT outputs (R, G, B, I, and OUT, as well as  $\rm H_{SYNC}$  and  $\rm V_{SYNC}$ ) can be specified by using the CRT port control register (address 00EC<sub>16</sub>).

Use bits 0 to 4 in the CRT port control register to set the output polarities of  $H_{SYNC}$ ,  $V_{SYNC}$ , R/G/B, I, and OUT. When these bits are cleared to "0", a positive polarity is selected;

when the bits are set to "1", a negative polarity is selected. Bits 5 to 7 in the CRT port control register, bit 0 in the CRT control register 2 (address  $0208_{16}$ ) and bit 7 in the character size register (address  $00E4_{16}$ ) are used to specify pin by pin whether normal video signals or R-MUTE, G-MUTE, B-MUTE, I-MUTE, OUT-MUTE and signals are output from each pin (R, G, B, I, OUT). When set for R-MUTE, G-MUTE, and B-MUTE outputs, the whole background colors of the screen become red, green, and blue. When set for I-MUTE and OUT-MUTE output, the whole background of the screen become I and OUT signal.

Figure 42 shows the structure of the CRT port control register.



Fig. 42 Structure of CRT port control register



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

The CRT can be operated by clocks from three different sources that can be selected with bits 0 and 1 of the CRT clock selection register (address  $0209_{16}$ ).

|       | election register<br>ss 0209 <sub>16</sub> ) | CRT control register (address 00EA <sub>16</sub> ) | CRT clock source                                                                                                                                                                                                                                                                                                                  |
|-------|----------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 1 | Bit 0                                        | Bit 6                                              |                                                                                                                                                                                                                                                                                                                                   |
| 0     | 0                                            | 0 or 1<br>(Either one OK)                          | Connects the RC/LC pin to the OSC1 and OSC2 pins, and supplies<br>the clock produced by an RC/LC oscillation circuit to the CRT                                                                                                                                                                                                   |
| 0     | 1                                            | 0                                                  | Supplies the internal clock from $OSC_{\rm IN}$ and $OSC_{OUT}$ (ceramic resonator) to the CRT<br>The oscillation frequency is limited, so the lateral size of display characters is also limited. In this case, the OSC1 and OSC2 pins can be used for AD input or port input                                                    |
| 1     | 0                                            |                                                    | Do not use this setting                                                                                                                                                                                                                                                                                                           |
| 1     | 1                                            | 1                                                  | If a CRT-dedicated ceramic resonator and a feedback resistor are connected to the OSC1 and OSC2 pins, the clock generated by the resultant oscillation is supplied to the CRT (another ceramic resonator in addition to the one connected to the OSC <sub>IN</sub> and OSC <sub>OUT</sub> pins of the microcomputer is necessary) |

Fig. 43 CRT clock source and the vaules of CRT clock selection register and CRT control register



Fig. 44 Port control register



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

### (11) Character background coloring

The backgroung part of a character (its  $12 \times 16$  dot area) can be colored as specified by bits 4 and 5 of the color registers (addresses  $00E6_{16}$  to  $00E9_{16}$ ) and bits 2, 3, and 4 of the CRT control register 2 (address  $0208_{16}$ ).

Set "1" in bits 4 and 5 of the color register of the character whose background is to be colored, and specify the background color with bits 2, 3, and 4 of the CRT control register 2. This means that the color of the character is paired with the background color of that character, so that up to four color pairs can be used in each screen (eight background colors are possible).

The structure of the CRT control register 2 is shown in Figure 45.

# Table 11. Coloring of character background by RGB output signals

| CF        | RGB output                  |   |         |
|-----------|-----------------------------|---|---------|
| Bit 4 (B) | Bit 4 (B) Bit 3 (G) Bit 2 ( |   | Color   |
| 0         | 0                           | 0 | Black   |
| 0         | 0                           | 1 | Red     |
| 0         | 1                           | 0 | Green   |
| 0         | 1                           | 1 | Yellow  |
| 1         | 0                           | 0 | Blue    |
| 1         | 0                           | 1 | Magenta |
| 1         | 1                           | 0 | Cyan    |
| 1         | 1                           | 1 | White   |



Fig. 45 Structure of CRT control register 2



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER



Fig. 46 Display example



# M37204M8-XXXSP

### (12) Scroll Function

### Scroll mode

The M37204M8-XXXSP allows the display area to be gradually expanded or shrunk in the vertically direction in units of 1H (H:  $H_{SYNC}$  signal). There are three modes for this scroll method. Each mode has DOWN and UP modes, providing a total of six modes.

Table 13 shows the contents of each scroll mode.

② Scroll speed

The scroll speed is determined by the vertical synchronization  $(V_{\text{SYNC}})$  signal. For the NTSC interlace method, assuming that

V=16.7ms 262.5 H<sub>SYNC</sub> signals per screen

we obtain the scroll speed as shown in Table 14.

Scroll resolution varies with each scroll mode. In mode 1 and mode 2, one of three resolutions (1H, 2H, 4H) can be selected. In mode 3, scroll is done in units of 4H alone.



Fig. 47 Structure of scroll mode register



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

|      | Mode                                      |                                         | Scroll operation                                                 |       | Scroll mode register |       |  |
|------|-------------------------------------------|-----------------------------------------|------------------------------------------------------------------|-------|----------------------|-------|--|
| Mode |                                           |                                         | Scron operation                                                  | Bit 2 | Bit 1                | Bit 0 |  |
| 1    | DOWN                                      | Appear from<br>upper side               | A B C D E F<br>G H I J K L                                       | 0     | 0                    | 1     |  |
| 1    | UP                                        | Erase from<br>lower side                | MNOPQR<br>STUVWX                                                 | 1     | 0                    | 1     |  |
| 2    | DOWN                                      | Erase from<br>upper side                | ABCDEF     Own Up       GHIJKL     OFF       MNOPQR       STUVWX | 0     | 1                    | 0     |  |
| 2    | UP                                        | Appear from<br>lower side               |                                                                  | 1     | 1                    | 0     |  |
| 3    | DOWN                                      | Erase from both<br>upper and lower side | ABCDEF<br>GHIJKL ↓                                               | 0     | 1                    | 1     |  |
| 5    | UP Appear to both<br>upper and lower side |                                         | 1                                                                | 1     | 1                    |       |  |

| Table 12. | Scroll operation in each mode and the values of scroll mode register |
|-----------|----------------------------------------------------------------------|
|-----------|----------------------------------------------------------------------|

#### Table 13. Scroll speed

| Scroll resolution | Scroll speed (in all picture)                           |
|-------------------|---------------------------------------------------------|
| 1 H unit          | 16.7 (ms) ×262.5÷1≒4(s)                                 |
| 2 H unit          | 16.7 (ms) $\times 262.5 \div 2 \rightleftharpoons 2(s)$ |
| 4 H unit          | 16.7 (ms) ×262.5÷4≒1(s)                                 |

#### Table 14. Scroll mode and scroll resolution

| Mode             | Scroll<br>resolution | Scroll speed   |
|------------------|----------------------|----------------|
| Mode 1           | 1 H Unit             | about 4 second |
| Mode 1<br>Mode 2 | 2 H Unit             | about 2 second |
| i Mode∠          | 4 H Unit             | about 1 second |
| Mode 3           | 4 H Unit             | about 1 second |



١

# INTERRUPT INTERVAL DETERMINATION FUNCTION

The M37204M8-XXXSP incorporates an interrupt interval determination circuit. This interrupt interval determination circuit has an 8-bit binary counter as shown in Figure 48. Using this counter, it determines a duration of time from the rising transition (falling transition) of an input signal pulse on the INT1 or INT2 to the rising transition (falling transition) of the signal pulse that is input next.

The following describes how the interrupt interval is determined.

- 1. The interrupt input to be determined (INT1 input or INT2 input) is selected by using bit 2 in the interrupt interval determination control register (address  $00D8_{16}$ ). When this bit is cleared to "0", the INT1 input is selected; when the bit is set to "1", the INT2 input is selected.
- 2. When the INT1 input is to be determined, the polarity is selected by using bit 3 in the interrupt interval determination control register; when the INT2 input is to be determined, the polarity is selected by using bit 4 in the interrupt interval determination control register. When the relevant bit is cleared to "0", determination is made of the interval of a positive polarity (rising

transition); when the bit is set to "1", determination is made of the interval of a negative polarity (falling transition).

- 3. The reference clock is selected by using bit 1 in the interrupt interval determination control register. When the bit is cleared to "0", a  $64\mu$ s clock is selected; when the bit is set to "1", a  $32\mu$ s clock is selected (based on an oscillation frequency of 4MHz in either case).
- 4. Simultaneously when the input pulse of the specified polarity (rising or falling transition) occurs on the INT1 pin (or INT2 pin), the 8-bit binary counter starts counting up with the selected reference clock ( $64\mu$ s or 32  $\mu$ s).
- 5. Simultaneously with the next input pulse, the value of the 8-bit binary counter is loaded into the determination register (address  $00D7_{16}$ ) and the counter is immediately reset ( $00_{16}$ ). The reference clock is input in succession even after the counter is reset, and the counter restarts counting up from " $00_{16}$ "
- When count value "FE<sub>16</sub>" is reached, the 8-bit binary counter stops counting. Then, simultaneously when the reference clock is input next, the counter sets value "FF<sub>16</sub>" to the determination register.



Fig. 48 Block diagram of interrupt interval determination circuit



# MITSUBISHI MICROCOMPUTERS

# M37204M8-XXXSP

### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER



Fig. 49 Structure of interrupt space distinguish control register

#### RUNAWAY DETECTION FUNCTION

The M37204M8-XXXSP has a decode function for undefined instructions, to detect runaway.

If an opecode that is not defined in the instruction codes is input to the CPU, this function generates an undefined instruction decode signal from the CPU, the generation of this signal activates an internal reset, and the program restarts from the reset vector.

If the microcomputer is in single-chip mode and bit 4 of the CPU mode register is "0"  $(CM_0 = CM_1 = CM_4 = 0)$ , the  $\phi$  output pin is switched to reset output to post the generation of the reset to the outside as well.

Note that this function cannot be disabled.



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

### **RESET CIRCUIT**

The M37204M8-XXXSP is reset according to the sequence shown in Figure 50. It starts the program from the address formed by using the content of address FFFF<sub>16</sub> as the high order address and the content of the address FFFE<sub>16</sub> as the low order address, when the RESET pin is held at "L" level for no less than  $2\mu$ s while the power voltage is  $5V \pm 10\%$ 

and the crystal oscillator oscillation is stable and then returned to "H" level. The internal initializations following reset are shown in Figure 51.

An example of the reset circuit is shown in Figure 52. The reset input voltage must be kept below 0.6V until the supply voltage surpasses 4.5V.



Fig. 50 Timing diagram at reset



#### MITSUBISHI MICROCOMPUTERS

# M37204M8-XXXSP

### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER







Fig. 51 Internal state of microcomputer at reset



### I/O PORTS

#### (1) Port P0

Port P0 is an 8-bit I/O port with CMOS output.

As shown in the memory map (Figure 3), port P0 can be accessed at zero page memory address 00C0<sub>16</sub>.

Port P0 has a direction register (address  $00C1_{16}$ ) which can be used to program each individual bit as input ("0") or as output ("1"). If the pins are programmed as output, the output data is latched to the port register and then output. When data is read, from the output port the output pin level is not read, only the latched data in the port register is read. This allows a previously output value to be read correctly even though the output voltage level is shifted up or down. Pins set as input are in the floating state and the signal levels can thus be read. When data is written into the input port, the data is latched only to the port latch and the pin still remains in the floating state.

Depending on the contents of the processor mode bits (bit 0 and bit 1 at address  $00FB_{16}$ ), three different modes can be selected; single-chip mode, memory expansion mode and microprocessor mode.

In these modes it functions as address  $(A_7-A_0)$  output port (excluding single-chip mode). For more details, see the processor mode information.

(2) Port P1

In single-chip mode, port P1 has the same function as port P0. In other modes, it functions as address  $(A_{15}-A_8)$  output port.

Refer to the section on processor modes for details.

(3) Port P2

In single-chip mode, port P2 has the same function as port P0. In other modes, it functions as data  $(D_0-D_7)$  input/output port. Refer to the section on processor modes for details.

(4) Port P3

Port P3 is a 7-bit I/O port with function similar to port P0, but the output structure of P3<sub>0</sub>, P3<sub>1</sub> is CMOS output and P3<sub>2</sub>-P3<sub>6</sub> is N-channel open drain.

 $P3_2$ ,  $P3_3$  are in common with the external clock input pins of timer 2 and 3.

 $P3_4$ ,  $P3_6$  are in common with the external interrupt input pins INT1, INT2 and  $P3_2$ ,  $P3_5$ ,  $P3_6$  with the analog input pins of A-D converter A-D6, A-D1, A-D2.

In the microprocessor mode or the memory expansion mode,  $P3_0$ ,  $P3_1$  works as  $R/\overline{W}$  signal output pin and SYNC signal output pin respectively.

(5) Port P4

Port P4 is an 8-bit I/O port with function similar to port P0, but the output structure is N-channel open drain output.

All pins have program selectable dual functions. When a serial I/O1 function is selected,  $P4_0 - P4_3$  work as input/output pins of serial I/O1. When a serial I/O2 function is selected,  $P4_4 - P4_7$  work as input/output pins of serial I/O2.

In the special serial I/O mode, P4<sub>4</sub>, P4<sub>5</sub> work as SDA, SCL pins. P4<sub>6</sub>, P4<sub>7</sub> are in common with PWM9 and 8 output pins.

(6) OSC1, OSC2 pins

Clock input/output pins for CRT display function.

OSC1, OSC2 are in common with the analog input pins of A-D converter A-D4, A-D5.

OSC1, OSC2 are in common with the input  $\mathsf{P7}_{0}, \mathsf{P7}_{1}.$ 

(7) H<sub>SYNC</sub>, V<sub>SYNC</sub> pins

 $H_{\mbox{sync}}$  is a horizontal synchronizing signal input pin for CRT display

 $V_{\mbox{sync}}$  is a vertical synchronizing signal input pin for CRT display.

(8) R, G, B, I, OUT pins

This is a 5-bit output pin for CRT display and in common with  $P5_2-P5_6$ .

(9) Port P6

Port P6 is an 8-bit I/O port with function similar to port P0, but the output structure is N-channel open drain output.

This port is in common with 8-bit PWM output pin PWM0-PWM7.

- (10) D-A pin
  - This is a 14-bit PWM output pin.

(11) *φ* pin

The internal system clock (1/2 the frequency of the oscillator connected between the  $X_{IN}$  and  $X_{OUT}$  pins) is output from this pin. If an STP or WIT instruction is executed, output stops after going "H".



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER





### PROCESSOR MODE

By changing the contents of the processor mode bits (bit 0 and 1 at address  $00FB_{16}$ ), three different operation modes can be selected; single-chip mode, memory expansion mode, and microprocessor mode.

In the memory expansion mode and the microprocessor mode, ports PO-P3 can be used as address, and data input/output pins.

Figure 55 shows the functions of ports P0-P3.

The memory map for the single-chip mode is shown in Figure 2 and for other modes, in Figure 54.

By connecting  $CNV_{SS}$  to  $V_{SS}$ , all three modes can be selected through software by changing the processor mode bits. Connecting  $CNV_{SS}$  to  $V_{CC}$  automatically forces the M37204M8-XXXSP into memory expansion mode.

The three different modes are explained as follows:





- Single-chip mode (00) The microcomputer will automatically be in the singlechip mode when started from reset, if CNV<sub>SS</sub> is connected to V<sub>SS</sub>. Ports P0-P3 will work as I/O ports.
- (2) Memory expansion mode (01)

The microcomputer will be placed in the memory expansion mode after connecting  $\text{CNV}_{\text{SS}}$  to  $\text{V}_{\text{CC}}$  and initiating a reset or connecting  $\text{CNV}_{\text{SS}}$  to  $\text{V}_{\text{SS}}$  and the processor mode bits are set to "01". This mode is used to add external memory when the internal memory is not sufficient.

In this mode, port P0 and port P1 are as a system address bus and its I/O port function is lost.

Port P2 becomes the data bus of  $D_7 - D_0$  (including instruction code) and loses its I/O port function. Port P3<sub>0</sub> and P3<sub>1</sub> works as  $R/\overline{W}$  and  $\phi$ .

(3) Microprocessor mode [10]

When  $\text{CNV}_{\text{SS}}$  is connected to  $\text{V}_{\text{SS}}$  and the processor mode bits are set to "10", the microcomputer will automatically default to microprocessor mode. In this mode, the internal ROM is inhibited so the external memory is required. Other functions are same as the memory expansion mode. The relationship between the input level of  $\text{CNV}_{\text{SS}}$  and the processor mode is shown in Table 14.

Note : Use the M37204M8-XXXSP in the microprocessor mode or the memory expansion mode only at program development.

The standards is assured only in the single-chip mode.



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER





#### Table 15. Relationship between CNV<sub>ss</sub> pin input level and processor mode

| CNVSS           | Mode                                          | Explanation                                                                         |  |  |  |
|-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|
|                 |                                               | single-chip mode is set by the reset All modes can be selected by changing the pro- |  |  |  |
| V <sub>ss</sub> | Memory expansion mode     Microprocessor mode | cessor mode bit with the program                                                    |  |  |  |
| V <sub>cc</sub> | Memory expansion mode                         | The memory expansion mode is set by the reset                                       |  |  |  |



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **CLOCK GENERATING CIRCUIT**

The built-in clock generating circuits are shown in Figure 58.

When an STP instruction is executed, the internal clock  $\phi$  stops oscillating at "H" level. At the same time, timer 3 and timer 4 are connected automatically and FF<sub>16</sub> is set in the timer 3, 07<sub>16</sub> is set in the timer 4, and timer 3 count source is forced to  $f(X_{\rm IN})$  divided by 16. This connection is cleared when an external interrupt is accepted or the reset is in, as discussed in the timer section.

The oscillator is restarted when an interrupt is accepted. However, the clock  $\phi$  keeps its "H" level until timer 4 overflows.

This is because the oscillator needs a set-up period if a ceramic or a quartz crystal oscillator is used.

When the WIT instruction is executed, the clock  $\phi$  stops in the "H" level but the oscillator continues running. This wait state is cleared when an interrupt is accepted. Since the oscillation does not stop, the next instructions are executed at once.

To return from the stop or the wait status, the interrupt enable bit must be set to "1" before executing STP or WIT instruction.

The circuit example using a ceramic oscillator (or a quartz crystal oscillator) is shown in Figure 56.

The constant capacitance will differ depending on which oscillator is used, and should be set to the manufactures suggested value.

The example of external clock usage is shown in Figure 57  $X_{\rm IN}$  is the input, and  $X_{\rm OUT}$  is open.











Fig. 58 Block diagram of clock generating circuit



### DISPLAY OSCILLATION CIRCUIT

The CRT display clock oscillation circuit has built-in RC oscillation circuits, so that a clock can be obtained simply by connecting an RC circuit between the OSC1 and OSC2 pins.

An internal clock can also be used as the CRT display clock, in which case the OSC1 and OSC2 pins can be used as  $P7_0$ ,  $P7_1$ , AD4, and AD5 input pins.



Fig. 59 Display oscillation circuit

### AUTO CLAER CIRCUIT

When power is supplied, the auto-clear function can be performed by connecting the following circuit to reset pin.



Fig. 60 Auto clear circuit example

#### **PROGRAMMING NOTES**

- (1) The frequency ratio of the timer is 1/(n+1).
- (2) Even though the BBC and BBS instructions are executed after the interrupt request bits are modified (by the program), those instruction are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as an NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions.
- (3) After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as an NOP) is needed before the SEC, CLC, or CLD instructions are executed.
- (4) An NOP instruction must be used after the execution of a PLP instruction.
- (5) In order to avoid noise and latch-up, connect a bypass capacitor ( $\approx 0.1 \mu F$ ) directly between the V<sub>CC</sub> pin and V<sub>SS</sub> pin using a heavy wire.

### DATA REQUIRED FOR MASK ORDERING

Please send the following data for mask orders

- (1) mask ROM order confirmation form
- (2) mark specification form
- (3) ROM data ..... EPROM 3 sets



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                                                                                                                                                                  | Conditions                            | Ratings                        | Unit |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------|------|
| V <sub>cc</sub>  | Supply voltage                                                                                                                                                                             |                                       | -0.3 to 6                      | v    |
| V,               | Input voltage CNV <sub>SS</sub>                                                                                                                                                            |                                       | -0.3 to 6                      | V    |
|                  | Input voltage P00-P07, P10-P17, P20-P27, P30-P36,                                                                                                                                          | With respect to V <sub>SS</sub>       |                                |      |
| Vi               | P4 <sub>0</sub> —P4 <sub>7</sub> , P6 <sub>0</sub> —P6 <sub>7</sub> , P7 <sub>0</sub> -P7 <sub>7</sub> ,A-D1—A-D8<br>H <sub>SYNC</sub> , V <sub>SYNC</sub> , RESET, X <sub>IN</sub> , OSC1 | Output transistors are at "off" state | -0.3 to V <sub>cc</sub> +0.3   | V    |
|                  | Output voltage P00-P07, P10-P17, P20-P27,                                                                                                                                                  |                                       |                                |      |
| Vo               | P30-P36, P40-P45, R, G, B, I, OUT,                                                                                                                                                         |                                       | -0.3 to V <sub>cc</sub> $+0.3$ | v    |
|                  | D-A, X <sub>OUT</sub> , OSC2                                                                                                                                                               |                                       |                                |      |
| Vo               | Output voltage P46, P47, P60-P67                                                                                                                                                           | ,                                     | -0.3 to 13                     | v    |
|                  | Circuit current R, G, B, I, OUT, P00-P07,                                                                                                                                                  |                                       |                                |      |
| I <sub>он</sub>  | P10-P17, P20-P23,                                                                                                                                                                          |                                       | 0 to 1(Note 1)                 | mA   |
|                  | P3 <sub>0</sub> , P3 <sub>1</sub> , D-A                                                                                                                                                    |                                       |                                |      |
|                  | Circuit current R, G, B, I, OUT, P00-P07,                                                                                                                                                  |                                       |                                |      |
| IOL1             | P10-P17, P20-P23,                                                                                                                                                                          |                                       | 0 to 2(Note 2)                 | mA   |
|                  | P30-P36, P40-P43, D-A                                                                                                                                                                      |                                       |                                |      |
| I <sub>OL2</sub> | Circuit current P60-P67, P46, P47                                                                                                                                                          |                                       | 0 to 1(Note 2)                 | mA   |
| I <sub>OL3</sub> | Circuit current P24-P27                                                                                                                                                                    |                                       | 0 to 10(Note 3)                | mA   |
| I <sub>OL4</sub> | Circuit current P4 <sub>4</sub> , P4 <sub>5</sub>                                                                                                                                          |                                       | 0 to 3(Note 3)                 | mA   |
| Pd               | Power dissipation                                                                                                                                                                          | T <sub>a</sub> =25°C                  | 550                            | mW   |
| Topr             | Operating temperature                                                                                                                                                                      |                                       | -10 to 70                      | °C   |
| Tstg             | Storage temperature                                                                                                                                                                        |                                       | -40 to 125                     | °C   |

Note 1 : The total current that flows out of the IC should be 20mA (max )

2 : The total of  $I_{OL1},\,I_{OL2}$  and  $I_{OL4}$  should be 30mA (max )

3 : The total of I<sub>OL</sub> of port P2<sub>4</sub>-P2<sub>7</sub> should be 20mA (max )

### **RECOMMENDED OPERATING CONDITIONS** (V<sub>cc</sub>=5V±10%, T<sub>a</sub>=-10 to 70°C unless otherwise noted)

|                  | Parameter Supply voltage(Note 4) During the CPU and CRT operation                                                                                                                                                                                                                                                                                                                         |                     | Limits |                     |      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|---------------------|------|
| Symbol           |                                                                                                                                                                                                                                                                                                                                                                                           |                     | Тур.   | Max                 | Unit |
| V <sub>cc</sub>  |                                                                                                                                                                                                                                                                                                                                                                                           |                     | 5.0    | 5.5                 | V    |
| Vss              | Supply voltage                                                                                                                                                                                                                                                                                                                                                                            | 0                   | 0      | 0                   | v    |
| VIH              | "H" input voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> ,<br>P3 <sub>0</sub> -P3 <sub>6</sub> , P4 <sub>0</sub> -P4 <sub>3</sub> , P4 <sub>6</sub> ,P4 <sub>7</sub> ,<br>P6 <sub>0</sub> -P6 <sub>7</sub> , P7 <sub>0</sub> , P7 <sub>1</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> ,<br>RESET, X <sub>IN</sub> , OSC1 | 0. 8V <sub>CC</sub> |        | V <sub>cc</sub>     | v    |
| VIH              | "H" input voltage P44, P45                                                                                                                                                                                                                                                                                                                                                                | 0.7V <sub>CC</sub>  |        | Vcc                 | V    |
| VIL              | "L" input voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>5</sub> , P4 <sub>0</sub> , P4 <sub>3</sub> -P4 <sub>5</sub> , P4 <sub>7</sub> , P7 <sub>0</sub> , P7 <sub>1</sub>                                                                                              |                     |        | 0.4V <sub>cc</sub>  | v    |
| VIL              | "L" input voltage P3 <sub>2</sub> -P3 <sub>4</sub> , P3 <sub>6</sub> , P4 <sub>1</sub> , P4 <sub>2</sub> , P4 <sub>4</sub> -P4 <sub>6</sub> ,<br>H <sub>SYNC</sub> , V <sub>SYNC</sub> , RESET, X <sub>IN</sub> , OSC1                                                                                                                                                                    |                     |        | 0. 2V <sub>cc</sub> | v    |
| I <sub>он</sub>  | "H" average output current (Note 1) R,G,B,I,OUT,P00-P07,<br>P10-P17, P20-P27, P30, P31,D-A                                                                                                                                                                                                                                                                                                |                     |        | 1                   | mA   |
| I <sub>OL1</sub> | "L" average output current (Note 2) R,G,B,I,OUT,P0 <sub>0</sub> -P0 <sub>7</sub> ,<br>P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>3</sub> , P3 <sub>0</sub> -P3 <sub>6</sub> , P4 <sub>0</sub> -P4 <sub>3</sub> ,<br>D-A                                                                                                                                                  |                     |        | 2                   | mA   |
| I <sub>OL2</sub> | "L" average output current (Note 2) P60-P67, P46, P47                                                                                                                                                                                                                                                                                                                                     |                     |        | 1                   | mA   |
| I <sub>OL3</sub> | "L" average output current (Note 3) P24-P27                                                                                                                                                                                                                                                                                                                                               |                     |        | 10                  | mA   |
| IOL4             | "L" average output current (Note 2) P44, P45                                                                                                                                                                                                                                                                                                                                              |                     |        | 3                   | mA   |
| f <sub>CPU</sub> | Oscillating frequency (for CPU operation)(Note 5)                                                                                                                                                                                                                                                                                                                                         | 3.6                 | 4.0    | 6.0                 | MH   |
| f <sub>CRT</sub> | Oscillating frequency (for CRT display)                                                                                                                                                                                                                                                                                                                                                   | 6.0                 | 7.0    | 8.0                 | мн   |
| fhs              | Input frequency P32-P34, P36, P45                                                                                                                                                                                                                                                                                                                                                         |                     |        | 100                 | kHz  |
| fhs              | Input frequency P41                                                                                                                                                                                                                                                                                                                                                                       |                     |        | 1                   | МН   |

Note 1: The total current that flows out of the IC should be 20mA (max )

2 : The total of  $I_{OL1},\,I_{OL2}$  and  $I_{OL4}$  should be 30mA (max.)

3 The total of  $I_{OL}$  for  $P_2 = P_2$ , should be 20mA (max) 4 : Apply 0.022 $\mu$ F or greater capacitance externally between the V<sub>CC</sub>-V<sub>SS</sub> power supply pins so as to reduce power source noise

Also apply 0. 068µF or greater capacitance externally between the V<sub>CC</sub>-CNV<sub>SS</sub> pins

5 : Use the crystal oscillator or ceramic resonator for CPU oscillation circuit



### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| Symbol           | Parameter                                                                                                                                                                                                                    | Test conditions                                     |     | Limits |     | Unit     |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|--------|-----|----------|
| Symbol           |                                                                                                                                                                                                                              |                                                     | Min | Тур    | Max |          |
|                  | Supply current                                                                                                                                                                                                               | $V_{CC}$ =5.5V, f(X <sub>IN</sub> )=4MHz<br>CRT OFF |     | 10     | 20  |          |
| I <sub>cc</sub>  |                                                                                                                                                                                                                              | $V_{CC}$ =5.5V, f(X <sub>IN</sub> )=4MHz<br>CRT ON  |     | 20     | 50  | mA       |
|                  |                                                                                                                                                                                                                              | At stop mode                                        |     |        | 300 | μA       |
| V <sub>OH</sub>  | "H" output voltage P00-P07, P10-P17, P20-P27,<br>P30, P31, R, G, B, I, OUT, D-A                                                                                                                                              | $V_{\rm CC} = 4.5V$<br>$I_{\rm OH} = -0.5mA$        | 2.4 |        |     | v        |
| Vol              | "L" output voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>3</sub> ,<br>P3 <sub>0</sub> -P3 <sub>6</sub> , P4 <sub>0</sub> -P4 <sub>3</sub> ,<br>R, G, B, I, OUT, D-A | $V_{\rm cc}$ =4.5V<br>$I_{\rm oL}$ =0.5mA           |     |        | 0.4 | 4 V<br>0 |
|                  | "L" output voltage P60-P67, P46, P47                                                                                                                                                                                         | $V_{CC}$ =4.5V<br>$I_{OL}$ =0.5mA                   |     |        | 0.4 |          |
|                  | "L" output voltage P2 <sub>4</sub> -P2 <sub>7</sub>                                                                                                                                                                          | $V_{CC}$ =4.5V<br>$I_{OL}$ =10.0mA                  |     |        | 3.0 |          |
|                  | "L" output voltage P4 <sub>4</sub> , P4 <sub>5</sub>                                                                                                                                                                         | $V_{CC}=4.5V$<br>$I_{OL}=3.0mA$                     |     |        | 0.4 |          |
|                  | Hysteresis RESET                                                                                                                                                                                                             | V <sub>cc</sub> =5.0V                               |     | 0.5    | 0.7 |          |
| $V_{T+}-V_{T-}$  | Hysteresis (Note 1) H <sub>SYNC</sub> , V <sub>SYNC</sub> , P3 <sub>2</sub> -P3 <sub>4</sub> ,<br>P3 <sub>6</sub> , P4 <sub>0</sub> -P4 <sub>2</sub> , P4 <sub>4</sub> -P4 <sub>6</sub>                                      | V <sub>cc</sub> =5.0V                               |     | 0.5    | 1.3 | V        |
| I <sub>оzн</sub> | "H" input leak current RESET, P00-P07, P10-P17,<br>P20-P27, P30-P36, P40-P45,<br>AD1-AD8                                                                                                                                     | $V_{cc} = 5.5V$<br>$V_{o} = 5.5V$                   |     |        | 5   | μA       |
|                  | "H" input leak current<br>P60-P67, P46, P47                                                                                                                                                                                  | $V_{cc}=5.5V$<br>$V_{o}=12V$                        |     |        | 10  |          |
| l <sub>ozl</sub> | "L" input leak current RESET, P00-P07,<br>P10-P17, P20-P27, P30-P36,<br>P40-P47, P60-P67, AD1-AD8                                                                                                                            | $V_{cc}=5.5V$<br>$V_{o}=0V$                         |     |        | 5   | μA       |

### $\label{eq:characteristics} \begin{array}{c} \text{ELECTRIC} & \text{CHARACTERISTICS} \text{ } (v_{cc} = 5v \pm 10\%, \, v_{ss} = 0v, \, \tau_a = -10 \text{ to } 70^\circ \text{C}, \, f(x_{\text{IN}}) = 4 \text{MHz} \text{ unless other wise noted}) \end{array}$

Note 1. P3<sub>2</sub>-P3<sub>4</sub>, P3<sub>6</sub> have the hysteresis when these pins are used as interrupt input pins or timer input pins P4<sub>0</sub>-P4<sub>2</sub>, P4<sub>4</sub>-P4<sub>6</sub> have the hysteresis when these pins are used as serial I/O ports.

