

# M34E02

# 2 Kbit Serial I<sup>2</sup>C Bus EEPROM Serial Presence Detect for DDR2 DIMMs

#### **FEATURES SUMMARY**

- Software Data Protection for lower 128 bytes
- Two Wire I<sup>2</sup>C Serial Interface
- 100kHz Transfer Rates
- 1.7 to 3.6V Single Supply Voltage:
- BYTE and PAGE WRITE (up to 16 bytes)
- RANDOM and SEQUENTIAL READ Modes
- Self-Timed Programming Cycle
- Automatic Address Incrementing
- Enhanced ESD/Latch-Up Protection
- More than 1 Million Erase/Write Cycles
- More than 40 Year Data Retention



November 2004 1/23

## **TABLE OF CONTENTS**

| FEATURES SUMMARY1                                                                                             |
|---------------------------------------------------------------------------------------------------------------|
| Figure 1. Packages1                                                                                           |
| SUMMARY DESCRIPTION4                                                                                          |
| Figure 2. Logic Diagram                                                                                       |
| Figure 3. TSSOP and MLP Connections (Top View)                                                                |
| Table 1. Signal Names                                                                                         |
| Power On Reset: V <sub>CC</sub> Lock-Out Write Protect                                                        |
| SIGNAL DESCRIPTION                                                                                            |
| Serial Clock (SCL)                                                                                            |
| Serial Data (SDA)5                                                                                            |
| Chip Enable (E0, E1, E2)                                                                                      |
| Write Control (WC)                                                                                            |
| Figure 4. Maximum R <sub>L</sub> Value versus Bus Capacitance (C <sub>BUS</sub> ) for an I <sup>2</sup> C Bus |
| Figure 5. I <sup>2</sup> C Bus Protocol                                                                       |
| Table 2. Device Select Code                                                                                   |
| DEVICE OPERATION                                                                                              |
| Start Condition                                                                                               |
|                                                                                                               |
| Stop Condition                                                                                                |
| Acknowledge Bit (ACK)                                                                                         |
| Data Input7                                                                                                   |
| Memory Addressing                                                                                             |
| Table 3. Operating Modes                                                                                      |
| Figure 6. Result of Setting the Write Protection                                                              |
| Setting the Write-Protection                                                                                  |
| SWP and CWP 8                                                                                                 |
| PSWP 8                                                                                                        |
| Figure 7. Setting the Write Protection (WC = 0)                                                               |
| Figure 8. Write Mode Sequences in a Non Write-Protected Area9                                                 |
| Write Operations                                                                                              |
| Byte Write9                                                                                                   |
| Page Write9                                                                                                   |
| Figure 9. Write Cycle Polling Flowchart using ACK                                                             |
| Minimizing System Delays by Polling On ACK10                                                                  |
| Figure 10.Read Mode Sequences11                                                                               |
| Read Operations                                                                                               |
| Random Address Read11                                                                                         |
| Current Address Read11                                                                                        |
| Sequential Read12                                                                                             |
| Acknowledge in Read Mode                                                                                      |
| INITIAL DELIVERY STATE12                                                                                      |
|                                                                                                               |
| 2/23                                                                                                          |

## M34E02

| USE | WITHIN A DDR2 DIMM                                                                      | 12 |
|-----|-----------------------------------------------------------------------------------------|----|
|     | Fable 4. DRAM DIMM Connections                                                          | 12 |
|     | Programming the M34E02                                                                  | 12 |
|     | DDR2 DIMM Isolated                                                                      | 12 |
|     | DDR2 DIMM Inserted in the Application Mother Board                                      | 12 |
|     | Table 5. Acknowledge when Writing Data or Defining the Write-protection                 |    |
|     | (Instructions with R/W bit=0)                                                           | 13 |
|     | Γable 6. Acknowledge when Reading the Write Protection (Instructions with R/W bit=1)    | 13 |
|     | Figure 11.Serial Presence Detect Block Diagram                                          | 14 |
| MAX | IMUM RATING                                                                             | 15 |
|     | Fable 7. Absolute Maximum Ratings                                                       | 15 |
|     | able 7. Abbolate Maximum Natings                                                        | 10 |
| DC  | AND AC PARAMETERS                                                                       | 16 |
|     | Fable 8. Operating Conditions                                                           | 16 |
|     | Fable 9. AC Measurement Conditions                                                      |    |
|     | Figure 12.AC Measurement I/O Waveform                                                   | 16 |
| •   | Fable 10. Input Parameters                                                              | 16 |
| •   | Fable 11. DC Characteristics                                                            | 17 |
| •   | Fable 12. AC Characteristics                                                            | 17 |
|     | Figure 13.AC Waveforms                                                                  | 18 |
| PAC | KAGE MECHANICAL                                                                         | 19 |
|     | Figure 14.UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead 2x3mm², |    |
|     | Package Outline                                                                         | 19 |
| •   | Table 13. UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead 2x3mm², |    |
|     | Package Mechanical Data                                                                 | 19 |
|     | Figure 15.TSSOP8 – 8 lead Thin Shrink Small Outline, Package Outline                    |    |
|     | Table 14. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Mechanical Data            | 20 |
| PAR | T NUMBERING                                                                             | 21 |
|     | Table 15. Ordering Information Scheme                                                   | 21 |
| REV | ISION HISTORY                                                                           | 22 |
|     |                                                                                         |    |
|     | Гable 16. Revision History                                                              | 22 |



### SUMMARY DESCRIPTION

The M34E02 is a 2 Kbit serial EEPROM memory able to lock permanently the data in its first half (from location 00h to 7Fh). This facility has been designed specifically for use in DRAM DIMMs (dual interline memory modules) with Serial Presence Detect. All the information concerning the DRAM module configuration (such as its access speed, its size, its organization) can be kept write protected in the first half of the memory.

This bottom half of the memory area can be write-protected using two different software write protection mechanisms. By sending the device a specific sequence, the first 128 bytes of the memory become write protected: permanently or resetable. In addition, the device allows the entire memory area to be write protected, using the WC input (for example by tieing this input to V<sub>CC</sub>).

These I<sup>2</sup>C-compatible electrically erasable programmable memory (EEPROM) devices are organized as 256x8 bits.

Figure 2. Logic Diagram



I<sup>2</sup>C uses a two wire serial interface, comprising a bi-directional data line and a clock line. The device carries a built-in 4-bit Device Type Identifier code (1010) in accordance with the I<sup>2</sup>C bus definition to access the memory area and a second Device Type Identifier Code (0110) to define the protection. These codes are used together with the voltage level applied on the three chip enable inputs (E2, E1, E0).

The device behaves as a slave device in the I<sup>2</sup>C protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a START condition, generated by the bus master. The START condition is followed by a

Device Select Code and  $\overline{RW}$  bit (as described in Table 2), terminated by an acknowledge bit.

When writing data to the memory, the memory inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a STOP condition after an Ack for WRITE, and after a NoAck for READ.

Figure 3. TSSOP and MLP Connections (Top View)



Note: 1. See the pages after page 19 for package dimensions, and how to identify pin-1.

**Table 1. Signal Names** 

| E0, E1, E2      | Chip Enable    |
|-----------------|----------------|
| SDA             | Serial Data    |
| SCL             | Serial Clock   |
| WC              | Write Control  |
| Vcc             | Supply Voltage |
| V <sub>SS</sub> | Ground         |

#### Power On Reset: V<sub>CC</sub> Lock-Out Write Protect

In order to prevent data corruption and inadvertent Write operations during power up, a Power On Reset (POR) circuit is included. At Power-on, the internal reset is held active until  $V_{CC}$  has reached the POR threshold value, and all operations are disabled – the device will not respond to any command. In the same way, when  $V_{CC}$  drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command.

A stable and valid  $V_{CC}$  (as defined in Table 8) must be applied before applying any logic signal.

#### SIGNAL DESCRIPTION

#### Serial Clock (SCL)

This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor can be connected from Serial Clock (SCL) to  $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output.

#### Serial Data (SDA)

This bi-directional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to  $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated).

#### Chip Enable (E0, E1, E2)

These input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit Device Select Code. In the end application, E0, E1 and E2 must be directly (not through a pull-up or pull-down resistor) connected to  $V_{CC}$  or  $V_{SS}$  to establish the Device Select Code. When these inputs are not connected, an internal pull-down circuitry makes (E0,E1,E2) = (0.0.0)

The E0 input is used to detect the  $V_{HV}$  voltage, when decoding  $\underline{an}$  SWP or CWP instruction.

### Write Control (WC)

This input signal is provided for protecting the contents of the whole memory <u>from</u> inadvertent write operations. Write Control (WC) is used to enable (when driven Low) or disable (when driven High) write instructions to the entire memory area or to the Protection Register.

When Write Control (WC) is tied Low or left unconnected, the write protection of the first half of the memory is determined by the status of the Protection Register.



Figure 4. Maximum R<sub>L</sub> Value versus Bus Capacitance (C<sub>BUS</sub>) for an I<sup>2</sup>C Bus





**Table 2. Device Select Code** 

|                                                         | Chip E          | Chip Enable Signals |                 |                 | rice Typ | e Identi | ifier | Chip | Enable | Bits | RW |
|---------------------------------------------------------|-----------------|---------------------|-----------------|-----------------|----------|----------|-------|------|--------|------|----|
|                                                         |                 |                     |                 | b7 <sup>1</sup> | b6       | b5       | b4    | b3   | b2     | b1   | b0 |
| Memory Area Select Code (two arrays) <sup>2</sup>       | E2              | E1                  | E0              | 1               | 0        | 1        | 0     | E2   | E1     | E0   | R₩ |
| Set Write Protection (SWP)                              | V <sub>SS</sub> | V <sub>SS</sub>     | $V_{HV}$        |                 |          |          |       | 0    | 0      | 1    | 0  |
| Clear Write Protection (CWP)                            | V <sub>SS</sub> | V <sub>CC</sub>     | V <sub>HV</sub> |                 |          |          |       | 0    | 1      | 1    | 0  |
| Permanently Set Write<br>Protection (PSWP) <sup>2</sup> | E2              | E1                  | E0              | 0               | 1        | 1        | 0     | E2   | E1     | E0   | 0  |
| Read SWP                                                | V <sub>SS</sub> | V <sub>SS</sub>     | V <sub>HV</sub> |                 |          |          |       | 0    | 0      | 1    | 1  |
| Read CWP                                                | V <sub>SS</sub> | Vcc                 | V <sub>HV</sub> |                 |          |          |       | 0    | 1      | 1    | 1  |
| Read PSWP <sup>2</sup>                                  | E2              | E1                  | E0              |                 |          |          |       | E2   | E1     | E0   | 1  |

Note: 1. The most significant bit, b7, is sent first.

<sup>2.</sup> E0, E1 and E2 are compared against the respective external pins on the memory device.

#### **DEVICE OPERATION**

The device supports the I<sup>2</sup>C protocol. This is summarized in Figure 5. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The memory device is always a slave in all communication.

#### **Start Condition**

Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the High state. A Start condition must precede any data transfer command. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition, and will not respond unless one is given.

#### **Stop Condition**

Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven High. A Stop condition terminates communication between the device and the bus master. A Read command that is followed by NoAck can be followed by a Stop condition to force the device into the Stand-by mode. A Stop condition at the end of a Write command triggers the internal EE-PROM Write cycle.

#### Acknowledge Bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) Low to acknowledge the receipt of the eight data bits.

#### **Data Input**

During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven Low.

#### **Memory Addressing**

To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the Device Select Code, shown in Table 2 (on Serial Data (SDA), most significant bit first).

The Device Select Code consists of a 4-bit Device Type Identifier, and a 3-bit Chip Enable "Address" (E2, E1, E0). To address the memory array, the 4-bit Device Type Identifier is 1010b; to access the write-protection settings, it is 0110b.

Up to eight memory devices can be connected on a single I<sup>2</sup>C bus. Each one is given a unique 3-bit code on the Chip Enable (E0, E1, E2) inputs. When the Device Select Code is received, the device only responds if the Chip Enable Address is the same as the value on the Chip Enable (E0, E1, E2) inputs.

The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.

If a match occurs on the Device Select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the Device Select code, it deselects itself from the bus, and goes into Standby mode.

**Table 3. Operating Modes** 

| Mode                 | RW bit | WC 1            | Bytes | Initial Sequence                                    |  |  |
|----------------------|--------|-----------------|-------|-----------------------------------------------------|--|--|
| Current Address Read | 1      | Х               | 1     | START, Device Select, RW = 1                        |  |  |
| Random Address Read  | 0      | Х               | 1     | START, Device Select, $R\overline{W} = 0$ , Address |  |  |
| Random Address Read  | 1      | Х               | '     | reSTART, Device Select, $R\overline{W} = 1$         |  |  |
| Sequential Read      | 1      | Х               | ≥ 1   | Similar to Current or Random Address Read           |  |  |
| Byte Write           | 0      | V <sub>IL</sub> | 1     | START, Device Select, RW = 0                        |  |  |
| Page Write           | 0      | V <sub>IL</sub> | ≤ 16  | START, Device Select, RW = 0                        |  |  |

Note: 1.  $X = V_{IH} \text{ or } V_{IL}$ .

Figure 6. Result of Setting the Write Protection



#### Setting the Write-Protection

The M34E02 has a hardware write-protection feature, using the Write Control (WC) signal. This signal can be driven High or Low, and must be held constant for the whole instruction sequence. When Write Control (WC) is held High, the whole memory array (addresses 00h to FFh) is write protected. When Write Control (WC) is held Low, the write protection of the memory array is dependent on whether software write-protection has been set.

Software write-protection allows the bottom half of the memory area (addresses 00h to 7Fh) to be write protected irrespective of subsequent states of the Write Control (WC) signal.

Software write-protection is handled by three instructions:

- SWP: Set Write Protection
- CWP: Clear Write Protection
- PSWP: Permanently Set Write Protection

The level of write-protection (set or cleared) that has been defined using these instructions, remains defined even after a power cycle.

**SWP and CWP.** If the software write-protection has been set with the SWP instruction, it can be cleared again with a CWP instruction.

The two instructions (SWP and CWP) have the same format as a Byte Write instruction, but with a different Device Type Identifier (as shown in Table 2). Like the Byte Write instruction, it is followed by an address byte and a data byte, but in this case the contents are all "Don't Care" (Figure 7). Another difference is that the voltage, V<sub>HV</sub>, must be applied on the E0 pin, and specific logical levels must be applied on the other two (E1 and E2, as shown in Table 2).

**PSWP.** If the software write-protection has been set with the PSWP instruction, the first 128 bytes of the memory are permanently write-protected. This write-protection cannot be cleared by any instruction, or by power-cycling the device, and regardless the state of Write Control (WC). Also, once the PSWP instruction has been successfully executed, the M34E02 no longer acknowledges any instruction (with a Device Type Identifier of 0110) to access the write-protection settings.

Figure 7. Setting the Write Protection (WC = 0)





Figure 8. Write Mode Sequences in a Non Write-Protected Area

#### **Write Operations**

Following a Start condition the bus master sends a Device Select Code with the RW bit reset to 0. The device acknowledges this, as shown in Figure 8, and waits for an address byte. The device responds to the address byte with an acknowledge bit, and then waits for the data byte.

When the bus master generates a Stop condition immediately after the Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a Byte Write or a Page Write, the internal memory Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.

During the internal Write cycle, Serial Data (SDA) and Serial Clock (SCL) are ignored, and the device does not respond to any requests.

#### **Byte Write**

After the Device Select Code and the address byte, the bus master sends one data byte. If the addressed location is hardware write-protected, the device replies to the data byte with NoAck, and the location is not modified. If, instead, the addressed location is not Write-protected, the device

replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in Figure 8.

#### **Page Write**

The Page Write mode allows up to 16 bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits are the same. If more bytes are sent than will fit up to the end of the page, a condition known as 'rollover' occurs. This should be avoided, as data starts to become overwritten in an implementation dependent way.

The bus master sends from 1 to 16 bytes of data, each of which <u>is acknowledged</u> by the device if Write Control (WC) is Low. If the addressed location is hardware write-protected, the device replies to the data byte with NoAck, and the locations are not modified. After each byte is transferred, the internal byte address counter (the 4 least significant address bits only) is incremented. The transfer is terminated by the bus master generating a Stop condition.



Figure 9. Write Cycle Polling Flowchart using ACK

## Minimizing System Delays by Polling On ACK

During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time  $(t_w)$  is shown in Table 12, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master.

The sequence, as shown in Figure 9, is:

- Initial condition: a Write cycle is in progress.
- Step 1: the bus master issues a Start condition followed by a Device Select Code (the first byte of the new instruction).
- Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1).

Figure 10. Read Mode Sequences



Note: 1. The seven most significant bits of the Device Select Code of a Random Read (in the 1<sup>st</sup> and 3<sup>rd</sup> bytes) must be identical.

## **Read Operations**

Read operations are performed independently of whether hardware or software protection has been set.

The device has an internal address counter which is incremented each time a byte is read.

#### Random Address Read

A dummy Write is first performed to load the address into this address counter (as shown in Figure 10) but *without* sending a Stop condition. Then, the bus master sends another Start condition, and repeats the Device Select Code, with the RW bit set to 1. The device acknowledges this,

and outputs the contents of the addressed byte. The bus master must *not* acknowledge the byte, and terminates the transfer with a Stop condition.

#### **Current Address Read**

For the Current Address Read operation, following a Start condition, the bus master only sends a Device Select Code with the RW bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in Figure 10, without acknowledging the byte.

477

#### **Sequential Read**

This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in Figure 10.

The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter 'rolls-over', and the device continues to output data from memory address 00h.

### Acknowledge in Read Mode

For all Read commands, the device waits, after each byte read, for an acknowledgment during the 9<sup>th</sup> bit time. If the bus master does not drive Serial Data (SDA) Low during this time, the device terminates the data transfer and switches to its Standby mode.

#### **INITIAL DELIVERY STATE**

The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh).

## **USE WITHIN A DDR2 DIMM**

In the application, the M34E02 is soldered directly in the printed circuit module. The three Chip Enable inputs (E0, E1, E2) must be connected to  $V_{SS}$  or  $V_{CC}$  directly (that is without using a pull-up or pull-down resistor) through the DIMM socket (see Table 4.). The pull-up resistors needed for normal behavior of the I<sup>2</sup>C bus are connected on the I<sup>2</sup>C bus of the mother-board (as shown in Figure 11).

The Write Control (WC) of the M34E02 can be left unconnected. However, connecting it to  $V_{SS}$  is recommended, to maintain full read and write access.

**Table 4. DRAM DIMM Connections** 

| DIMM Position | E2              | E1              | E0              |
|---------------|-----------------|-----------------|-----------------|
| 0             | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> |
| 1             | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>CC</sub> |
| 2             | V <sub>SS</sub> | Vcc             | V <sub>SS</sub> |
| 3             | V <sub>SS</sub> | Vcc             | Vcc             |
| 4             | Vcc             | V <sub>SS</sub> | V <sub>SS</sub> |
| 5             | Vcc             | V <sub>SS</sub> | Vcc             |
| 6             | Vcc             | Vcc             | V <sub>SS</sub> |
| 7             | Vcc             | Vcc             | Vcc             |

#### Programming the M34E02

The situations in which the M34E02 is programmed can be considered under two headings:

- when the DDR2 DIMM is isolated (not inserted on the PCB motherboard)
- when the DDR2 DIMM is inserted on the PCB motherboard

DDR2 DIMM Isolated. With specific programming equipment, it is possible to define the M34E02 content, using Byte and Page Write instructions, and its write-protection using the SWP and CWP instructions. To issue the SWP and CWP instructions, the DDR2 DIMM must be inserted in the DDR2-specific slot where the E0 signal can be driven to  $V_{HV}$  during the whole instruction. This programming step is mainly intended for use by DDR2 DIMM makers, whose end application manufacturers will want to clear this write-protection with the CWP on their own specific programming equipment, to modify the lower 128 Bytes, and finally to set permanently the write-protection with the PSWP instruction.

**DDR2 DIMM Inserted in the Application Mother Board.** As the final application cannot drive the E0 pin to  $V_{HV}$ , the only possible action is to freeze the write-protection with the PSWP instruction.

Table 5 and Table 6 show how the Ack bits can be used to identify the write-protection status.

Table 5. Acknowledge when Writing Data or Defining the Write-protection (Instructions with R/W bit=0)  $\,$ 

| Status             | WC<br>Input<br>Level | Instruction                              | Ack   | Address            | Ack   | Data Byte          | Ack   | Write<br>Cycle<br>(tw) |
|--------------------|----------------------|------------------------------------------|-------|--------------------|-------|--------------------|-------|------------------------|
| Permanently        | Х                    | PSWP, SWP or CWP                         | NoAck | Not<br>significant | NoAck | Not<br>significant | NoAck | No                     |
| protected          | ^                    | Page or Byte Write in<br>lower 128 Bytes | Ack   | Address            | Ack   | Data               | NoAck | No                     |
|                    |                      | SWP                                      | NoAck | Not<br>significant | NoAck | Not significant    | NoAck | No                     |
|                    |                      | CWP                                      | Ack   | Not<br>significant | Ack   | Not<br>significant | Ack   | Yes                    |
|                    | 0                    | PSWP                                     | Ack   | Not significant    | Ack   | Not significant    | Ack   | Yes                    |
| Protected with SWP |                      | Page or Byte Write in<br>lower 128 Bytes | Ack   | Address            | Ack   | Data               | NoAck | No                     |
| SWP                |                      | SWP                                      | NoAck | Not significant    | NoAck | Not significant    | NoAck | No                     |
|                    | 1                    | CWP                                      | Ack   | Not significant    | Ack   | Not significant    | NoAck | No                     |
|                    |                      | PSWP                                     | Ack   | Not<br>significant | Ack   | Not<br>significant | NoAck | No                     |
|                    |                      | Page or Byte Write                       | Ack   | Address            | Ack   | Data               | NoAck | No                     |
|                    | 0                    | PSWP, SWP or CWP                         | Ack   | Not significant    | Ack   | Not significant    | Ack   | Yes                    |
| Not Protected      |                      | Page or Byte Write                       | Ack   | Address            | Ack   | Data               | Ack   | Yes                    |
| NOT FIOTECTED      | 1                    | PSWP, SWP or CWP                         | Ack   | Not<br>significant | Ack   | Not<br>significant | NoAck | No                     |
|                    |                      | Page or Byte Write                       | Ack   | Address            | Ack   | Data               | NoAck | No                     |

Table 6. Acknowledge when Reading the Write Protection (Instructions with R/W bit=1)

| Status                | Instruction      | Ack   | Address         | Ack   | Data byte       | Ack   |
|-----------------------|------------------|-------|-----------------|-------|-----------------|-------|
| Permanently protected | PSWP, SWP or CWP | NoAck | Not significant | NoAck | Not significant | NoAck |
|                       | SWP              | NoAck | Not significant | NoAck | Not significant | NoAck |
| Protected with<br>SWP | CWP              | Ack   | Not significant | NoAck | Not significant | NoAck |
|                       | PSWP             | Ack   | Not significant | NoAck | Not significant | NoAck |
| Not Protected         | PSWP, SWP or CWP | Ack   | Not significant | NoAck | Not significant | NoAck |



Figure 11. Serial Presence Detect Block Diagram

- Note: 1. E0, E1 and E2 are wired at each DIMM socket in a binary sequence for a maximum of 8 devices.
  - 2. Common clock and common data are shared across all the devices.
  - Pull-up resistors are required on all SDA and SCL bus lines (typically 4.7 kΩ) because these lines are open drain when used as outputs.

From the motherboard I<sup>2</sup>C master controller

14/23

AI01937

## **MAXIMUM RATING**

Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im-

plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents

**Table 7. Absolute Maximum Ratings** 

| Symbol            | Parameter                                      |                        | Min.           | Max.                  | Unit |
|-------------------|------------------------------------------------|------------------------|----------------|-----------------------|------|
| T <sub>STG</sub>  | Storage Temperature                            |                        | -65            | 150                   | °C   |
| T <sub>LEAD</sub> | Lead Temperature during Soldering <sup>1</sup> |                        | See i          | See note <sup>1</sup> |      |
| V <sub>IO</sub>   | Input or Output range                          | E0<br>Others           | -0.50<br>-0.50 | 10.0<br>6.5           | V    |
| V <sub>CC</sub>   | Supply Voltage                                 |                        | -0.5           | 6.5                   | V    |
| $V_{ESD}$         | Electrostatic Discharge Voltage (Human Boo     | ly model) <sup>2</sup> | -4000          | 4000                  | V    |

Note: 1. Compliant with JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

<sup>2.</sup> JEDEC Std JESD22-A114A (C1=100 pF, R1=1500  $\Omega$ , R2=500  $\Omega$ )

## DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure-

ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters

**Table 8. Operating Conditions** 

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply Voltage                | 1.7  | 3.6  | V    |
| T <sub>A</sub>  | Ambient Operating Temperature | 0    | 70   | °C   |

**Table 9. AC Measurement Conditions** 

| Symbol         | nbol Parameter                           |                                          | Max.                 | Unit |
|----------------|------------------------------------------|------------------------------------------|----------------------|------|
| C <sub>L</sub> | Load Capacitance                         | ance 100                                 |                      | pF   |
|                | Input Rise and Fall Times                |                                          | 50                   | ns   |
|                | Input Levels                             | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> |                      | V    |
|                | Input and Output Timing Reference Levels | 0.3V <sub>CC</sub> t                     | o 0.7V <sub>CC</sub> | V    |

Figure 12. AC Measurement I/O Waveform



**Table 10. Input Parameters** 

| Symbol           | Parameter <sup>1,2</sup>                          | <b>Test Condition</b>                | Min. | Max. | Unit |
|------------------|---------------------------------------------------|--------------------------------------|------|------|------|
| C <sub>IN</sub>  | Input Capacitance (SDA)                           |                                      |      | 8    | pF   |
| C <sub>IN</sub>  | Input Capacitance (other pins)                    |                                      |      | 6    | pF   |
| Z <sub>EiL</sub> | Ei (E0, E1, E2) Input<br>Impedance                | $V_{IN} < 0.3V_{CC}$                 | 30   |      | kΩ   |
| Z <sub>EiH</sub> | Ei (E0, E1, E2) Input<br>Impedance                | V <sub>IN</sub> > 0.7V <sub>CC</sub> | 800  |      | kΩ   |
| Z <sub>WCL</sub> | WC Input Impedance                                | $V_{IN} < 0.3V_{CC}$                 | 5    |      | kΩ   |
| Z <sub>WCH</sub> | WC Input Impedance                                | $V_{IN} > 0.7V_{CC}$                 | 500  |      | kΩ   |
| t <sub>NS</sub>  | Pulse width ignored (Input Filter on SCL and SDA) | Single glitch                        |      | 100  | ns   |

Note: 1.  $T_A = 25$  °C, f = 400 kHz

<sup>2.</sup> Sampled only, not 100% tested.

**Table 11. DC Characteristics** 

| Symbol           | Parameter                            | Parameter Test Condition (in addition to those in Table 8)           |                    | Max. <sup>1</sup>   | Unit |
|------------------|--------------------------------------|----------------------------------------------------------------------|--------------------|---------------------|------|
| ILI              | Input Leakage Current (SCL, SDA)     | $V_{IN} = V_{SS}$ or $V_{CC}$                                        |                    | ± 2                 | μA   |
| I <sub>LO</sub>  | Output Leakage Current               | V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>CC</sub> , SDA in Hi-Z  |                    | ± 2                 | μΑ   |
| Icc              | Supply Current                       | $V_{CC}$ =1.7V, $f_c$ =100kHz (rise/fall time < 30ns)                |                    | 1                   | mA   |
| I <sub>CC1</sub> | Ctand by Cumply Current              | $V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 3.6V$                  |                    | 1                   | μΑ   |
|                  | Stand-by Supply Current              | $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.7V$                      |                    | 0.5                 | μΑ   |
| V <sub>IL</sub>  | Input Low Voltage<br>(SCL, SDA, WC)  |                                                                      | -0.45              | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input High Voltage<br>(SCL, SDA, WC) |                                                                      | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| $V_{\text{HV}}$  | E0 High Voltage                      | $V_{HV} - V_{CC} \ge 4.8V$                                           | 7                  | 10                  | ٧    |
| V <sub>OL</sub>  | Output Low Voltage                   | $I_{OL} = 2.1 \text{mA}, \ 2.2 \text{V} \le V_{CC} \le 3.6 \text{V}$ |                    | 0.4                 | V    |
|                  | Output Low Voltage                   | $I_{OL} = 0.7 \text{mA}, V_{CC} = 1.7 \text{V}$                      |                    | 0.2                 | V    |

Note: 1. Preliminary Data.

**Table 12. AC Characteristics** 

| Test conditions specified in Table 9 and 8 |                     |                                                      |      |      |      |
|--------------------------------------------|---------------------|------------------------------------------------------|------|------|------|
| Symbol                                     | Alt.                | Parameter                                            | Min. | Max. | Unit |
| f <sub>C</sub>                             | f <sub>SCL</sub>    | Clock Frequency                                      |      | 100  | kHz  |
| t <sub>CHCL</sub>                          | t <sub>HIGH</sub>   | Clock Pulse Width High                               | 4000 |      | ns   |
| t <sub>CLCH</sub>                          | t <sub>LOW</sub>    | Clock Pulse Width Low                                | 4700 |      | ns   |
| t <sub>DL1DL2</sub> <sup>2</sup>           | t <sub>F</sub>      | SDA Fall Time                                        | 20   | 300  | ns   |
| t <sub>DXCX</sub>                          | t <sub>SU:DAT</sub> | Data In Set Up Time                                  | 250  |      | ns   |
| t <sub>CLDX</sub>                          | t <sub>HD:DAT</sub> | Data In Hold Time                                    | 0    |      | ns   |
| t <sub>CLQX</sub>                          | t <sub>DH</sub>     | Data Out Hold Time                                   | 200  |      | ns   |
| t <sub>CLQV</sub> 3                        | t <sub>AA</sub>     | Clock Low to Next Data Valid (Access Time)           | 200  | 3500 | ns   |
| t <sub>CHDX</sub> <sup>1</sup>             | t <sub>SU:STA</sub> | Start Condition Set Up Time                          | 4700 |      | ns   |
| t <sub>DLCL</sub>                          | t <sub>HD:STA</sub> | Start Condition Hold Time                            | 4000 |      | ns   |
| t <sub>CHDH</sub>                          | t <sub>SU:STO</sub> | Stop Condition Set Up Time                           | 4000 |      | ns   |
| t <sub>DHDL</sub>                          | t <sub>BUF</sub>    | Time between Stop Condition and Next Start Condition | 4700 |      | ns   |
| t <sub>W</sub>                             | t <sub>WR</sub>     | Write Time                                           |      | 10   | ms   |

Note: 1. For a reSTART condition, or following a Write cycle.
2. Sampled only, not 100% tested.

<sup>3.</sup> To avoid spurious START and STOP conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.

Figure 13. AC Waveforms



## **PACKAGE MECHANICAL**

Figure 14. UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead 2x3mm², Package Outline



Note: 1. Drawing is not to scale.

Table 13. UFDFPN8 (MLP8) 8-lead Ultra thin Fine pitch Dual Flat Package No lead 2x3mm², Package Mechanical Data

| Symbol | millimeters |      |      | inches |       |       |  |
|--------|-------------|------|------|--------|-------|-------|--|
|        | Тур.        | Min. | Max. | Тур.   | Min.  | Max.  |  |
| А      | 0.55        | 0.50 | 0.60 | 0.022  | 0.020 | 0.024 |  |
| A1     |             | 0.00 | 0.05 |        | 0.000 | 0.002 |  |
| b      | 0.25        | 0.20 | 0.30 | 0.010  | 0.008 | 0.012 |  |
| D      | 2.00        |      |      | 0.079  |       |       |  |
| D2     |             | 1.55 | 1.65 |        | 0.061 | 0.065 |  |
| ddd    |             |      | 0.05 |        |       | 0.002 |  |
| E      | 3.00        |      |      | 0.118  |       |       |  |
| E2     |             | 0.15 | 0.25 |        | 0.006 | 0.010 |  |
| е      | 0.50        | _    | -    | 0.020  | _     | -     |  |
| L      | 0.45        | 0.40 | 0.50 | 0.018  | 0.016 | 0.020 |  |
| L1     |             |      | 0.15 |        |       | 0.006 |  |
| L3     |             | 0.30 |      |        | 0.012 |       |  |
| N      |             | 8    | •    |        | 8     | •     |  |

**/**/

The central pad (the area E2 by D2 in the above illustration) is pulled, internally, to V<sub>SS</sub>. It must not be allowed to be connected to any other voltage or signal line on the PCB, for example during the soldering process.



Figure 15. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Outline

Notes: 1. Drawing is not to scale.

Table 14. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Mechanical Data

| Symbol | millimeters |       |       | inches |        |        |
|--------|-------------|-------|-------|--------|--------|--------|
| Symbol | Тур.        | Min.  | Max.  | Тур.   | Min.   | Max.   |
| А      |             |       | 1.200 |        |        | 0.0472 |
| A1     |             | 0.050 | 0.150 |        | 0.0020 | 0.0059 |
| A2     | 1.000       | 0.800 | 1.050 | 0.0394 | 0.0315 | 0.0413 |
| b      |             | 0.190 | 0.300 |        | 0.0075 | 0.0118 |
| С      |             | 0.090 | 0.200 |        | 0.0035 | 0.0079 |
| СР     |             |       | 0.100 |        |        | 0.0039 |
| D      | 3.000       | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| е      | 0.650       | -     | -     | 0.0256 | _      | -      |
| E      | 6.400       | 6.200 | 6.600 | 0.2520 | 0.2441 | 0.2598 |
| E1     | 4.400       | 4.300 | 4.500 | 0.1732 | 0.1693 | 0.1772 |
| L      | 0.600       | 0.450 | 0.750 | 0.0236 | 0.0177 | 0.0295 |
| L1     | 1.000       |       |       | 0.0394 |        |        |
| α      |             | 0°    | 8°    |        | 0°     | 8°     |
| N      |             | 8     |       |        | 8      |        |

## **PART NUMBERING**

#### **Table 15. Ordering Information Scheme**



blank = Standard SnPb plating

P = Lead-Free and RoHS compliant

G = Lead-Free, RoHS compliant,  $Sb_2O_3$ -free and TBBA-free

For a list of available options (speed, package, etc.) or for further information on any aspect of this

device, please contact your nearest ST Sales Office.

## **REVISION HISTORY**

## **Table 16. Revision History**

| Date        | Rev. | Description of Revision                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Nov-2003 | 1.0  | First release                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 01-Dec-2003 | 1.1  | TSSOP8 4.4x3 package replaces TSSOP8 3x3 (MSOP8) package. Correction to sentence in "Setting the Write Protection". Correction to specification of t <sub>NS</sub> values.                                                                                                                                                                                                                                                        |
| 29-Mar-2004 | 1.2  | Always NoACK after Address and Data bytes in Table 6. Improvement in $V_{IO}$ and $V_{CC}$ (min) in Absolute Maximum Ratings table. $I_{OL}$ changed for test condition of $V_{OL}$ . MLP package mechanical data respecified. Soldering temperature information clarified for RoHS compliant devices.                                                                                                                            |
| 14-Apr-2004 | 2.0  | First public release                                                                                                                                                                                                                                                                                                                                                                                                              |
| 24-Nov-2004 | 3.0  | Direct connection of E0, E1, E2 to V <sub>SS</sub> and V <sub>CC</sub> (see Chip Enable (E0, E1, E2) and USE WITHIN A DDR2 DIMM paragraphs). Z <sub>EiL</sub> and Z <sub>EiH</sub> parameters added to Table 10., Input Parameters. E0, E1, E2 removed from the Parameter descriptions of V <sub>IL</sub> and V <sub>IH</sub> in Table 11., DC Characteristics.  Document status promoted from Product Preview to full Datasheet. |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2004 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

