SN74LV244A SCLS383N - SEPTEMBER 1997 - REVISED OCTOBER 2015 # SN74LV244A Octal Buffers and Drivers With 3-State Outputs #### **Features** - 2-V to 5.5-V V<sub>CC</sub> Operation - Max t<sub>pd</sub> of 6.5 ns at 5 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) $>2.3 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Support Mixed-Mode Voltage Operation on All - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250-mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ## 2 Applications - Servers and Network Switches - LED Displays - Telecom Infrastructure - Motor-Drive Control Boards ### 3 Description The SN74LV244A octal buffers and line drivers are designed for 2-V to 5.5-V V<sub>CC</sub> operation. The SN74LV244A devices are designed specifically to improve both performance and density of the 3state memory address drivers, clock drivers, and busoriented receivers and transmitters. These devices are organized as two 4-bit line drivers with separate output-enable (OE) inputs. #### **Device Information** | PART NUMBER | PACKAGE (PIN) | BODY SIZE | |---------------|---------------|--------------------| | SN74LV244ADGV | TVSOP (20) | 5.00 mm × 4.40 mm | | SN74LV244ADW | SOIC (20) | 12.80 mm × 7.50 mm | | SN74LV244ANS | SOP (20) | 12.60 mm × 5.30 mm | | SN74LV244APW | TSSOP (20) | 6.50 mm × 4.40 mm | | SN74LV244ARGY | VQFN (20) | 4.50 mm × 3.50 mm | ### Logic Diagram (Positive Logic) ### **Table of Contents** | | Features 1 | | 8.1 Overview | 10 | |--------|-----------------------------------------------------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 8.2 Functional Block Diagram | 10 | | 3 | Description 1 | | 8.3 Feature Description | 10 | | 4 | Revision History2 | | 8.4 Device Functional Modes | 10 | | 5 | Pin Configuration and Functions | 9 | Application and Implementation | 11 | | 6 | Specifications | | 9.1 Application Information | 11 | | U | 6.1 Absolute Maximum Ratings | | 9.2 Typical Application | 11 | | | 6.2 ESD Ratings | 10 | Power Supply Recommendations | 13 | | | 6.3 Recommended Operating Conditions | 11 | Layout | 13 | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | | | | 6.5 Electrical Characteristics 6 | | 11.2 Layout Example | | | | 6.6 Noise Characteristics | 12 | Device and Documentation Support | | | | 6.7 Operating Characteristics | | 12.1 Documentation Support | | | | 6.8 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V 6 | | 12.2 Community Resources | 14 | | | 6.9 Switching Characteristics: $V_{CC} = 2.3 \text{ V} \pm 0.3 \text{ V} \dots 7$ | | 12.3 Trademarks | | | | 6.10 Switching Characteristics: $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V} \dots 7$ | | 12.4 Electrostatic Discharge Caution | 14 | | | 6.11 Typical Characteristics | | 12.5 Glossary | 14 | | 7<br>8 | Parameter Measurement Information 9 Detailed Description | 13 | Mechanical, Packaging, and Orderable Information | | ### 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### Changes from Revision M (June 2013) to Revision N **Page** | • | Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Detailed Description section, Applications and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | • | Deleted SN54LV244A part number from the data sheet | 1 | | • | Removed the $T_A = -40$ °C to 85°C test conditions with the same values as the $T_A = -40$ °C to 125°C Recommended test conditions in the <i>Electrical Characteristics</i> and <i>Switching Characteristics</i> tables | 6 | | • | Removed the word 'Recommended' in the $T_A = -40^{\circ}$ C to 125°C Recommended test conditions in the <i>Electrical Characteristics</i> and <i>Switching Characteristics</i> tables | 6 | #### Changes from Revision L (August 2010) to Revision M Page ## 5 Pin Configuration and Functions DB, DGV, DW, NS, PW Package 20-Pin SSOP, TVSOP, SOIC, SO, TSSOP Top View RGY Package 20-Pin VQFN With Exposed Thermal Pad Top View #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |-----------------|-----|-----|---------------| | NAME | NO. | I/O | DESCRIPTION | | 1A1 | 2 | I | Input | | 1A2 | 4 | I | Input | | 1A3 | 6 | - 1 | Input | | 1A4 | 8 | I | Input | | 1 <del>OE</del> | 1 | - 1 | Output enable | | 1Y1 | 18 | 0 | Output | | 1Y2 | 16 | 0 | Output | | 1Y3 | 14 | 0 | Output | | 1Y4 | 12 | 0 | Output | | 2A1 | 11 | I | Input | | 2A2 | 13 | - 1 | Input | | 2A3 | 15 | I | Input | | 2A4 | 17 | I | Input | | 2 <del>OE</del> | 19 | - 1 | Output enable | | 2Y1 | 9 | 0 | Output | | 2Y2 | 7 | 0 | Output | | 2Y3 | 5 | 0 | Output | | 2Y4 | 3 | 0 | Output | | GND | 10 | _ | Ground | | V <sub>CC</sub> | 20 | _ | Power pin | Copyright © 1997–2015, Texas Instruments Incorporated Submit Documentation Feedback ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | VI | Input voltage (2) | | -0.5 | 7 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | 7 | V | | Vo | Output voltage <sup>(2)(3)</sup> | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | ±70 | mA | | | Tj | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback <sup>2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> This value is limited to 5.5-V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------|-----------------------|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | \ | High level input valtage | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | ., | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | ., | Law lawal imputurate an | V <sub>CC</sub> = 2.3 V to 2.7 V | | $V_{CC} \times 0.3$ | V | | VIL | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | $V_{CC} \times 0.3$ | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | $V_{CC} \times 0.3$ | | | VI | Input voltage | · | 0 | 5.5 | V | | Vo | Output voltage | High or low state | 0 | V <sub>CC</sub> | V | | | | 3-state | 0 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | | I Pale Level and and annual | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | | IOH | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -16 | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | Law law law and a company | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 16 | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004. #### 6.4 Thermal Information | | | | | SN74 | LV244A | | | | |-------------------------------|----------------------------------------------|--------------|----------------|--------------|------------|---------------|---------------|------| | THERMAL METRIC <sup>(1)</sup> | | DB<br>(SSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | UNIT | | | | 20 PINS | 20 PINS | 20 PINS | 20 PINS | 20 PINS | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 94.7 | 115.9 | 79.4 | 76.9 | 102.6 | 34.9 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 56.7 | 31.1 | 43.8 | 43.4 | 36.7 | 43.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.9 | 57.4 | 47.2 | 44.5 | 53.6 | 12.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 18.7 | 1.0 | 18.8 | 17.0 | 2.4 | 0.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.5 | 56.7 | 46.7 | 44.1 | 53.1 | 12.8 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | n/a | n/a | 7.8 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | 1 | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------|-------------------------|-----------------|-----------------------|-----|------|------| | | I <sub>OH</sub> = -50 μA | $T_A = -40$ °C to 125°C | 2 V to<br>5.5 V | V <sub>CC</sub> - 0.1 | | | | | V <sub>OH</sub> | I <sub>OH</sub> = -2 mA | $T_A = -40$ °C to 125°C | 2.3 V | 2 | | | V | | | $I_{OH} = -8 \text{ mA}$ | $T_A = -40$ °C to 125°C | 3 V | 2.48 | | | | | | I <sub>OH</sub> = 16 mA | $T_A = -40$ °C to 125°C | 4.5 V | 3.8 | | | | | | I <sub>OL</sub> = 50 μA | $T_A = -40$ °C to 125°C | 2 V to<br>5.5 V | | | 0.1 | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | $T_A = -40$ °C to 125°C | 2.3 V | | | 0.4 | V | | | $I_{OL} = 8 \text{ mA}$ | $T_A = -40$ °C to 125°C | 3 V | | | 0.44 | | | | I <sub>OL</sub> = 16 mA | $T_A = -40$ °C to 125°C | 4.5 V | | | 0.55 | | | I | V <sub>I</sub> = 5.5 V or GND | $T_A = -40$ °C to 125°C | 0 to 5.5 V | | | ±1 | μA | | I <sub>OZ</sub> | $V_O = V_{CC}$ or GND | $T_A = -40$ °C to 125°C | 5.5 V | | | ±5 | μA | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | $T_A = -40$ °C to 125°C | 5.5 V | | | 20 | μΑ | | I <sub>off</sub> | $V_{I}$ or $V_{O} = 0$ to 5.5 V | $T_A = -40$ °C to 125°C | 0 | | | 5 | μΑ | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | $T_A = -40$ °C to 125°C | 3.3 V | | 2.3 | | pF | ### 6.6 Noise Characteristics $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ | | | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------|------|------|------|------| | $V_{OL(P)}$ | Quiet output, maximum dynamic | | 0.55 | | ٧ | | $V_{OL(V)}$ | Quiet output, minimum dynamic | | -0.5 | | ٧ | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic | | 2.9 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | <sup>(1)</sup> Characteristics are for surface-mount packages only. ### 6.7 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | TYP | UNIT | |----------|-------------------------------|--------------------------------------------------------------|-----------------|-----|------| | _ | Dower dissination conscitones | C 50 % F 40 MUIT | 3.3 V | 14 | ۰۲ | | $C_{pd}$ | Power dissipation capacitance | wer dissipation capacitance $C_L = 50 \; pF, f = 10 \; MHz$ | 5 V | 16 | pF | # 6.8 Switching Characteristics: $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | | | | | | |------------------|-----------------|----------------|------------------------|-----------------------------------------------------|-----|--------------------|---------------------|------|-----|---|---|---|-------------------------|-------------------------|---|--|----|----| | | ^ | Y | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C | | 7.5 <sup>(1)</sup> | 12.5 <sup>(1)</sup> | 20 | | | | | | | | | | | | t <sub>pd</sub> | A Y | ı | C <sub>L</sub> = 15 pr | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 1 | | 15 | ns | | | | | | | | | | | | | ŌĒ | Y | C 45 pF | T <sub>A</sub> = 25°C | | 8.9 <sup>(1)</sup> | 14.6 <sup>(1)</sup> | | | | | | | | | | | | | t <sub>en</sub> | OE | Y | $C_L = 15 pF$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 1 | | 17 | ns | | | | | | | | | | | | | ŌĒ | Y | 0 45 -5 | T <sub>A</sub> = 25°C | | 9.1 <sup>(1)</sup> | 14.1 <sup>(1)</sup> | | | | | | | | | | | | | t <sub>dis</sub> | OE | Y | Y | Y | ĭ | ĭ | Y | ĭ | T T | Y | ĭ | Ť | Y $C_L = 15 \text{ pF}$ | $T_A = -40$ °C to 125°C | 1 | | 16 | ns | | | А | Y | 0 50-5 | T <sub>A</sub> = 25°C | | 9.5 <sup>(1)</sup> | 15.3 | | | | | | | | | | | | | t <sub>pd</sub> | | Y | $C_L = 50 pF$ | $T_A = -40$ °C to 125°C | 1 | | 18 | ns | | | | | | | | | | | | | on OE | Y | C 50 pF | T <sub>A</sub> = 25°C | | 10.8 | 17.8 | | | | | | | | | | | | | t <sub>en</sub> | OE | Ť | $C_L = 50 \text{ pF}$ | $T_A = -40$ °C to 125°C | 1 | | 21 | ns | | | | | | | | | | | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. ## Switching Characteristics: V<sub>CC</sub> = 2.5 V ± 0.2 V (continued) over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------|----------------|------------------------|-------------------------------------------------------------|-----|------|------|------| | | ŌĒ | V | C <sub>L</sub> = 50 pF | T <sub>A</sub> = 25°C | | 13.4 | 19.2 | | | t <sub>dis</sub> | OE | ĭ | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 1 | | 21 | ns | | | | | C 50 pF | T <sub>A</sub> = 25°C | | | 2 | | | t <sub>sk(o)</sub> | | | $C_L = 50 pF$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | | 2 | ns | # 6.9 Switching Characteristics: $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |--------------------|-----------------|----------------|------------------------|-------------------------|------------------------|-----------------------|---------------------|------|------|--| | | ^ | Y | 0 45 - 5 | T <sub>A</sub> = 25°C | | 5.4 <sup>(1)</sup> | 8.4(1) | | | | | t <sub>pd</sub> | Α | Y | $C_L = 15 pF$ | $T_A = -40$ °C to 125°C | 1 | | 10 | ns | | | | | ŌĒ | Y | C <sub>1</sub> = 15 pF | T <sub>A</sub> = 25°C | | 6.3 <sup>(1)</sup> | 10.6 <sup>(1)</sup> | ns | | | | t <sub>en</sub> | OE | r | C <sub>L</sub> = 15 pr | $T_A = -40$ °C to 125°C | 1 | | 12.5 | | | | | | ŌĒ | Υ | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C | | 7.6 <sup>(1)</sup> | 11.7 <sup>(1)</sup> | | | | | t <sub>dis</sub> | OE . | r | C <sub>L</sub> = 15 pr | $T_A = -40$ °C to 125°C | 1 | | 13 | ns | | | | | ^ | ^ | A Y | V | C <sub>L</sub> = 50 pF | T <sub>A</sub> = 25°C | 6.8 | | 11.9 | | | t <sub>pd</sub> | A | r | C <sub>L</sub> = 50 pr | $T_A = -40$ °C to 125°C | 1 | | 13.5 | ns | | | | | ŌĒ | Y | $C_1 = 50 \text{ pF}$ | T <sub>A</sub> = 25°C | | 7.8 | 14.1 | | | | | t <sub>en</sub> | OE | ĭ | C <sub>L</sub> = 50 pr | $T_A = -40$ °C to 125°C | 1 | | 16 | ns | | | | | ŌĒ | Y | C <sub>1</sub> = 50 pF | T <sub>A</sub> = 25°C | | 11 | 16 | | | | | t <sub>dis</sub> | OE | r | C <sub>L</sub> = 50 pr | $T_A = -40$ °C to 125°C | 1 | | 18 | ns | | | | | | | C <sub>1</sub> = 50 pF | T <sub>A</sub> = 25°C | | | 1.5 | | | | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50 pF | $T_A = -40$ °C to 125°C | | | 1.5 | ns | | | <sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. ### 6.10 Switching Characteristics: $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------|------------------------|------------------------|---------------------------------|--------------------|---------------------|--------------------|------| | | Α | Υ | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C | | 3.9 <sup>(1)</sup> | 5.5 <sup>(1)</sup> | no | | t <sub>pd</sub> | A | ī | C <sub>L</sub> = 15 pr | $T_A = -40$ °C to 125°C | 1 | | 6.5 | ns | | | ŌĒ | Υ | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C | | 4.5 <sup>(1)</sup> | 7.3 <sup>(1)</sup> | | | t <sub>en</sub> | OE | Y | C <sub>L</sub> = 15 pr | T <sub>A</sub> = -40°C to 125°C | 1 | | 8.5 | ns | | t <sub>dis</sub> OE | Υ | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C | | 6.5 <sup>(1)</sup> | 12.2 <sup>(1)</sup> | | | | t <sub>dis</sub> | OE | Y | C <sub>L</sub> = 15 pr | T <sub>A</sub> = -40°C to 125°C | 1 | | 13.5 | ns | | | | | 0 50 5 | T <sub>A</sub> = 25°C | | 4.9 | 7.5 | | | t <sub>pd</sub> | Α | Y | $C_L = 50 pF$ | $T_A = -40$ °C to 125°C | 1 | | 8.5 | ns | | | ŌĒ | Υ | 0 50-5 | T <sub>A</sub> = 25°C | | 5.6 | 9.3 | | | t <sub>en</sub> | OE | Y | $C_L = 50 pF$ | $T_A = -40$ °C to 125°C | 1 | | 10.5 | ns | | | ŌĒ | | 0 50 5 | T <sub>A</sub> = 25°C | | 8.8 | 14.2 | | | t <sub>dis</sub> | OE | Y | C <sub>L</sub> = 50 pF | $T_A = -40$ °C to 125°C | 1 | | 15.5 | ns | | | | | | T <sub>A</sub> = 25°C | | | 1 | | | t <sub>sk(o)</sub> | | | | T <sub>A</sub> = -40°C to 85°C | | | 1 | ns | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. # 6.11 Typical Characteristics #### 7 Parameter Measurement Information - C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. - Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback ### 8 Detailed Description #### 8.1 Overview The SN74LV244 devices are octal buffers grouped in fours, with each group having its own enable pin. The LV family supports high current drive of about 16 mA, thus making it suitable for driving digital signals over longer board lengths. This device is generally used to buffer or incorporate delays between the signals between two microcontroller or peripheral devices. #### 8.2 Functional Block Diagram #### 8.3 Feature Description The SN74LV244A, a part of LV family, can work over a wide voltage range from 2 V to 5.5 V. The device features a very low propagation delay of about 6.5 ns when enabled for 5-V $V_{CC}$ , which allows the device to be used for high-speed applications. The device supports a partial-power-down mode for low quiescent current application, thus making it the buffer of choice in power-efficient circuits. The $I_{off}$ circuitry also disables the outputs, preventing damaging current backflow through the devices when they are powered down. #### 8.4 Device Functional Modes The SN74LV244A devices are organized as two 4-bit line drivers with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the device passes data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ must be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. **Table 1. Function Table** | INP | OUTPUTS | | |-----|---------|---| | ŌE | Y | | | L | L | L | | L | Н | Н | | Н | X | Z | ### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74LV244A device can be used as an 8-channel buffer to drive signals from one controller to another device. Buffers are typically used for signals running on long traces on printed circuit boards or going through connectors linking two printed circuit boards together. Buffers are also used to create delay between the lines to match the edges of two clock or data signals. The high-current capability of the SN74LV244A device also allows a controller to drive LEDs up to 16 mA. ### 9.2 Typical Application Figure 4. Typical Application Diagram Copyright © 1997–2015, Texas Instruments Incorporated Submit Documentation Feedback ### **Typical Application (continued)** #### 9.2.1 Design Requirements A 0.1- $\mu$ F bypass capacitor must be placed between each $V_{CC}$ pin and GND. For best results, each capacitor must be placed as close as possible to the SN74LV244A device. #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions - Inputs and outputs are overvoltage tolerant, which allows them to go as high as 5.5 V at any valid V<sub>CC</sub> - 2. Recommended output conditions: - Load currents must not exceed limits as mentioned in Recommended Operating Conditions - 3. Frequency selection criterion: - Added trace resistance or capacitance can reduce maximum frequency capability; use layout practices as directed in *Layout Guidelines* ### 9.2.3 Application Curve Figure 5. SN74LV244A Transient response 2 Submit Documentation Feedback ### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply-voltage rating listed in the *Absolute Maximum Ratings* table. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. For best results, the bypass capacitor must be installed as close as possible to the power terminal. ### 11 Layout #### 11.1 Layout Guidelines Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace, which results in the reflection. Not all PCB traces can be straight; therefore, some traces must turn corners. Figure 6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. #### 11.2 Layout Example Figure 6. Trace Example Copyright © 1997–2015, Texas Instruments Incorporated ### 12 Device and Documentation Support #### 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 #### 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 10-Dec-2020 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | SN74LV244ADBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADBRE4 | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADW | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWE4 | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWG4 | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ANSR | ACTIVE | SO | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV244A | Samples | | SN74LV244APW | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWG4 | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRG3 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWT | ACTIVE | TSSOP | PW | 20 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV244A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. ### PACKAGE OPTION ADDENDUM 10-Dec-2020 NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV244A: ■ Enhanced Product: SN74LV244A-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications PACKAGE MATERIALS INFORMATION www.ti.com 30-Dec-2020 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV244ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV244ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV244ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LV244ANSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LV244APWRG3 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LV244APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LV244APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LV244ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 30-Dec-2020 \*All dimensions are nominal | til diritoriolorio dio rioriiridi | | | | | | | | |-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LV244ADBR | SSOP | DB | 20 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV244ADGVR | TVSOP | DGV | 20 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV244ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV244ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV244APWRG3 | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV244APWRG4 | TSSOP | PW | 20 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV244APWT | TSSOP | PW | 20 | 250 | 853.0 | 449.0 | 35.0 | | SN74LV244ARGYR | VQFN | RGY | 20 | 3000 | 853.0 | 449.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 PW (R-PDSO-G20) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated