

# LP3991 300mA Linear Voltage Regulator for Digital Applications

### **General Description**

Operating from a minimum input voltage of 1.65V, the LP3991 regulator has been designed to provide fixed stable output voltages for load currents up to 300mA. This device is suitable where accurate, low voltages are required from low input voltage sources and is therefore suitable for post regulation of switched mode regulators. In such applications, significant improvements in performance and EMI can be realized, with little reduction in overall efficiency. The LP3991 will provide fixed outputs as low as 1.2V from a wide input range of 1.65V to 3.6V Using the enable pin, the device may be controlled to provide a shutdown state, in which negligible supply current is drawn.

The LP3991 is designed to be stable with space saving ceramic capacitors as small as 0402 case size.

Performance is specified for a -40  $^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$  junction temperature range.

For output voltage options please contact your local NSC sales office.

### Features

- Operation from 1.65V to 3.6V Input
- 1% accuracy at room temperature
- Output Voltage from 1.2V to 2.8V
- 125mV Dropout at 300mA load
- 50µA Quiescent Current at 1mA Load
- Inrush Current controlled to 600mA
- PSRR 65dB at 1kHz
- 100µs Start-Up time for 1.5V V<sub>OUT</sub>
- Stable with Ceramic Capacitors as small as 0402
- Thermal-Overload and Short-Circuit Protection

### Package

4 pin micro SMD (0.963mm x 1.446mm)

For other package options contact your NSC sales office.

### **Applications**

- Post DC/DC Regulator
- Battery Operated Devices
- Hand-Held Information Appliances

## **Typical Application Circuit**



## **Pin Descriptions**

| Packages |                  |                                                                                                                                                                             |  |  |  |  |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin No.  | Symbol           | Name and Function                                                                                                                                                           |  |  |  |  |
| B1       | V <sub>OUT</sub> | Voltage output. A Low ESR Ceramic Capacitor should be connected from this pin to GND. (See Application Information) Connect this output to the load circuit.                |  |  |  |  |
| A1       | GND              | Common Ground. Connect to Pad.                                                                                                                                              |  |  |  |  |
| A2       | V <sub>EN</sub>  | Enable Input; Enables the Regulator when $\geq$ 0.95V.<br>Disables the Regulator when $\leq$ 0.4V.<br>Enable Input has an internal 1.2M $\Omega$ pull-down resistor to GND. |  |  |  |  |
| B2       | V <sub>IN</sub>  | Voltage Supply Input. A 1.0µF capacitor should be connected from this pin to GND.                                                                                           |  |  |  |  |

## **Connection Diagram**



### 4 Bump Thin Micro SMD, Large Bump





Top Marking

20110006

See NS package number TLA04

LP3991

## **Ordering Information (4-Bump Micro SMD)**

\* Please contact Sales Office for Availability Only available in Lead Free option.

| Output Voltage (V) Grade |     | LP3991 Supplied as 1000 Units, Tape<br>and Reel | LP3991 Supplied as 3000 Units, Tape<br>and Reel |  |  |
|--------------------------|-----|-------------------------------------------------|-------------------------------------------------|--|--|
| 1.2                      | STD | LP3991TL-1.2                                    | LP3991TLX-1.2                                   |  |  |
| 1.3                      | STD | LP3991TL-1.3                                    | LP3991TLX-1.3                                   |  |  |
| 1.5                      | STD | LP3991TL-1.5                                    | LP3991TLX-1.5                                   |  |  |
| 1.8*                     | STD | LP3991TL-1.8                                    | LP3991TLX-1.8                                   |  |  |
| 2.0*                     | STD | LP3991TL-2.0                                    | LP3991TLX-2.0                                   |  |  |
| 2.5*                     | STD | LP3991TL-2.5                                    | LP3991TLX-2.5                                   |  |  |
| 2.8                      | STD | LP3991TL-2.8                                    | LP3991TLX-2.8                                   |  |  |

## **Absolute Maximum Ratings**

#### (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| $V_{IN}$ , $V_{OUT}$ , Pins: Voltage to GND | -0.3 to 6.5V                             |
|---------------------------------------------|------------------------------------------|
| V <sub>EN</sub> Pin: Voltage to GND         | -0.3 to (V <sub>IN</sub> + 0.3V) to 6.5V |
|                                             | (max)                                    |
| Junction Temperature                        | 150°C                                    |
| Lead/Pad Temp. (Note 3)                     |                                          |
| Micro SMD                                   | 260°C                                    |
| Storage Temperature                         | -65 to 150°C                             |
| Continuous Power Dissipation                | Internally Limited                       |
| (Note 4)                                    |                                          |
| ESD (Note 5)                                |                                          |
| Human Body Model                            | 2KV                                      |
| Machine Model                               | 200V                                     |

### Operating Ratings (Note 1)

| Input Voltage Range                      | 1.65 to 3.6V   |
|------------------------------------------|----------------|
| Recommended Load Current                 | 300mA          |
| Junction Temperature                     | -40°C to 125°C |
| Ambient Temperature T <sub>A</sub> Range | -40°C to 85°C  |
| (Note 6)                                 |                |

### Thermal Properties (Note 1)

| Junction To Ambient Thermal<br>Resistance(Note 7) |         |
|---------------------------------------------------|---------|
| θ <sub>JA</sub> JEDEC Board                       | 88°C/W  |
| (Note 8)                                          |         |
| $\theta_{JA}$ 4 Layer Board                       | 160°C/W |

### **Electrical Characteristics**

Unless otherwise noted,  $V_{EN}$  =950mV,  $V_{IN}$  =  $V_{OUT}$  + 0.5V, or 1.8V, whichever is higher.  $C_{IN}$  = 1 $\mu$ F,  $I_{OUT}$  = 1.0mA,  $C_{OUT}$  =4.7 $\mu$ F.

Typical values and limits appearing in normal type apply for  $T_A = 25^{\circ}$ C. Limits appearing in **boldface** type apply over the full junction temperature range for operation, -40 to +125°C. (Note 9)

| Cumhal                | Devenueter                                | Conditions (Note 10)                                                         |                                                  | Тур   | Limit               |                   | Unite             |
|-----------------------|-------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------|-------|---------------------|-------------------|-------------------|
| Symbol                | Parameter                                 |                                                                              |                                                  |       | Min                 | Max               | Units             |
| V <sub>IN</sub>       | Input Voltage                             |                                                                              |                                                  |       | 1.65                | 3.6               | V                 |
| ΔV <sub>OUT</sub>     | Output Voltage Tolerance                  | $V_{IN} = V_{IN(NOM)}$ to<br>3.6V                                            |                                                  |       | -1.0<br><b>-3.0</b> | 1.0<br><b>3.0</b> |                   |
|                       |                                           | I <sub>LOAD</sub> = 1 to<br>300mA                                            | Temperature (T <sub>J</sub> )=<br>-25°C to +85°C |       | -2.5                | 2.5               | %                 |
|                       | Line Regulation Error                     | $V_{IN} = V_{OUT(NOM)} + 0.5V$ to 3.6V,<br>$I_{OUT} = 1mA$                   |                                                  | 0.05  |                     | 1                 | %/V               |
|                       | Load Regulation Error                     | $I_{OUT} = 1 \text{ mA to } 30$                                              | 0mA                                              | 10    |                     | 60                | μV/mA             |
| V <sub>DO</sub>       | Dropout Voltage(Note 11)                  | V <sub>OUT</sub> = 1.8V                                                      | I <sub>OUT</sub> = 150mA                         | 65    |                     | 90                |                   |
|                       |                                           |                                                                              | I <sub>OUT</sub> = 300mA                         | 125   |                     | 180               |                   |
|                       |                                           | V <sub>OUT</sub> = 2.8V                                                      | I <sub>OUT</sub> = 150mA                         | 40    |                     | 80                | mV                |
|                       |                                           |                                                                              | I <sub>OUT</sub> = 300mA                         | 75    |                     | 160               |                   |
| ILOAD                 | Minimum Load Current                      | (Note 12)                                                                    |                                                  |       | 0                   |                   | mA                |
| l <sub>Q</sub>        | Quiescent Current                         | $V_{EN} = 950$ mV, $I_{OUT} = 0$ mA<br>$V_{EN} = 950$ mV, $I_{OUT} = 300$ mA |                                                  | 50    |                     | 100               | μΑ                |
|                       |                                           |                                                                              |                                                  | 120   |                     | 225               |                   |
|                       |                                           | $V_{\text{EN}} = 0.4 \text{V}$                                               |                                                  | 0.001 |                     | 1.0               |                   |
| I <sub>sc</sub>       | Short Circuit Current Limit               | V <sub>IN</sub> = 3.6V (Note 13)                                             |                                                  | 550   |                     | 900               | mA                |
| I <sub>OUT</sub>      | Maximum Output Current                    |                                                                              |                                                  |       | 300                 |                   | mA                |
| PSRR                  | Power Supply Rejection Ratio<br>(Note 14) | $f = 1$ kHz, $I_{OUT} = 1$ mA to 300mA                                       |                                                  | 65    |                     |                   | dB                |
| e <sub>n</sub>        | Output noise Voltage (Note 14)            | BW = 10Hz to 100kHz,<br>V <sub>IN</sub> = 4.2V, C <sub>OUT</sub> = 4.7μF     |                                                  | 280   |                     |                   | μV <sub>RMS</sub> |
| T <sub>SHUTDOWN</sub> | Thermal Shutdown                          | Temperature<br>Hysteresis                                                    |                                                  | 160   |                     |                   | °C                |
|                       |                                           |                                                                              |                                                  | 20    |                     |                   |                   |

LP3991

### **Electrical Characteristics con't.**

Unless otherwise noted,  $V_{EN}$  =950mV,  $V_{IN}$  =  $V_{OUT}$  + 0.5V, or 1.8V, whichever is higher.  $C_{IN}$  = 1 $\mu$ F,  $I_{OUT}$  = 1.0mA,  $C_{OUT}$  =4.7 $\mu$ F.

Typical values and limits appearing in normal type apply for  $T_A = 25^{\circ}$ C. Limits appearing in **boldface** type apply over the full junction temperature range for operation, -40 to +125^{\circ}C. (Note 9)

|                   | Demonster                                    | Conditions                                                                               |                                            | -     | Limit |      |           |
|-------------------|----------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------|-------|-------|------|-----------|
| Symbol            | Parameter                                    |                                                                                          |                                            | Тур   | Min   | Max  | Units     |
| Enable Con        | trol Characteristics                         | 3                                                                                        | •                                          |       |       |      | 3         |
| I <sub>EN</sub>   | Maximum Input Current at                     | $V_{EN} = 0V, V_{IN} = 3$                                                                | 3.6V                                       | 0.001 |       |      |           |
| (Note 15)         | V <sub>EN</sub> Input                        | $V_{EN} = V_{IN} = 3.6V$                                                                 | 1                                          | 3     |       | 5.5  | μΑ        |
| V <sub>IL</sub>   | Low Input Threshold                          | V <sub>IN</sub> = 1.65V to 3.                                                            | 6V                                         |       |       | 0.4  | V         |
| V <sub>IH</sub>   | High Input Threshold                         | V <sub>IN</sub> = 1.65V to 3.                                                            | 6V                                         |       | 0.95  |      | V         |
| <b>Timing Cha</b> | racteristics                                 | •                                                                                        |                                            |       |       | •    |           |
| T <sub>ON</sub>   | Turn On Time (Note 14)                       | To 95% Level                                                                             | $V_{OUT} \le 2.0V$                         | 100   |       |      |           |
|                   |                                              | $V_{IN(MIN)}$ to 3.6V                                                                    | V <sub>OUT</sub> > 2.0V                    | 140   |       |      | - μs      |
|                   | Line Transient Response IoV <sub>OUT</sub> I | $ T_{rise} = T_{fall} = 30\mu s \text{ (Note 14)} $<br>$ \delta V_{IN} = 600 \text{mV} $ |                                            | 6     |       |      | mV        |
|                   |                                              |                                                                                          |                                            | 0     |       |      | (pk - pk) |
| Transient         | Load Transient Response $ \delta V_{OUT} $   | T <sub>rise</sub> = T <sub>fall</sub> = 1µs                                              | $I_{OUT} = 0 \text{ mA to } 300 \text{mA}$ | 140   |       |      |           |
| Response          |                                              | (Note 14)                                                                                | I <sub>OUT</sub> = 1mA to 300mA            | 110   |       |      | ]         |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 300mA to 1mA            | 80    |       |      |           |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 0mA to 200mA            | 110   |       |      |           |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 1mA to 200mA            | 80    |       |      | mV        |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 200mA to 1mA            | 60    |       |      |           |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 0mA to 150mA            | 100   |       |      |           |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 1mA to 150mA            | 70    |       |      |           |
|                   |                                              |                                                                                          | I <sub>OUT</sub> = 150mA to 1mA            | 50    |       |      |           |
|                   | Overshoot on Start-up                        |                                                                                          |                                            | 0     |       | 2    | %         |
| I <sub>IR</sub>   | In-Rush Current (Note 14)                    |                                                                                          |                                            | 600   |       | 1000 | mA        |

Note 1: Absolute Maximum Ratings are limits beyond which damage can occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

Note 2: All Voltages are with respect to the potential at the GND pin.

Note 3: For further information on these packages please refer to the following application notes, AN-1112 Micro SMD Wafer Level Chip Scale Package.

Note 4: Internal thermal shutdown circuitry protects the device from permanent damage.

Note 5: The human body model is 100pF discharged through a 1.5k $\Omega$  resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.

**Note 6:** The maximum ambient temperature  $(T_{A(max)})$  is dependant on the maximum operating junction temperature  $(T_{J(max-op)} = 125^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D(max)})$ , and the junction to ambient thermal resistance of the part / package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max-op)} - (\theta_{JA} \times P_{D(max)})$ .

Note 7: Junction to ambient thermal resistance is dependant on the application and board layout. In applications where high maximum power dissipation is possible, special care must be paid to thermal dissipation issues in board design.

Note 8: Full details can be found in JESD61-7

**Note 9:** All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production at  $T_J = 25^{\circ}C$  or correlated using Statistical Quality Control methods. Operation over the temperature specification is guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

Note 10: V<sub>IN(MIN)</sub> = V<sub>OUT(NOM)</sub> + 0.5V or 1.65V, whichever is greater. (See post DC/DC convertor example in application information section).

Note 11: Dropout voltage is voltage difference between input and output at which the output voltage drops to 100mV below its nominal value. This parameter is only specified for output voltages above 1.8V.

Note 12: The device maintains the regulated output voltage without a load.

Note 13: Short circuit current is measured with  $V_{OUT}$  pulled to 0V.

Note 14: This electrical specification is guaranteed by design.

Note 15: Enable Pin has an internal  $1.2M\Omega$  typical, resistor connected to GND.

# **Output Capacitor, Recommended Specifications**

|                  | Parameter        |             | nditiono                                       | Тур | Limit |     | Units |
|------------------|------------------|-------------|------------------------------------------------|-----|-------|-----|-------|
|                  | Parameter        |             | Conditions                                     |     | Min   | Max |       |
| C <sub>OUT</sub> | Output Capacitor | Capacitance | V <sub>OUT</sub> ≥ 1.5V                        | 4.7 | 2     |     |       |
|                  | (N               | (Note 16)   | (Note 16) V <sub>OUT</sub> < 1.5V<br>(Note 17) | 2.2 | 1.6   |     | μF    |
|                  |                  | ESR         | •                                              |     | 5     | 500 | mΩ    |

Note 16: The capacitor tolerance should be 30% or better over temperature. The full operating conditions for the application should be considered when selecting a suitable capacitor to ensure that the minimum value of capacitance is always met. Recommended capacitor type is X7R or X5R. (See capacitor section in Applications Hints)

Note 17: On lower voltage options, 2.2µF output capacitor may be used but some degradation in load transient (10-15%) can be expected, compared to a 4.7µF.

**Typical Performance Characteristics.** Unless otherwise specified,  $C_{IN} = 1.0\mu$ F Ceramic,  $C_{OUT} = 4.7\mu$ F Ceramic,  $V_{IN} = V_{OUT(NOM)} + 0.5V$  or 1.8V whichever is greater,  $T_A = 25^{\circ}$ C,  $V_{OUT(NOM)} = 1.5V$ , Shutdown pin is tied to  $V_{IN}$ .





LP3991

LP3991

**Typical Performance Characteristics con't.** Unless otherwise specified,  $C_{IN} = 1.0\mu$ F Ceramic,  $C_{OUT} = 4.7\mu$ F Ceramic,  $V_{IN} = V_{OUT(NOM)} + 0.5V$  or 1.8V whichever is greater,  $T_A = 25^{\circ}$ C,  $V_{OUT(NOM)} = 1.5V$ , Shutdown pin is tied to  $V_{IN}$ .







20110021









20110022

**Typical Performance Characteristics con't.** Unless otherwise specified,  $C_{IN} = 1.0\mu$ F Ceramic,  $C_{OUT} = 4.7\mu$ F Ceramic,  $V_{IN} = V_{OUT(NOM)} + 0.5V$  or 1.8V whichever is greater,  $T_A = 25^{\circ}$ C,  $V_{OUT(NOM)} = 1.5V$ , Shutdown pin is tied to  $V_{IN}$ .



20110028



20110026

## **Application Information**

### **EXTERNAL CAPACITORS**

In common with most regulators, the LP3991 requires external capacitors for regulator stability. The LP3991 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### INPUT CAPACITOR

An input capacitor is required for stability. It is recommended that a  $1.0\mu$ F capacitor be connected between the LP3991 input pin and ground (this capacitance value may be increased without limit).

This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance, temperature, and voltage coefficients must be considered when selecting the capacitor to ensure the capacitance will remain  $\approx$  1.0µF over the entire operating temperature range.

#### **OUTPUT CAPACITOR**

Correct selection of the output capacitor is critical to ensure stable operation in the intended application.

The output capacitor must meet all the requirements specified in the recommended capacitor table over all conditions in the application. these conditions include DC bias, frequency and temperature. Unstable operation will result if the capacitance drops below the minimum specified value.

The LP3991 is designed specifically to work with very small ceramic output capacitors. For voltage options of 1.5V and higher, A 4.7 $\mu$ F ceramic capacitor (dielectric type X7R or X5R) with an ESR between 5m $\Omega$  to 500m $\Omega$ , is suitable in the LP3991 application circuit. However, on lower V<sub>OUT</sub> options a 2.2 $\mu$ F may be employed with only a small increase in load transient.

Other ceramic types such as Y5V and Z5U are less suitable owing to their inferior temperature characteristics. (See section on Capacitor Characteristics).

It is also recommended that the output capacitor is placed within 1cm of the output pin and returned to a clean, low impedance, ground connection.

It is possible to use tantalum or film capacitors at the device output,  $V_{OUT}$ , but these are not as attractive for reasons of size and cost (see the section Capacitor Characteristics).

#### **NO-LOAD STABILITY**

The LP3991 will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.

#### **CAPACITOR CHARACTERISTICS**

The LP3991 is designed to work with ceramic capacitors on the input and output to take advantage of the benefits they offer. For capacitance values around 4.7µF, ceramic capacitors give the circuit designer the best design options in terms of low cost and minimal area.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly dependant on the conditions of operation and capacitor type.

In particular, to ensure stability, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. Capacitance value can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size with smaller sizes giving poorer performance figures in general.



FIGURE 1. Effect of DC bias on Capacitance Value.

As an example Figure 1 shows a typical graph showing a comparison of capacitor case sizes in a Capacitance vs. DC Bias plot. As shown in the graph, as a result of the DC Bias condition, the capacitance value may drop below the minimum capacitance value given in the recommended capacitor table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions as some capacitor sizes (e.g. 0402) may not be suitable in the actual application. Ceramic capacitors have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 4.7µF ceramic capacitor is in the range of  $20m\Omega$  to  $40m\Omega$ , which easily meets the ESR requirement for stability for the LP3991. The temperature performance of ceramic capacitors varies by type. Capacitor type X7R is specified with a tolerance of ±15% over the temperature range -55°C to +125°C. The X5R has a similar tolerance over the reduced temperature range of -55° C to +85°C. Some large value ceramic capacitors (4.7µF) are manufactured with Z5U or Y5V temperature characteristics, which can result in the capacitance dropping by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R or X5R types are recommended in applications where the temperature will change significantly above or below 25° C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1 $\mu$ F to 4.7 $\mu$ F range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

### ENABLE CONTROL

The LP3991 features an active high Enable pin, V<sub>EN</sub>, which turns the device on when pulled high. When not enabled the regulator output is off and the device typically consumes 2nA. If the application does not require the Enable switching feature, the V<sub>EN</sub> pin should be tied to V<sub>IN</sub> to keep the regulator output permanently on.

To ensure proper operation, the signal source used to drive the V<sub>EN</sub> input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under V<sub>IL</sub> and V<sub>IH</sub>.

### micro SMD MOUNTING

The micro SMD package requires specific mounting techniques which are detailed in the National Semiconductor Application Note (AN-1112). Referring to the section *Surface Mount Technology (SMT)* Assenbly Considerations, it should be noted that the pad style which must be used with the 4 pin package is NSMD (non-solder mask defined) type.

For best results during assembly, alignment ordinals on the PCB may be used to facilitate placement of the micro SMD device.

#### micro SMD LIGHT SENSITIVITY

Exposing the micro SMD device to direct sunlight may cause mis-operation of the device. Light sources such as halogen lamps can affect the electrical performance if brought near to the device.

The wavelengths which have most detrimental effect are reds and infra-reds, which means that fluorescent lighting, used inside most buildings will have little effect on performance.



FIGURE 2. LP3991 Used as a Post DC/DC regulator

#### **POST-BUCK REGULATOr**

Linear Post-Regulation can be an effective way to reduce ripple and switching noise from DC/DC convertors while still maintaining a reasonably high overall efficiency.

The LP3991 is particularly suitable for this role due to its low input voltage requirements. In addition, there is often no need for a separate input capacitor for the LP3991 as it can share the output cap of the DC/DC convertor.

Care of PCB layouts involving switching regulators is paramount. In particular, the ground paths for the LDO should be routed separately from the switcher ground and star connected close to the battery. Routing of the switch pin of the DC/DC convertor must be kept short to minimize radiated EMI. A low pass filter such as a ferrite bead or common mode choke on the battery input leads can further reduce radiated EMI.

*Figure 2* shows a typical example using an LM3673, 350mA DC/DC buck regulator with a nominal output of 1.8V and a 1.5V LP3991. The overall efficiency will be greater than 70% over the full Li-Ion battery voltage range. Maximum efficiency is achieved by minimizing the difference between V<sub>IN</sub> and V<sub>OUT</sub> of the LP3991. The LP3991-1.5 will remain in regulation down to an input voltage of 1.65V, so, in this case, a 1.8V buck with 5% tolerance is adequate for all conditions of temperature and load.

LP3991



THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560