









LMK5B33414 SNAS835 - SEPTEMBER 2022

# LMK5B33414 3-DPLL, 3-APLL, 4-IN, 14-OUT Network Synchronizer With BAW VCO for **Ethernet-Based Networking Applications**

#### 1 Features

- Ultra-low jitter BAW VCO based Ethernet clocks
  - 42-fs typical/ 60-fs maximum RMS jitter at 312.5 MHz
  - 47-fs typical/ 65-fs maximum RMS jitter at 156.25 MHz
- 3 high-performance Digital Phase Locked Loops (DPLLs) with paired Analog Phase Locked Loops (APLLs)
  - Programmable DPLL loop bandwidth from 1 mHz to 4 kHz
  - < 1-ppt DCO frequency adjustment step size</li>
- 4 differential or single-ended DPLL inputs
  - 1-Hz (1-PPS) to 800-MHz input frequency
  - Digital holdover and hitless switching
- 14 differential outputs with programmable HSDS/ LVPECL, LVDS and HSCL output formats
  - Up to 18 total frequency outputs when configured with 6 LVCMOS frequency outputs on OUT0 P/N, OUT1 P/N, GPIO1 and GPIO2 and 12 differential outputs
  - 1-Hz (1-PPS) to 1250-MHz output frequency with programmable swing and common mode
  - PCle Gen 1 to 6 compliant
- I<sup>2</sup>C or 3-wire/4-wire SPI interface

# 2 Applications

- Wired networking
  - Inter/Intra DC interconnect
  - Timing card
  - Line card
  - Fixed card (pizza box)
- SyncE (G.8262), SONET/SDH (Stratum 3/3E, G.813, GR-1244, GR-253), IEEE 1588 PTP secondary clock
- Jitter cleaning, wander attenuation and reference clock generation for 56G/112G PAM-4 SerDes
- 100G-800G data center switches, core routers, edge routers, WLAN
- Data center and enterprise computing
  - Smart Network Interface Card (NIC)
- Optical Transport Networks (OTN G.709)
- Broadband fixed line access
- Industrial
  - Test and measurement
  - Medical imaging

## 3 Description

The LMK5B33414 is a high-performance network synchronizer and jitter cleaner designed to meet the stringent requirements of ethernet-based networking applications with < 5-ns timing accuracy (class D).

The network synchronizer integrates three DPLLs to provide hitless switching and jitter attenuation with programmable loop bandwidth and no external loop filters, maximizing flexibility and ease of use. Each DPLL phase locks a paired APLL to a reference input.

APLL3 features ultra high performance PLL with TI's proprietary Bulk Acoustic Wave (BAW) technology and can generate 312.5-MHz output clocks with 42fs typical / 60-fs maximum RMS jitter irrespective of the DPLL reference input frequency and jitter characteristics. APLL2 and APLL1 provide options for a second or third frequency and/or synchronization domain.

Reference validation circuitry monitors the DPLL reference clocks and performs a hitless switch between them upon detecting a switchover event. Zero delay and phase cancellation may be enabled to control the phase relationship from input to outputs.

The device is fully programmable through I<sup>2</sup>C or SPI interface. The onboard EEPROM can be used to customize system start-up clocks. The device also features factory default ROM profiles as fallback options.

#### Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LMK5B33414  | VQFN (64) | 9.00 mm × 9.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



LMK5B33414 Typical System Block Diagram



# **Table of Contents**

| 1 Features1                                         | 8.3 Feature Description                              | 37             |
|-----------------------------------------------------|------------------------------------------------------|----------------|
| 2 Applications1                                     | 8.4 Device Functional Modes6                         |                |
| 3 Description1                                      | 8.5 Programming                                      |                |
| 4 Revision History2                                 | 9 Application and Implementation                     |                |
| 5 Pin Configuration and Functions3                  | 9.1 Application Information7                         | <b>7</b> 6     |
| 6 Specifications6                                   | 9.2 Typical Application7                             |                |
| 6.1 Absolute Maximum Ratings6                       | 9.3 Do's and Don'ts                                  | 36             |
| 6.2 ESD Ratings6                                    | 9.4 Power Supply Recommendations                     | 36             |
| 6.3 Recommended Operating Conditions6               | 9.5 Layout                                           | 37             |
| 6.4 Thermal Information7                            | 10 Device and Documentation Support                  | <b>)</b> 0     |
| 6.5 Electrical Characteristics7                     | 10.1 Device Support                                  | <b>3</b> 0     |
| 6.6 Timing Diagrams16                               | 10.2 Documentation Support                           | <b>3</b> 0     |
| 6.7 Typical Characteristics19                       | 10.3 Receiving Notification of Documentation Updates | <b>3</b> 0     |
| 7 Parameter Measurement Information22               | 10.4 Support Resources                               | <b>)</b> 0     |
| 7.1 Differential Voltage Measurement Terminology 22 | 10.5 Trademarks9                                     | <b>3</b> 0     |
| 7.2 Output Clock Test Configurations23              | 10.6 Glossary9                                       | <b>3</b> 0     |
| 8 Detailed Description25                            | 10.7 Electrostatic Discharge Caution                 | <del>)</del> 0 |
| 8.1 Overview                                        | 11 Mechanical, Packaging, and Orderable              |                |
| 8.2 Functional Block Diagram26                      | Information                                          | <b>)</b> 1     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2022 | *        | Initial Release |



# **5 Pin Configuration and Functions**



Figure 5-1. LMK5B33414 RGC Package 64-Pin VQFN Top View

Table 5-1. LMK5B33414 Pin Functions

| PIN          |     | TYPE <sup>(1)</sup> | DESCRIPTION                         |  |
|--------------|-----|---------------------|-------------------------------------|--|
| NAME         | NO. | I I I E V           | DESCRIPTION                         |  |
| POWER        |     |                     |                                     |  |
| VDDO_0_1     | 1   | Р                   | Power supply for OUT0 and OUT1      |  |
| VDD_APLL1_XO | 8   | Р                   | P Power supply for XO and APLL1     |  |
| VDDO_2_3     | 11  | Р                   | P Power supply for OUT2 and OUT3    |  |
| VDD_APLL2    | 23  | Р                   | P Power supply for APLL2            |  |
| VDDO_4_TO_7  | 28  | Р                   | Power supply for OUT4 to OUT7       |  |
| VDD_IN0      | 33  | Р                   | Power supply for IN0 DPLL reference |  |



## Table 5-1. LMK5B33414 Pin Functions (continued)

| PIN             |     | ->(1)                 |                                                                                                           |  |  |
|-----------------|-----|-----------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| NAME            | NO. | - TYPE <sup>(1)</sup> | DESCRIPTION                                                                                               |  |  |
| VDD_IN1         | 37  | Р                     | Power supply for IN1 DPLL reference                                                                       |  |  |
| VDD_DIG         | 41  | Р                     | Power supply for digital                                                                                  |  |  |
| VDD_IN23        | 44  | Р                     | Power supply for IN2 and IN3 reference inputs                                                             |  |  |
| VDD_APLL3       | 47  | Р                     | Power supply for APLL3                                                                                    |  |  |
| VDDO_8_TO_13    | 55  | Р                     | Power supply for OUT8 to OUT13                                                                            |  |  |
| DAP             | N/A | G                     | Ground                                                                                                    |  |  |
| CORE BLOCKS (2) |     |                       |                                                                                                           |  |  |
| LF1             | 6   | А                     | External loop filter cap for APLL1 (100 nF)                                                               |  |  |
| CAP_APLL1       | 7   | А                     | LDO bypass capacitor for APLL1 VCO (10 µF)                                                                |  |  |
| LF2             | 19  | А                     | External loop filter cap for APLL2 (100 nF)                                                               |  |  |
| CAP3_APLL2      | 20  | Α                     | Internal bias bypass capacitor for APLL2 VCO (10 μF)                                                      |  |  |
| CAP2_APLL2      | 21  | Α                     | Internal bias bypass capacitor for APLL2 VCO (10 μF)                                                      |  |  |
| CAP1_APLL2      | 22  | Α                     | LDO bypass capacitor for APLL2 VCO (10 µF)                                                                |  |  |
| CAP_DIG         | 40  | Α                     | LDO bypass capacitor for Digital Core Logic (100 nF)                                                      |  |  |
| CAP_APLL3       | 48  | Α                     | Internal bias bypass capacitor for APLL3 (10 µF)                                                          |  |  |
| LF3             | 49  | Α                     | External loop filter cap for APLL3 (470 nF)                                                               |  |  |
| INPUT BLOCKS    |     |                       |                                                                                                           |  |  |
| XO              | 9   | I                     | XO/TCXO/OCXO input pin                                                                                    |  |  |
| IN0_P           | 34  | ı                     | F                                                                                                         |  |  |
| INO_N           | 35  | ı                     | First input reference to DPLLx or buffered to OUT0 or OUT1                                                |  |  |
| IN1_N           | 38  | ı                     |                                                                                                           |  |  |
| IN1_P           | 39  | 1                     | Second input reference to DPLLx or buffered to OUT0 or OUT1                                               |  |  |
| IN2_P           | 42  | ı                     |                                                                                                           |  |  |
| IN2_N           | 43  | ı                     | Third input reference to DPLLx or buffered to OUT0 or OUT1.                                               |  |  |
| IN3_N           | 45  | ı                     | 5 4 1 4 6 4 BBU 4 6 4 BUT OUT                                                                             |  |  |
| IN3_P           | 46  | ı                     | Fourth input reference to DPLLx or buffered to OUT0 or OUT1                                               |  |  |
| OUTPUT BLOCKS   |     |                       |                                                                                                           |  |  |
| OUT0_P          | 2   | 0                     | Clock Output 0. Sources from all DPLL references, XO, all VCO post-dividers.                              |  |  |
| OUT0_N          | 3   | 0                     | Supports 1-PPS output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL, 1.8-V LVCMOS, or 2.65-V LVCMOS. |  |  |
| OUT1_N          | 4   | 0                     | Clock Output 1. Sources from all DPLL references, XO, all VCO post-dividers.                              |  |  |
| OUT1_P          | 5   | 0                     | Supports 1-PPS output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL, 1.8-V LVCMOS, or 2.65-V LVCMOS. |  |  |
| OUT2_P          | 12  | 0                     | Clock Output 2. Sources from APLL1, APLL2 and APLL3. No 1-PPS output.                                     |  |  |
| OUT2_N          | 13  | 0                     | Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                                                        |  |  |
| OUT3_N          | 14  | 0                     | Clock Output 3. Sources from same output mux as OUT2 from APLL1, APLL2                                    |  |  |
| OUT3_P          | 15  | 0                     | or APLL3. No 1-PPS output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL                              |  |  |
| OUT5_P          | 24  | 0                     | Clock Output 5. Sources from APLL2 and APLL3. Capable of supporting 1-PPS                                 |  |  |
| OUT5_N          | 25  | 0                     | or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                                      |  |  |
| OUT4_N          | 26  | 0                     | Clock Output 4. Sources from APLL2 and APLL3. Capable of supporting 1-PPS                                 |  |  |
| OUT4_P          | 27  | 0                     | or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                                      |  |  |
| OUT6_P          | 29  | 0                     | Clock Output 6. Sources from APLL2 and APLL3. Capable of supporting 1-PPS                                 |  |  |
| OUT6_N          | 30  | 0                     | or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                                      |  |  |
| OUT7_N          | 31  | 0                     | Clock Output 7. Sources from APLL2 and APLL3. Supports 1-PPS output.                                      |  |  |
| OUT7_P          | 32  | 0                     | Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                                                        |  |  |

Table 5-1. LMK5B33414 Pin Functions (continued)

| PIN                                          |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                     |  |  |
|----------------------------------------------|-----|---------------------|-------------------------------------------------------------------------------------------------|--|--|
| NAME                                         | NO. | IYPE(')             | DESCRIPTION                                                                                     |  |  |
| OUT8_P                                       | 51  | 0                   | Clock Output 8. Sources from APLL2 and APLL3. Capable of supporting 1-PPS                       |  |  |
| OUT8_N                                       | 52  | 0                   | or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                            |  |  |
| NAME         NO.           OUT8_P         51 |     | 0                   | Clock Output 9. Sources from APLL2 and APLL3. Capable of supporting 1-PPS                       |  |  |
| OUT9_P                                       | 54  | 0                   | or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL                             |  |  |
| OUT10_P                                      | 56  | 0                   | Clock Output 10. Sources from APLL2 and APLL3. Capable of supporting 1-                         |  |  |
| OUT10_N                                      | 57  | 0                   | PPS or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL                         |  |  |
| OUT11_N                                      | 58  | 0                   | Clock Output 11. Sources from APLL2 and APLL3. Capable of supporting 1-                         |  |  |
| OUT11_P                                      | 59  | 0                   | PPS or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                        |  |  |
| OUT12_P                                      | 60  | 0                   | Clock Output 12. Sources from APLL2 and APLL3. Capable of supporting 1-                         |  |  |
| OUT12_N                                      | 61  | 0                   | PPS or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                        |  |  |
| OUT13_N                                      | 62  | 0                   | Clock Output 13. Sources from APLL2 and APLL3. Capable of supporting 1-                         |  |  |
| OUT13_P                                      | 63  | 0                   | PPS or SYSREF output. Programmable formats: AC-LVPECL, HSDS, LVDS, HCSL.                        |  |  |
| LOGIC CONTROL/STAT                           | US  |                     |                                                                                                 |  |  |
| GPIO2 <sup>(3)</sup>                         | 10  | I/O, S              | POR: ROM page select Normal Operation: GPIO input or output (see description)                   |  |  |
| SDIO <sup>(4)</sup>                          | 16  | I/O                 | SPI or I <sup>2</sup> C Data (SDA)                                                              |  |  |
| SCK <sup>(4)</sup>                           | 17  | I                   | SPI or I <sup>2</sup> C Clock (SCL)                                                             |  |  |
| SCS_ADD <sup>(3)</sup>                       | 18  | I, S                | SPI Chip Select (2-state) or POR: I <sup>2</sup> C address select, LSB (3-state)                |  |  |
| PD#                                          | 36  | I                   | Device power down (Active low), internal 200-k $\Omega$ pullup to $V_{CC}$                      |  |  |
| GPIO0 <sup>(3)</sup>                         | 50  | I/O, S              | POR: ROM page select<br>Normal Operation: GPIO input or output (see description)                |  |  |
| GPIO1 <sup>(3)</sup>                         | 64  | I/O, S              | POR: I <sup>2</sup> C or SPI select<br>Normal Operation: GPIO input or output (see description) |  |  |

- (1) P = Power, G = Ground, I = Input, O = Output, I/O = Input or Output, A = Analog, S = Configuration.
- (2) Do not apply external stimulus to core pins. These performance critical pins are not designed to meet normal latch up testing compliance levels. For best filtering performance, capacitors should be placed close to the IC.
- (3) When 3 level mode is enabled during power supply ramp or when PD# is LOW: internal voltage divider of 555 kΩ to V<sub>CC</sub> and 201 kΩ to GND. When 2 level input mode is enabled: internal 408-kΩ pulldown to GND.
- (4)  $670-k\Omega$  pullup to internal 2.6-V LDO.



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                                | MIN  | MAX      | UNIT |
|------------------------|------------------------------------------------|------|----------|------|
| VDD <sup>(2)</sup>     | Core supply voltages                           | -0.3 | 3.6      | V    |
| VDDO <sup>(3)</sup>    | Output supply voltages                         | -0.3 | 3.6      | V    |
| V <sub>IN</sub>        | Input voltage range for clock and logic inputs | -0.3 | VDD+0.3  | V    |
| V <sub>OUT_LOGIC</sub> | Output voltage range for logic outputs         | -0.3 | VDD+0.3  | V    |
| V <sub>OUT</sub>       | Output voltage range for clock outputs         | -0.3 | VDDO+0.3 | V    |
| T <sub>j</sub>         | Junction temperature                           |      | 150      | °C   |
| T <sub>stg</sub>       | Storage temperature range                      | -65  | 150      | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) VDD refers to all core supply pins or voltages. All VDD core supplies should be powered-on before the PD# is pulled high to trigger the internal power-on reset (POR).
- (3) VDDO refers to all output supply pins or voltages. VDDO\_x refers to the output supply for a specific output channel, where x denotes the channel index.

## 6.2 ESD Ratings

|                    |               |                                                                                          | VALUE | UNIT |
|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
|                    | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

|                        |                                                                | MIN   | NOM | MAX   | UNIT |
|------------------------|----------------------------------------------------------------|-------|-----|-------|------|
| VDD <sup>(1)</sup>     | Core supply voltages                                           | 3.135 | 3.3 | 3.465 | V    |
| VDDO_x <sup>(2)</sup>  | Output supply voltages <sup>(3)</sup>                          | 3.135 | 3.3 | 3.465 | V    |
| VDD <sub>OD</sub>      | Output voltage range for open drain outputs                    | 1.71  |     | 3.465 | V    |
| T <sub>J</sub>         | Junction temperature                                           |       |     | 135   | °C   |
| T <sub>CONT-LOCK</sub> | Continuous lock over temperature - no VCO recalibration needed |       |     | 125   | °C   |
| t <sub>VDD</sub>       | Power supply ramp time <sup>(4)</sup>                          | 0.01  |     | 100   | ms   |

- (1) VDD refers to all core supply pins or voltages. All VDD core supplies should be powered-on before internal power-on reset (POR).
- (2) VDDO refers to all output supply pins or voltages. VDDO\_x refers to the output supply for a specific output channel, where x denotes the channel index.
- (3) CMOS output voltage levels are determined by internal programming of the CMOS output LDO to support either 1.8 V or 2.65 V.
- (4) Time for VDD to ramp monotonically above 2.7 V for proper internal power-on reset. For slower or non-monotonic VDD ramp, hold PD# low until after VDD voltages are valid.



### **6.4 Thermal Information**

|                       |                                              | LMK5B33xxx |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup> (2) (3)        | RGC (VQFN) | UNIT |
|                       |                                              | 64 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 21.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 11.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 6.5        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.8        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 6.3        | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
- The thermal information is based on a 10-layer 200 mm x 250 mm board with 49 thermal vias (7 x 7 pattern, 0.3 mm holes).  $\Psi_{JB}$  can allow the system designer to measure the board temperature ( $T_{PCB}$ ) with a fine-gauge thermocouple and back-calculate the device junction temperature,  $T_J = T_{PCB} + (\Psi_{JB} \text{ x Power})$ . Measurement of  $\Psi_{JB}$  is defined by JESD51-6.

### 6.5 Electrical Characteristics

|                          | PARAMETER                                                   | TEST CONDITIONS                                                                                                                              | MIN | TYP  | MAX  | UNIT |
|--------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Current Cons             | umption Characteristics                                     |                                                                                                                                              |     |      |      |      |
|                          |                                                             | 312.5 MHz from OUT0 to OUT13<br>LVDS outputs, APLL3 post-divider =<br>8, channel dividers bypassed, DPLL1/2<br>and APLL1/2 disabled.         |     | 710  | 800  | mA   |
| I <sub>DD_TOT</sub>      | Total current consumption with specified configuration      | ROM page 6, 312.5 MHz from OUT0 to OUT13, HSDS outputs, channel dividers enabled , APLL3 post divider bypassed, DPLL1/2 and APLL1/2 disabled |     | 980  | 1090 | mA   |
|                          |                                                             | ROM page 0, APLL1/2/3 enabled                                                                                                                |     | 1275 | 1410 | mA   |
| $I_{DD-XO}$              | XO input current consumption                                | XO                                                                                                                                           |     | 3.5  |      | mA   |
| I <sub>DD-XO2X</sub>     | Current consumption per XO doubler                          | XO doubler <sup>(1)</sup>                                                                                                                    |     | 0.3  |      | mA   |
| I <sub>DD-INX</sub>      | Core current consumption per block                          | IN2 and IN3                                                                                                                                  |     | 5    |      | mA   |
| I <sub>DD-DPLL</sub>     | Current consumption per DPLL                                | DPLL <sup>(2)</sup>                                                                                                                          |     | 55   |      | mA   |
| I <sub>DD-APLL1</sub>    | APLL1 current consumption                                   | APLL1                                                                                                                                        |     | 90   |      | mA   |
| I <sub>DD-APLL2</sub>    | APLL2 current consumption                                   | APLL2                                                                                                                                        |     | 160  |      | mA   |
| I <sub>DD-APLL3</sub>    | APLL3 current consumption                                   | APLL3                                                                                                                                        |     | 120  |      | mA   |
| I <sub>DD-ANA</sub>      | Analog bias current consumption                             | Analog circuitry from VDD_APLL1_XO supply pin. Always on when device is enabled.                                                             |     | 42   |      | mA   |
| I <sub>DD-DIG</sub>      | Digital control current consumption                         | Digital control circuitry from VDD_DIG supply pin., Always on when device is enabled.                                                        |     | 34   |      | mA   |
| I <sub>DDO-CHDIV</sub>   | Current consumption per channel divider block               | 12-bit channel divider                                                                                                                       |     | 20   |      | mA   |
| I <sub>DDO-1PPSDIV</sub> | Current consumption per 1-PPS/<br>SYSREF divider block      | 20-bit 1-PPS/SYSREF divider                                                                                                                  |     | 12   |      | mA   |
| I <sub>DDO-DELAY</sub>   | Current consumption per 1-PPS/<br>SYSREF analog delay block | Analog delay function enabled                                                                                                                |     | 10   |      | mA   |



|                         | PARAMETER                                  | TEST CONDITIONS                                                                                               | MIN     | TYP  | MAX       | UNIT            |
|-------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------|------|-----------|-----------------|
|                         |                                            | HSDS buffer (VCM level = s1, $I_{out}$ = 4 mA, 100- $\Omega$ termination)                                     |         | 19   |           | mA              |
| I <sub>DDO-HSDS</sub>   | HSDS current consumption per output driver | HSDS buffer (VCM level = s1, l <sub>out</sub> = 7 mA, 100-Ω termination)                                      |         | 22   |           | mA              |
|                         |                                            | HSDS buffer (VCM level = s1, $I_{out}$ = 10 mA, 100-Ω termination)                                            |         | 25   |           | mA              |
| I <sub>DDO-HCSL</sub>   | HCSL current consumption per output driver | HCSL output (50- $\Omega$ termination per side)                                                               |         | 30.5 |           | mA              |
| I <sub>DD_PD</sub>      | Power-down current consumption             | Device powered-down, PD# = LOW                                                                                | ·       | 90   | 110       | mA              |
| Reference Inp           | out Characteristics (INx)                  |                                                                                                               |         |      |           |                 |
| f                       | INV fraguancy range                        | Single-ended input                                                                                            | 0.5     |      | 200e6     | Hz              |
| f <sub>IN</sub>         | INx frequency range                        | Differential input                                                                                            | 5       |      | 800       | ПZ              |
| V <sub>IH</sub>         | Single-ended input high voltage            | DC(3)                                                                                                         | 1.2     | ١    | /DD + 0.3 | V               |
| V <sub>IL</sub>         | Single-ended input low voltage             | DC-coupled input mode (3)                                                                                     |         |      | 0.5       | V               |
| V <sub>IN-SE-PP</sub>   | Single-ended input voltage swing           | AC-coupled input mode (4)                                                                                     | 0.4     |      | 2         | V <sub>pp</sub> |
| V <sub>IN-DIFF-PP</sub> | Differential input voltage swing           | AC- or DC- coupled input (5)                                                                                  | 0.4     |      | 2         | V <sub>pp</sub> |
| V <sub>ICM</sub>        | Input Common Mode                          | DC- coupled differential input <sup>(6)</sup>                                                                 | 0.1     |      | 2         | V               |
|                         |                                            | Single-ended input                                                                                            | 0.2     | 0.5  |           | V/ns            |
| dV/dt                   | Input slew rate                            | Differential input                                                                                            | 0.2     | 0.5  |           | V/ns            |
| IDC                     | Input Clock Duty Cycle                     | Non 1-PPS signal                                                                                              | 40      |      | 60        | %               |
| t <sub>PULSE-1PPS</sub> | 1-PPS pulse width for input                | 1-PPS or pulsed signal                                                                                        | 100     |      |           | ns              |
| I <sub>IN-DC</sub>      | DC input leakage current                   | Single pin INx_P or INx_N, 50-Ω and 100-Ω internal terminations disabled, AC coupled mode enabled or disabled | -350    |      | 350       | μА              |
| C <sub>IN</sub>         | Input capacitance                          | Single-ended, each pin                                                                                        |         | 2    |           | pF              |
| XO/TCXO Inp             | ut Characteristics (XO)                    |                                                                                                               |         |      | '         |                 |
| f <sub>CLK</sub>        | XO input frequency range <sup>(7)</sup>    |                                                                                                               | 10      |      | 156.25    | MHz             |
| V <sub>IH</sub>         | LVCMOS Input high voltage                  | 50 11: (8)                                                                                                    | 1.4     | \    | /DD + 0.3 | V               |
| V <sub>IL</sub>         | LVCMOS Input low voltage                   | DC-coupled input mode <sup>(8)</sup>                                                                          |         |      | 0.8       | V               |
| V <sub>IN-SE</sub>      | Single-ended input voltage swing           | AC-coupled input mode (9)                                                                                     | 0.4     | \    | /DD + 0.3 | $V_{pp}$        |
| dV/dt                   | Input slew rate                            |                                                                                                               | 0.2     | 0.5  |           | V/ns            |
| IDC                     | Input duty cycle                           |                                                                                                               | 40      |      | 60        | %               |
| I <sub>IN-DC</sub>      | DC Input leakage current                   | Single pin XO_P, 50-Ω and 100-Ω internal terminations disabled                                                | -350    |      | 350       | μA              |
| C <sub>IN</sub>         | Input capacitance on each pin              |                                                                                                               |         | 1    |           | pF              |
| C <sub>EXT</sub>        | External AC coupling cap                   |                                                                                                               |         | 10   |           | nF              |
|                         | naracteristics                             |                                                                                                               |         |      | I         |                 |
|                         |                                            | APLL3 Fractional feedback divider                                                                             |         |      | 110       | MHz             |
| f <sub>PFD</sub>        | PFD frequency range                        | APLL1, APLL2 Fractional feedback divider                                                                      |         |      | 125       | MHz             |
| f <sub>VCO1</sub>       | VCO1 Frequency range                       |                                                                                                               | 4800    |      | 5350      | MHz             |
| f <sub>VCO2</sub>       | VCO2 Frequency range                       |                                                                                                               | 5595    |      | 5950      | MHz             |
| f <sub>VCO3</sub>       | VCO3 Frequency range                       |                                                                                                               | 2499.75 | 2500 | 2500.25   | MHz             |
| t <sub>APLL1-LOCK</sub> | APLL1 lock time                            | Time between soft or hard reset and stable APLL1 output.                                                      |         | 20   | 35        | ms              |
| t <sub>APLL2-LOCK</sub> | APLL2 lock time                            | Time between soft or hard reset and stable APLL2 output.                                                      |         | 350  | 460       | ms              |
| t <sub>APLL3-LOCK</sub> | APLL3 lock time.                           | Time between soft or hard reset and stable APLL3 output.                                                      |         | 12.5 | 13        | ms              |



|                                | PARAMETER                  | TEST CONDITIONS                                                                                                                   | MIN   | TYP                                     | MAX   | UNIT |
|--------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------|-------|------|
| HSDS Outpu                     | t Characteristics (OUTx)   |                                                                                                                                   |       |                                         |       |      |
| f <sub>out</sub>               | Output frequency range     |                                                                                                                                   | 1E-6  |                                         | 1250  | MHz  |
| V <sub>OUT-DIFF</sub>          | Differential output swing  |                                                                                                                                   |       | 2×V <sub>OD-</sub><br>HSDS              |       | mVpp |
|                                |                            | f <sub>out</sub> < 100 MHz, I <sub>out</sub> = 4 mA                                                                               | 350   | 400                                     | 440   | mV   |
|                                |                            | f <sub>out</sub> < 100 MHz, I <sub>out</sub> = 7 mA                                                                               | 625   | 700                                     | 750   | mV   |
|                                |                            | f <sub>out</sub> < 100 MHz, I <sub>out</sub> = 10 mA                                                                              | 900   | 975                                     | 1050  | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 4 mA                                                                     | 335   | 400                                     | 445   | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 5 mA                                                                     | 425   | 500                                     | 575   | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 6 mA                                                                     | 510   | 600                                     | 690   | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 7 mA                                                                     | 595   | 700                                     | 805   | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 8 mA                                                                     | 680   | 800                                     | 920   | mV   |
| $V_{OD	ext{-}HSDS}$            | HSDS output voltage swing  | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 9 mA                                                                     | 765   | 900                                     | 1035  | mV   |
|                                |                            | 100 MHz ≤ f <sub>out</sub> ≤ 325 MHz, I <sub>out</sub> = 10 mA                                                                    | 850   | 1000                                    | 1150  | mV   |
|                                |                            | 325 MHz < f <sub>out</sub> ≤ 800 MHz, I <sub>out</sub> = 4 mA                                                                     | 300   | 350                                     | 400   | mV   |
|                                |                            | 325 MHz < f <sub>out</sub> ≤ 800 MHz, I <sub>out</sub> = 7 mA                                                                     | 580   | 640                                     | 700   | mV   |
|                                |                            | 325 MHz < f <sub>out</sub> ≤ 800 MHz, I <sub>out</sub> = 10 mA                                                                    | 800   | 865                                     | 940   | mV   |
|                                |                            | 800 MHz < f <sub>out</sub> ≤ 1250 MHz, I <sub>out</sub> = 4 mA                                                                    | 235   | 320                                     | 400   | mV   |
|                                |                            | 800 MHz < f <sub>out</sub> ≤ 1250 MHz, I <sub>out</sub> = 7 mA                                                                    | 480   | 625                                     | 740   | mV   |
|                                |                            | 800 MHz < f <sub>out</sub> ≤ 1250 MHz, I <sub>out</sub> = 10 mA                                                                   | 600   | 800                                     | 1000  | mV   |
| / <sub>OH</sub>                | Output voltage high        |                                                                                                                                   | \     | / <sub>OL</sub> + V <sub>OD</sub>       |       | mVpp |
|                                | Outrout walte as I am      | VCM level = s1                                                                                                                    | 50    | 150                                     | 250   | mV   |
| / <sub>OL</sub>                | Output voltage low         | VCM level = s2+3                                                                                                                  | 300   | 470                                     | 720   | mV   |
|                                |                            | VCM level = s1 or s2+3                                                                                                            |       | V <sub>OL</sub> +<br>V <sub>OD</sub> /2 |       | V    |
| V <sub>CM</sub>                | Output common mode voltage | VCM level = s2, I <sub>out</sub> = 4 mA                                                                                           | 0.6   | 0.7                                     | 0.8   | V    |
|                                |                            | VCM level = s3, I <sub>out</sub> = 4 mA                                                                                           | 1.125 | 1.25                                    | 1.375 | V    |
|                                | Output skew (13)           | Same APLL, same post divider and channel divider values, same bank                                                                |       |                                         | 50    | ps   |
| SKEW                           | Output skew V              | Same APLL, same post divider and channel divider values, between banks                                                            |       |                                         | 80    | ps   |
|                                |                            | f <sub>OUT</sub> < 100 MHz, 20% to 80%,<br>OUT_x_CAP_EN = 0, C <sub>L</sub> = 2 pF                                                | 200   | 250                                     | 350   | ps   |
|                                |                            | 100 MHz $\leq$ f <sub>OUT</sub> $\leq$ 325 MHz, 20% to 80%, I <sub>out</sub> $\geq$ 8 mA, OUT_x_CAP_EN = 0, C <sub>L</sub> = 2 pF | 165   | 225                                     | 260   | ps   |
| t <sub>R</sub> /t <sub>F</sub> | Rise/Fall time             | 100 MHz $\leq$ f <sub>OUT</sub> $\leq$ 325 MHz, 20% to 80%, OUT_x_CAP_EN = 0, C <sub>L</sub> = 2 pF                               | 175   | 230                                     | 300   | ps   |
|                                |                            | 325 MHz < $f_{OUT} \le 800$ MHz, 20% to 80%, OUT_x_CAP_EN = 0, C <sub>L</sub> = 2 pF                                              | 150   | 215                                     | 285   | ps   |
|                                |                            | 800 MHz < $f_{OUT} \le 1250$ MHz, 20% to 80%, OUT_x_CAP_EN = 0, $C_L = 2$ pF                                                      | 120   | 205                                     | 250   | ps   |
| ODC                            | Output duty cycle          |                                                                                                                                   | 48    |                                         | 52    | %    |
| HCSL Outpu                     | t Characteristics (OUTx)   |                                                                                                                                   |       |                                         |       |      |
| <sup>f</sup> оит               | Output frequency range     | HSCL output mode                                                                                                                  | 25    | 100                                     | 400   | MHz  |
| V <sub>OL</sub>                | Output voltage low         |                                                                                                                                   | -150  | 0                                       | 150   | mV   |
| V <sub>OH</sub>                | Output voltage high        |                                                                                                                                   | 600   | 750                                     | 900   | mV   |
| VMIN                           | Output voltage minimum     | Including undershoot                                                                                                              | -300  | 0                                       | 150   | mV   |



|                                | PARAMETER                                               | TEST CONDITIONS                                                                                                                             | MIN  | TYP  | MAX  | UNIT   |
|--------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| VMAX                           | Output voltage maximum                                  | Including overshoot                                                                                                                         | 600  | 750  | 1150 | mV     |
| dV/dt                          | Differential output slew rate                           | ±150 mV around center point, OUT_x_CAP_EN = 1, C <sub>L</sub> = 2 pF                                                                        | 2    |      | 4    | V/ns   |
| dV/dt                          | Differential output slew rate                           | ±150 mV around center point,OUT_x_CAP_EN = 0, C <sub>L</sub> = 2 pF                                                                         | 3    |      | 5    | V/ns   |
|                                | Output skew (13)                                        | Same APLL, same post divider and channel divider values, same bank                                                                          |      |      | 50   | ps     |
| t <sub>SKEW</sub>              | Output skew (197                                        | Same APLL, same post divider and channel divider values, between banks                                                                      |      |      | 80   | ps     |
| V <sub>CROSS</sub>             | Absolute voltage crossing point                         | f <sub>OUT</sub> = 100 MHz                                                                                                                  | 300  |      | 500  | mV     |
| ΔV <sub>CROSS</sub>            | Voltage crossing point variation                        | f <sub>OUT</sub> = 100 MHz                                                                                                                  |      |      | 75   | mV     |
| ODC                            | Output duty cycle                                       |                                                                                                                                             | 45   |      | 55   | %      |
| 1.8-V LVCMC                    | OS Output Characteristics (OUT0/1)                      |                                                                                                                                             |      |      | '    |        |
| f <sub>OUT</sub>               | Output frequency range                                  |                                                                                                                                             | 1E-6 |      | 200  | MHz    |
| V <sub>OH</sub>                | Output high voltage                                     | I <sub>OH</sub> = -2 mA                                                                                                                     | 1.5  |      |      | V      |
| V <sub>OL</sub>                | Output low voltage                                      | I <sub>OL</sub> = 2 mA                                                                                                                      |      |      | 0.2  | V      |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                   | 20% to 80%                                                                                                                                  |      | 150  |      | ps     |
| t <sub>sk</sub>                | Output-to-output skew                                   | OUT0_P, OUT0_N, OUT1_P, OUT1_N with same polarity, same APLL post divider and output divider values. Same polarity and output type (LVCMOS) |      |      | 60   | ps     |
|                                |                                                         | Same APLL, same post divider and output divider values. Skew between LVCMOS and differential outputs                                        | 0.7  | 1    | 1.3  | ns     |
| ODC                            | Output duty cycle                                       |                                                                                                                                             | 45   |      | 55   | %      |
| R <sub>OUT</sub>               | Output impedance                                        |                                                                                                                                             | 54   | 64   | 75   | Ω      |
| 2.65-V LVCM                    | OS Output Characteristics (OUT0/1                       | )                                                                                                                                           |      |      |      |        |
| f <sub>OUT</sub>               | Output frequency range                                  |                                                                                                                                             | 1E-6 |      | 200  | MHz    |
| V <sub>OH</sub>                | Output high voltage                                     | I <sub>OH</sub> = -2 mA                                                                                                                     | 2.3  |      |      | V      |
| V <sub>OL</sub>                | Output low voltage                                      | I <sub>OL</sub> = 2 mA                                                                                                                      |      |      | 0.2  | V      |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                   | 20% to 80%                                                                                                                                  |      | 150  |      | ps     |
| t <sub>sk</sub>                | Output-to-output skew                                   | OUT_P, OUT0_N, OUT1_P, OUT1_N with same polarity, same APLL post divider and output divider values. Same polarity and output type (LVCMOS)  |      |      | 60   | ps     |
|                                |                                                         | Same APLL, same post divider and output divider values. Skew between LVCMOS and differential outputs                                        | 0.7  | 1.0  | 1.3  | ns     |
| PN <sub>FLOOR</sub>            | Output phase noise floor (f <sub>OFFSET</sub> > 10 MHz) | 25 MHz                                                                                                                                      |      | -155 |      | dBc/Hz |
| ODC                            | Output duty cycle                                       |                                                                                                                                             | 45   |      | 55   | %      |
| R <sub>OUT</sub>               | Output impedance                                        |                                                                                                                                             | 40   | 50   | 65   | Ω      |
| 3.3-V LVCMC                    | S GPIO Clock Output Characteristi                       | cs (GPIO0/1/2)                                                                                                                              |      |      |      |        |
| f <sub>out</sub>               | Maximum output frequency                                | GPIO1, GPIO2                                                                                                                                |      |      | 25   | MHz    |
| V <sub>OH</sub>                | Output high voltage                                     | I <sub>OH</sub> = 2 mA                                                                                                                      | 2.4  |      |      | V      |
| V <sub>OL</sub>                | Output low voltage                                      | I <sub>OL</sub> = 2 mA                                                                                                                      |      |      | 0.4  | V      |
| I <sub>IH</sub>                | Input high current                                      | $V_{IN} = V_{DD}$                                                                                                                           |      |      | 100  | μA     |
| I <sub>IL</sub>                | Output low current                                      | V <sub>IN</sub> = 0V                                                                                                                        | -100 |      |      | μA     |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                   | 20% to 80%, 1 kΩ to GND                                                                                                                     | 0.5  | 1.3  | 2.6  | ns     |



|                     | PARAMETER                                                   | TEST CONDITIONS                                                                                                                                                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>SK</sub>     | Output-to-output skew                                       | GPIO1, GPIO2 output skew compared to OUT0_P, OUT0_N, OUT1_P, OUT1_N CMOS outputs. GPIOx_SEL = 115 fout = 100 kHz                                                                                                                                                                                               |     | 7.5 | 11  | ns   |
| ODC                 | Output duty cycle                                           |                                                                                                                                                                                                                                                                                                                | 45  |     | 55  | %    |
| R <sub>OUT</sub>    | Output impedance                                            |                                                                                                                                                                                                                                                                                                                | 35  | 42  | 50  | Ω    |
| PLL Output          | Clock Noise Characteristics                                 |                                                                                                                                                                                                                                                                                                                |     |     |     |      |
|                     |                                                             | XO = 48 MHz, fout = 1250 MHz, post divider P1 <sub>APLL3</sub> = 2, HSDS output VOD ≥ 800 mV (10)                                                                                                                                                                                                              |     | 33  | 45  | fs   |
|                     |                                                             | XO = 48 MHz, fout = 625 MHz, post divider P1 <sub>APLL3</sub> = 4, HSDS output VOD ≥ 800 mV <sup>(10)</sup>                                                                                                                                                                                                    |     | 35  | 50  | fs   |
|                     |                                                             | XO = 48 MHz, fout = 500 MHz, post<br>divider P1 <sub>APLL3</sub> = 5, HSDS output<br>VOD ≥ 800 mV $^{(10)}$                                                                                                                                                                                                    |     | 37  | 50  | fs   |
|                     |                                                             | XO = 48 MHz, fout = 312.5 MHz, post<br>divider P1 <sub>APLL3</sub> = 8, HSDS output<br>VOD ≥ 800 mV $^{(10)}$                                                                                                                                                                                                  |     | 42  | 60  | fs   |
| RJ <sub>APLL3</sub> | 12 kHz to 20 MHz integrated RMS jitter for APLL3 outputs    | XO = 48 MHz, fout = 156.25 MHz, post<br>divider P1 <sub>APLL3</sub> = 16, HSDS output<br>VOD ≥ 800 mV $^{(10)}$                                                                                                                                                                                                |     | 47  | 65  | fs   |
|                     |                                                             | XO = 48 MHz, fout = 312.5<br>MHz, bypass post divider P1 <sub>APLL3</sub> = 1,<br>HSDS output VOD ≥ 800 mV (11)                                                                                                                                                                                                |     | 47  | 65  | fs   |
|                     |                                                             | XO = 48 MHz, fout = 156.25<br>MHz, bypass post divider P1 <sub>APLL3</sub> = 1,<br>HSDS output VOD ≥ 800 mV <sup>(11)</sup>                                                                                                                                                                                    |     | 55  | 73  | fs   |
|                     |                                                             | XO = 48 MHz, f <sub>out</sub> = 312.5 MHz, HSDS output, all VOD levels                                                                                                                                                                                                                                         |     | 50  | 80  | fs   |
|                     |                                                             | XO = 48 MHz, f <sub>out</sub> = 156.25 MHz,<br>HSDS output, all VOD levels                                                                                                                                                                                                                                     |     | 60  | 90  | fs   |
| RJ <sub>APLL2</sub> |                                                             | XO = 48 MHz, $f_{out}$ = 153.6 MHz (VCO2 = 5836.8 MHz), 155.52 MHz (VCO2 = 5598.72 MHz), 174.703084 MHz (VCO2 = 5765.2 MHz) or 184.32 MHz (VCO2 = 5898.24 MHz) from APLL2. HSDS output , VOD ≥ 800 mV from OUT4, OUT5, OUT6 and OUT7 or OUT2 and OUT3. 156.25 MHz from APLL3 output in all other output banks. |     | 110 | 150 | fs   |
|                     | 12 kHz to 20 MHz integrated<br>RMS jitter for APLL2 outputs | XO = 48 MHz, f <sub>out</sub> = 161.1328125<br>MHz or 322.265625 MHz (VCO2 =<br>5800.78125 MHz), or 212.5 MHz<br>(VCO2 = 5950 MHz) from APLL2.<br>HSDS output , VOD ≥ 800 mV<br>from OUT4, OUT5, OUT6 and OUT7.<br>156.25 MHz from APLL3 output in all<br>other output banks.                                  |     | 110 | 150 | fs   |
|                     |                                                             | XO = 48 MHz, f <sub>out</sub> = 245.76 MHz or 122.88 MHz (VCO2 = 5898.24 MHz) from APLL2. HSDS output , VOD ≥ 800 mV from OUT4, OUT5, OUT6 and OUT7 or OUT2 and OUT3. 156.25 MHz from APLL3 output in all other output banks.                                                                                  |     | 110 | 150 | fs   |
| RJ <sub>APLL1</sub> | 12 kHz to 20 MHz integrated RMS jitter for APLL1 outputs    | XO = 48 MHz, fout ≥ 100 MHz, HSDS output buffer VOD ≥ 800 mV                                                                                                                                                                                                                                                   |     | 200 | 300 | fs   |



| Over Recomme                     | ended Operating Conditions (un                     | less otherwise noted)                                                                                                |       |      |      |        |
|----------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|------|------|--------|
|                                  | PARAMETER                                          | TEST CONDITIONS                                                                                                      | MIN   | TYP  | MAX  | UNIT   |
| PSNR <sub>VDDO_0_1</sub>         | Power supply noise rejection VDD_0_1               | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -105 |      | dBc    |
| PSNR <sub>VDDO_2_3</sub>         | Power supply noise rejection VDD_2_3               | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -105 |      | dBc    |
| PSNR <sub>VDDO_4_7</sub>         | Power supply noise rejection VDDO_4_7              | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -110 |      | dBc    |
| PSNR <sub>VDDO_8_13</sub>        | Power supply noise rejection VDDO_8_13             | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -110 |      | dBc    |
| PSNR <sub>VDD_APLL1</sub><br>_xo | Power supply noise rejection VDD_APLL1_XO          | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -100 |      | dBc    |
| PSNR <sub>VDD_APLL2</sub>        | Power supply noise rejection VDD_APLL2             | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -105 |      | dBc    |
| PSNR <sub>VDD_APLL3</sub>        | Power supply noise rejection VDD_APLL3             | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -105 |      | dBc    |
| PSNR <sub>VDD_DIG</sub>          | Power supply noise rejection VDD_DIG               | Vcc = 3.3V, V <sub>N</sub> = 50 mVpp, HSDS,<br>LVDS or LVPECL outputs. (12)                                          |       | -120 |      | dBc    |
| PCIe Jitter Cha                  | racteristics                                       |                                                                                                                      |       |      |      |        |
| J <sub>PCIE-Gen1-CC</sub>        | PCIe Gen 1 (2.5 GT/s) Common<br>Clock jitter       | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 0.8  | 5    | ps p-p |
| J <sub>PCIE-Gen2-CC</sub>        | PCIe Gen 2 (5.0 GT/s) Common<br>Clock jitter       | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 85   | 250  | fs RMS |
| J <sub>PCle-Gen3-CC</sub>        | PCIe Gen 3 (8 GT/s) Common<br>Clock jitter         | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 25   | 100  | fs RMS |
| J <sub>PCle-Gen4-CC</sub>        | PCIe Gen 4 (16 GT/s) Common<br>Clock jitter        | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 25   | 100  | fs RMS |
| J <sub>PCle-Gen5-CC</sub>        | PCIe Gen 5 (64 GT/s) Common<br>Clock jitter        | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 9    | 50   | fs RMS |
| J <sub>PCle-Gen6-CC</sub>        | PCIe Gen 6 (32 GT/s) Common<br>Clock jitter        | APLL3, APLL2 or APLL1 output, 3x noise folding                                                                       |       | 6    | 40   | fs RMS |
| DPLL Characte                    | ristics                                            |                                                                                                                      |       |      |      |        |
| f <sub>TDC</sub>                 | TDC rate range for DPLL1/<br>DPLL2/DPLL3           |                                                                                                                      | 1E–6  |      | 26   | MHz    |
| dφ/dt                            | Phase slew during switchover                       | Programmable range                                                                                                   |       | 695  |      | ns/s   |
| DPLL-BW                          | DPLL loop bandwidth                                | Programmable loop bandwidth                                                                                          | 0.001 |      | 4000 | Hz     |
| J <sub>PK</sub>                  | DPLL closed-loop jitter peaking                    |                                                                                                                      |       | 0.1  |      | dB     |
| J <sub>TOL</sub>                 | Jitter tolerance                                   | Compliant with G.8262 Options 1 and 2. Jitter modulation = 10 Hz, 25.78152 Gbps line rate                            |       | 6455 |      | UI p-p |
| DCO Character                    | istics                                             |                                                                                                                      |       |      |      |        |
| f <sub>DCO-DPLL</sub>            | DPLL DCO frequency tuning range                    | DPLL3, DPLL2, DPLL1                                                                                                  | -200  |      | 200  | ppm    |
| f <sub>DCO-APLL</sub>            | DCO frequency tuning range                         | APLL3 in holdover or APLL only operation.                                                                            | -200  |      | 200  | ppm    |
| f <sub>DCO-APLL</sub>            | DCO frequency tuning range                         | APLL2 in holdover or APLL only operation.                                                                            | -1000 |      | 1000 | ppm    |
| Zero Delay Mod                   | de (ZDM) Characteristics                           |                                                                                                                      |       |      |      |        |
|                                  |                                                    | DPLL3: OUT0 or OUT10                                                                                                 | 1E–6  |      | 1250 | MHz    |
| f <sub>OUT-ZDM</sub>             | Output frequency range with ZDM enabled            | DPLL2: OUT0 or OUT4                                                                                                  | 1E–6  |      | 700  | MHz    |
| •                                | CHANIEU                                            | DPLL1: OUT0                                                                                                          | 1E–6  |      | 1250 | MHz    |
| t <sub>DLY-ZDM</sub>             | Input-to-output propagation delay with ZDM enabled | OUT0, f <sub>IN</sub> ≤ f <sub>TDC_MAX</sub> , f <sub>OUT</sub> ≤ f <sub>TDC_MAX</sub> ,<br>DPLLx PH OFFSET = 172500 |       | 150  |      | ps     |



|                          | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                          | MIN TY | P MAX | UNIT  |
|--------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|
| t <sub>DLY-VAR-ZDM</sub> | Input-to-output propagation delay variation with ZDM enabled | OUT0, $f_{IN} \le f_{TDC\_MAX}$ , $f_{OUT} \le f_{TDC\_MAX}$ , DPLLx_PH_OFFSET = 0                                                                       |        | 65    | ±ps   |
| 1-PPS Refere             | nce Characteristics                                          |                                                                                                                                                          |        |       |       |
| t <sub>DPLL_FL</sub>     | DPLL frequency lock time with 1-<br>PPS reference            | XO = 48 MHz, initial error = $\pm 25$<br>ppb, -180° ≤ Θ ≤ 180°. DPLL LBW = 10<br>mHz, frequency lock $\Delta f_{out}$ ≤ $\pm 4.6$ ppm                    |        | 5 6   | s     |
| t <sub>DPLL_PL</sub>     | DPLL phase lock time with 1-PPS reference                    | XO = 48 MHz, initial error = $\pm 25$ ppb, $-180^{\circ} \le \Theta \le 180^{\circ}$ . DPLL LBW = 10 mHz, DPLL LBW = 10 mHz, phase lock $\le \pm 100$ ns | 3.     | 4 38  | s     |
| Hitless Switch           | hing Characteristics                                         |                                                                                                                                                          |        | ,     |       |
|                          |                                                              | INx = 1 Hz, INy = 1 Hz, frequency locked. INx and INy relative phase offset -180° ≤ Θ ≤ 180°. DPLL LBW = 10 mHz.                                         |        | 4     | ± ps  |
| t <sub>HIT</sub>         | Phase transient during switchover                            | INx = 8 kHz, INy = 8 kHz, frequency locked. INx and INy relative phase offset -180° $\leq \Theta \leq$ 180°. DPLL LBW = 1 Hz                             | 1      | 9     | ± ps  |
|                          |                                                              | Nx = 25 MHz, INy = 25 MHz, frequency locked. INx and INy relative phase offset -180° $\leq$ $\Theta$ $\leq$ 180°. DPLL LBW = 1 Hz                        | 1.3    | 8     | ± ps  |
|                          |                                                              | INx = 1 Hz, INy = 1 Hz, frequency locked. INx and INy relative phase offset -180° ≤ Θ ≤ 180°. DPLL LBW = 10 mHz                                          | 0.8    | 5     | ± ppb |
| f <sub>HIT</sub>         | Frequency transient during switchover                        | INx = 8 kHz, INy = 8 kHz, frequency locked. INx and INy relative phase offset -180° ≤ Θ ≤ 180°. DPLL LBW = 1 Hz                                          | 0.4    | 5     | ± ppb |
|                          |                                                              | INx = 25 MHz, INy = 25 MHz, frequency locked. INx and INy relative phase offset -180 $^{\circ}$ $\leq$ 0 $\leq$ 180 $^{\circ}$ . DPLL LBW = 1 Hz         | 0.6    | 3     | ± ppb |
| Programmabl              | le Output Delay Characteristics                              |                                                                                                                                                          |        |       |       |
|                          |                                                              | APLL3 = 2500.0 MHz VCO post-<br>divider = 2, 0.5x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 2                              | 12.    | 9     | ps    |
| t <sub>ANA-DLY</sub>     | Angles delay stan size (14)                                  | APLL3 = 2500.0 MHz , VCO post<br>divider = 1, 2x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 5                               | 25.    | 8     | ps    |
|                          | Analog delay step size (14)                                  | APLL2 = 5625.0 MHz, VCO post-<br>divider = 3, 1x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 3                               | 17.    | 2     | ps    |
|                          |                                                              | APLL2= 5625.0 MHz, VCO post-<br>divider = 4; 1x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 4                                | 22.    | 9     | ps    |



|                            | PARAMETER                                                          | TEST CONDITIONS                                                                                                                                                                                                         | MIN          | TYP                     | MAX   | UNIT |
|----------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------|-------|------|
|                            |                                                                    | APLL3 = 2500.0 MHz, VCO post-<br>divider = 2, 0.5x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 2                                                                                            | -6.5         |                         | 6.5   | ps   |
| <b>.</b>                   | Analog dolay stop size error                                       | APLL3 = 2500.0 MHz, VCO post<br>divider = 1, 2x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 5                                                                                               | -12.9        |                         | 12.9  | ps   |
| ANA-DLY-ERR                | Analog delay step size error                                       | APLL2 = 5625.0 MHz, VCO post-<br>divider = 3, 1x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 3                                                                                              | -8.6         |                         | 8.6   | ps   |
|                            |                                                                    | APLL2 = 5625.0 MHz, VCO post-<br>divider = 4; 1x range scale, 1<br>Hz ≤ OUTx ≤ 156.25 MHz,<br>ANA_DELAY_LINEARITY_CODE = 4                                                                                              | -11.45       |                         | 11.45 | ps   |
| t <sub>ANA-DLY-RANGE</sub> | Analog delay range                                                 |                                                                                                                                                                                                                         | ;            | 31 × t <sub>ANA</sub> - |       | ps   |
| <sup>t</sup> ana-dly-acc   | Analog delay accuracy                                              | Analog delay absolute accuracy for any setting N = 0 to 31 across analog delay range. Worst case error of actual value relative to expected value N × t <sub>ANA-DLY-STEP</sub> for ANA_DELAY_LINEARITY_CO DE = 3, 4, 5 | -25          |                         | 25    | ps   |
|                            |                                                                    | ANA_DELAY_LINEARITY_CODE = 2                                                                                                                                                                                            | 333          |                         | 450   | ps   |
|                            | A                                                                  | ANA_DELAY_LINEARITY_CODE = 3                                                                                                                                                                                            | 450          |                         | 600   | ps   |
| ANA-DLY-LIN                | Analog delay linearity (15)                                        | ANA_DELAY_LINEARITY_CODE = 4                                                                                                                                                                                            | 600          |                         | 750   | ps   |
|                            |                                                                    | ANA_DELAY_LINEARITY_CODE = 5                                                                                                                                                                                            | 750          |                         | 1050  | ps   |
|                            | District delevators size                                           | VCO post-divider frequency output = 2500 MHz , half step setting                                                                                                                                                        |              | 200                     |       | ps   |
| t <sub>DIG-DLY</sub>       | Digital delay step size                                            | VCO post-divider frequency output = 1250 MHz, full step setting                                                                                                                                                         |              | 800                     |       | ps   |
| 3-Level Logic I            | nput Characteristics (GPIO0, GPIO                                  | D1, GPIO2, SCS_ADD)                                                                                                                                                                                                     |              |                         |       |      |
| V <sub>IH</sub>            | Input high voltage                                                 |                                                                                                                                                                                                                         | 1.4          |                         |       | V    |
| V <sub>IM</sub>            | Input mid voltage                                                  |                                                                                                                                                                                                                         | 0.6          |                         | 0.95  | V    |
| V <sub>IM</sub>            | Input mid voltage self-bias                                        | Input floating with internal bias and PD# pulled low                                                                                                                                                                    | 0.7          |                         | 0.9   | V    |
| R <sub>IM-PD</sub>         | Internal pulldown resistor for mid level self-bias <sup>(16)</sup> |                                                                                                                                                                                                                         | 145          | 163                     | 180   | kΩ   |
| R <sub>IM-PU</sub>         | Internal pullup for mid level self-<br>bias <sup>(16)</sup>        |                                                                                                                                                                                                                         | 470          | 526                     | 580   | kΩ   |
| V <sub>IL</sub>            | Input low voltage                                                  |                                                                                                                                                                                                                         |              |                         | 0.4   | V    |
| IH                         | Input high current                                                 | V <sub>IH</sub> = VDD                                                                                                                                                                                                   | -40          |                         | 40    | μΑ   |
| IL                         | Input low current                                                  | V <sub>IL</sub> = GND                                                                                                                                                                                                   | -40          |                         | 40    | μΑ   |
| C <sub>IN</sub>            | Input capacitance                                                  |                                                                                                                                                                                                                         |              | 2                       |       | pF   |
| 2-Level Logic I            | nput Characteristics (PD#, SCK, S                                  | SDIO, SCS_ADD; GPIO0, GPIO1 and GPI                                                                                                                                                                                     | O2 after pov | ver up)                 |       |      |
| / <sub>IH</sub>            | Input high voltage                                                 |                                                                                                                                                                                                                         | 1.2          |                         |       | V    |
| V <sub>IL</sub>            | Input low voltage                                                  |                                                                                                                                                                                                                         |              |                         | 0.4   | V    |
| Іін                        | Input high current                                                 | V <sub>IH</sub> = VDD, except PD#                                                                                                                                                                                       | -40          |                         | 40    | μΑ   |
| I <sub>IL</sub>            | Input low current                                                  | V <sub>IL</sub> = GND, except PD#                                                                                                                                                                                       | -40          | -                       | 40    | μΑ   |
| I <sub>IH</sub>            | Input high current                                                 | $V_{IH}$ = VDD, PD# with internal 200 kΩ pull-up                                                                                                                                                                        | -57          |                         | 24    | μΑ   |



|                                | PARAMETER                                                                                                     | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|--------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|
| I <sub>IL</sub>                | Input low current                                                                                             | $V_{IL}$ = GND, PD# with internal 200 kΩ pull-up | -57 |     | 24  | μΑ   |
| t <sub>WIDTH</sub>             | Input pulse width for GPIO SYNC, SYSREF request, TEC trigger, DPLL input selection, FDEV trigger and FDEV_dir | Monotonic edges                                  | 200 |     |     | ns   |
| C <sub>IN</sub>                | Input capacitance                                                                                             |                                                  |     | 2   |     | pF   |
| Logic Outpu                    | it Characteristics (GPIO0, GPIO1, GP                                                                          | PIO2, SDIO)                                      |     |     |     |      |
| V <sub>OH</sub>                | Output high voltage                                                                                           | I <sub>OH</sub> = 1 mA                           | 2.4 |     |     | V    |
| V <sub>OL</sub>                | Output low voltage                                                                                            | I <sub>OL</sub> = 1 mA                           |     |     | 0.4 | V    |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                                                                                         | 20% to 80%, LVCMOS mode, 1 k $\Omega$ to GND     |     | 500 |     | ps   |
| Open Drain                     | Output (GPIO0, GPIO1, GPIO2, SDA)                                                                             |                                                  |     |     | '   |      |
| V <sub>OL</sub>                | Output Low Level                                                                                              | I <sub>OL</sub> = 3 mA                           |     |     | 0.3 | V    |
| VOL                            | Output Low Level                                                                                              | I <sub>OL</sub> = 6 mA                           |     |     | 0.6 | V    |
| I <sub>OH</sub>                | Output Leakage Current                                                                                        |                                                  | -15 |     | 15  | μΑ   |
| SPI Timing I                   | Requirements (SDIO, SCK, SCS_ADE                                                                              | 0)                                               |     |     |     |      |
|                                | SPI clock rate                                                                                                |                                                  |     |     | 20  | MHz  |
| f <sub>SCK</sub>               | SPI clock rate; during SRAM read and write operations                                                         |                                                  |     | 5   | 10  | MHz  |
| t <sub>1</sub>                 | SCS to SCK setup time (start communication cycle)                                                             |                                                  | 10  |     |     | ns   |
| t <sub>2</sub>                 | SDI to SCK setup time                                                                                         |                                                  | 10  |     |     | ns   |
| t <sub>3</sub>                 | SDI to SCK hold time                                                                                          |                                                  | 10  |     |     | ns   |
| t <sub>4</sub>                 | SCK high time                                                                                                 |                                                  | 25  |     |     | ns   |
| t <sub>5</sub>                 | SCK low time                                                                                                  |                                                  | 25  |     |     | ns   |
| t <sub>6</sub>                 | SCK to SDO valid read-back data                                                                               |                                                  |     | -   | 20  | ns   |
| t <sub>7</sub>                 | SCS pulse width                                                                                               |                                                  | 20  |     |     | ns   |
| t <sub>8</sub>                 | SCK to SCS setup time (end communication cylce)                                                               |                                                  | 10  |     |     | ns   |
| I <sup>2</sup> C Timing F      | Requirements (SDA, SCL)                                                                                       |                                                  |     |     | 1   |      |
| V <sub>IH</sub>                | Input high voltage                                                                                            |                                                  | 1.2 |     |     | V    |
| V <sub>IL</sub>                | Input low voltage                                                                                             |                                                  |     |     | 0.5 | V    |
| I <sub>IH</sub>                | Input leakage                                                                                                 |                                                  | -15 |     | 15  | μA   |
| C <sub>IN</sub>                | Input capacitance                                                                                             |                                                  |     | 2   |     | pF   |
| V <sub>OL</sub>                | Output low voltage                                                                                            | I <sub>OL</sub> = 3 mA                           | ·   |     | 0.3 | V    |
| $V_{OL}$                       | Output low voltage                                                                                            | I <sub>OL</sub> = 6 mA                           |     |     | 0.6 | V    |
| faai                           | I <sup>2</sup> C clock rate                                                                                   | Standard                                         |     |     | 100 | kHz  |
| f <sub>SCL</sub>               | T & GOOK Fate                                                                                                 | Fast mode                                        |     |     | 400 | KIIZ |
| t <sub>SU(START)</sub>         | START condition setup time                                                                                    | SCL high before SDA low                          | 0.6 |     |     | μs   |
| t <sub>H(START)</sub>          | START condition hold time                                                                                     | SCL low after SDA low                            | 0.6 |     |     | μs   |
| t <sub>W(SCLH)</sub>           | SCL pulse width high                                                                                          |                                                  | 0.6 |     |     | μs   |
| t <sub>W(SCLL)</sub>           | SCL pulse width low                                                                                           |                                                  | 1.3 |     |     | μs   |
| t <sub>SU(SDA)</sub>           | SDA setup time                                                                                                |                                                  | 100 |     |     | ns   |
| t <sub>H(SDA)</sub>            | SDA hold time                                                                                                 | SDA valid after SCL low                          | 0   |     | 0.9 | μs   |
| t <sub>R(IN)</sub>             | SDA/SCL input rise time                                                                                       |                                                  |     |     | 300 | ns   |
| t <sub>F(IN)</sub>             | SDA/SCL input fall time                                                                                       |                                                  |     |     | 300 | ns   |
| $t_{F(OUT)}$                   | SDA output fall time                                                                                          | C <sub>BUS</sub> ≤ 400 pF                        |     |     | 300 | ns   |

|                       | PARAMETER                                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT  |
|-----------------------|-------------------------------------------------|-----------------|-----|-----|-----|-------|
| t <sub>SU(STOP)</sub> | STOP condition setup time                       |                 | 0.6 |     |     | μs    |
| t <sub>BUS</sub>      | Bus free time between STOP and START            |                 | 1.3 |     |     | μs    |
| t <sub>VD-DAT</sub>   | Data valid time                                 |                 |     |     | 0.9 | μs    |
| t <sub>VD-ACK</sub>   | Data valid achnowledge time                     |                 |     |     | 0.9 | μs    |
| EEPROM Ch             | aracteristics                                   |                 |     |     | '   |       |
| n <sub>EE-CYC</sub>   | EEPROM programming cycles                       |                 |     |     | 100 | cycle |
| t <sub>SRAM-R/W</sub> | EEPROM SRAM read/write time delay between bytes |                 | 0   |     |     | ms    |

- (1) This is the current consumption of one XO doubler. Each of the three XO doublers consume the same current.
- (2) This is the current consumption of one DPLL. Each of the three DPLLs consume the same current.
- (3) REFx\_ITYPE = 8 or 12.
- (4) REFx\_ITYPE = 1, 3 or 5, non-driven input directly tied to GND, capacitor to GND or  $50-\Omega$  to GND.
- (5) REFx ITYPE = 1, 3 or 5.
- (6) Combination of common mode voltage and DC coupled different input voltage must not exceed Absolute Maximum Ratings.
- (7) When XO input frequency is greater than the APLL phase detector maximum supported comparison frequency, the APLL R divider must be set to minimum of divide by 2.
- (8) Register XO\_ITYPE = 8 or 12.
- (9) Register XO ITYPE = 1, 3 or 5
- (10) OUT0 to OUT13 sourced from APLL3 post divider.
- (11) APLL3 post divider bypassed by setting P1<sub>APLL3</sub> = 1. OUT0 to OUT13 sourced from channel dividers.
- (12) PSNR is the single-sideband spur level measured in dBc when sinusoidal noise with amplitude V<sub>N</sub> and frequency between 100 kHz and 10 MHz is injected onto VDD and VDDO pins with 1.0 µF decoupling capacitance.
- (13) Output dividers are synchronized. SYNC status achieved from power up or SYNC SW.
- (14) Typical analog delay step size based on APLL post-divider output period divided by 31, times the analog delay range scale value 0.5, 1 or 2.
- (15) Analog delay linearity typically selected based on the period of the analog delay range, t<sub>ANA-DLY-RANGE</sub>.
- (16) Variation of internal pullup resistor will track variation of pulldown resistor to maintain a consistent med voltage self-bias ratio.

### 6.6 Timing Diagrams



Figure 6-1. SPI Write Timing Diagram





Figure 6-2. SPI 4-Wire Read Timing Diagram



Figure 6-3. SPI 3-Wire Read Timing Diagram



Figure 6-4. I<sup>2</sup>C Timing Diagram





Figure 6-5. Differential Output Voltage and Rise/Fall Time



Figure 6-6. Single-Ended Output Voltage and Rise/Fall Time





Figure 6-7. Differential and Single-Ended Output Skew and Phase Offset

## **6.7 Typical Characteristics**







Figure 6-10. 125-MHz Output Phase Noise (APLL3 BAW)



Jitter = 85 fs RMS (12 kHz to 20 MHz)  $f_{APLL3}$  =2500 MHz (APLL3 post-div = 5, Channel-div = 5)

Figure 6-11. 100 MHz Output Phase Noise (APLL3 BAW)



Jitter = 98 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2}$  = 5800.78125 MHz



Jitter = 101 fs RMS (12 kHz to 20 MHz)  $f_{APLL2}$  = 5800.78125 MHz

Figure 6-12. 322.265625 MHz Output Phase Noise (APLL2)

Figure 6-13. 161.1328125-MHz Output Phase Noise (APLL2)



Jitter = 101 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5598.72 \text{ MHz}$ 

Figure 6-14. 155.52 MHz Output Phase Noise (APLL2)



Jitter = 100 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5836.8 \text{ MHz}$ 

Figure 6-15. 153.6 MHz Output Phase Noise (APLL2)



Jitter = 102 fs RMS (12 kHz to 20 MHz)

f<sub>APLL2</sub> = 5898.24 MHz

Figure 6-16. 245.76-MHz Output Phase Noise (APLL2)



 $f_{APLL2} = 5898.24 \text{ MHz}$ 

Figure 6-17. 122.88 MHz Output Phase Noise (APLL2)



Jitter = 103 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5950 \text{ MHz}$ 

Figure 6-18. 212.5-MHz Output Phase Noise (APLL2)



Jitter = 230 fs RMS (12 kHz to 20 MHz)

 $f_{\mathsf{APLL1}}$  = 5200 MHz

Figure 6-19. 100 MHz Output Phase Noise (APLL1)



Jitter = 345 fs RMS (12 kHz to 20 MHz)

f<sub>APLL1</sub> = 5200 MHz

Figure 6-20. 50-MHz Output Phase Noise (APLL1)



#### 7 Parameter Measurement Information

## 7.1 Differential Voltage Measurement Terminology

The differential voltage of a differential signal can be described by two different definitions, causing confusion when reading data sheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader is able to understand and distinguish between the two different definitions when used.

The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and noninverting signal. The symbol for this first measurement is typically  $V_{ID}$  or  $V_{OD}$  depending on if an input or output voltage is being described.

The second definition used to describe a differential signal is to measure the potential of the noninverting signal with respect to the inverting signal. The symbol for this second measurement is  $V_{SS}$  and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair.  $V_{SS}$  can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of  $V_{OD}$  as described in the first description.

Figure 7-1 shows the two different definitions side-by-side for inputs and Figure 7-2 shows the two different definitions side-by-side for outputs. The  $V_{ID}$  and  $V_{OD}$  definitions show  $V_A$  and  $V_B$  DC levels that the noninverting and inverting signals toggle between with respect to ground.  $V_{SS}$  input and output definitions show that if the inverting signal is considered the voltage potential reference, the noninverting signal voltage potential is now increasing and decreasing above and below the noninverting reference. Thus the peak-to-peak voltage of the differential signal can be measured.

V<sub>ID</sub> and V<sub>OD</sub> are often defined as volts (V) and V<sub>SS</sub> is often defined as volts peak-to-peak (V<sub>PP</sub>).



Figure 7-1. Two Different Definitions for Differential Input Signals



Figure 7-2. Two Different Definitions for Differential Output Signals

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 7.2 Output Clock Test Configurations

This section describes the characterization test setup for different output formats.



Figure 7-3. LVCMOS Output Time Domain Test Configuration



Figure 7-4. LVCMOS Output Phase Domain Test Configuration



Figure 7-5. HSDS Output Time Domain Test Configuration



Figure 7-6. HSDS Output Phase Domain Test Configuration



Figure 7-7. HCSL Output Time Domain Test Configuration





Figure 7-8. HCSL Output Time Domain Test Configuration



Single-side band spur level measured in dBc with a known noise amplitude and frequency injected onto the device power supply.

Figure 7-9. Power Supply Noise Rejection (PSNR) Test Configuration



# 8 Detailed Description

### 8.1 Overview

The LMK5B33414 has 4 reference inputs, 3 digital PLLs (DPLLs), 3 analog PLLs (APLLs) with integrated VCOs, and 14 output clocks. APLL3 uses an ultra-high performance BAW VCO (VCBO) with a very high quality factor, and thus minimizes dependency on the phase noise or frequency of the external oscillator (XO) input clock. TI's VCBO technology reduces the overall solution cost to meet the free-run and holdover frequency stability requirements. An XO, TCXO, or OCXO should be selected based on system holdover stability requirements. Each APLL can be controlled by the corresponding DPLL, allowing the APLL domain to be locked to the DPLL reference input for synchronous clock generation. Each APLL can select a reference from XO port or another APLL divided clock. Each DPLL can select a synchronization input reference from reference inputs INx or align to another APLL domain by selecting feedback from one of the cascade dividers.

The DPLL reference input mux supports automatic input selection based on priority and reference signal monitoring criteria. Manual input selection is also possible through software or pin control. The device provides hitless switching between reference sources with proprietary phase cancellation and phase slew control for superior phase buildout and transient performance. The reference clock input monitoring block monitors the clock inputs and will perform a hitless switchover or holdover when a loss of reference (LOR) is detected. A LOR condition will be detected upon any violation of the threshold limits set for the input monitors, which include frequency, missing and early pulse, runt pulse, and 1-PPS (pulse-per-second) detectors. The threshold limits for each input detector can be set and enabled per reference clock input. The tuning word history monitor feature determines the initial output frequency accuracy upon entry into holdover based on the historical average frequency when locked, thereby minimizing the frequency and phase disturbance during a LOR condition.

The LMK5B33414 has fourteen outputs with programmable output driver types, allowing up to fourteen differential clocks, or a combination of differential and single-ended clocks. Up to four single-ended 1.8-V or 2.65-V LVCMOS clocks (each from \_P and \_N outputs from OUT0 and OUT1). Each output clock derives from one of three APLL/VCO domains through the output muxes. Output 0 (OUT0) and Output 1 (OUT1) are the most flexible and may select their source from the XO, reference input, or any APLL domain. A 1-PPS output can be supported on Output 0 (OUT0) and Output 1 (OUT1). The output dividers have a SYNC feature to allow multiple outputs to be phase-aligned. Deterministic phase alignment can also be achieved through the zero-delay mode (ZDM) synchronization. ZDM achieve a deterministic phase alignment between a clock from any DPLL presented to OUT0 and the selected reference input. ZDM feedback paths are also available on OUT10 for DPLL3 and OUT4 for DPLL2.

To support IEEE 1588 PTP secondary clock or other clock steering applications, the DPLL supports DCO mode with less than 1-ppt (part per trillion) frequency resolution for precise frequency and phase adjustment through software or pin control.

The device is fully programmable through I<sup>2</sup>C or SPI and supports start-up frequency configuration with factory pre-programmed internal ROM pages. A programmable EEPROM overlay, which allows POR configuration of registers related to APLL and output configuration, provides flexible power up output clocks. Internal LDO regulators provide excellent PSNR to reduce the cost and complexity of the power delivery network. The clock input and PLL monitoring status are visible through the GPIO status pins and interrupt registers readback for full diagnostic capability.



## 8.2 Functional Block Diagram



Figure 8-1. Top-Level Block Diagram



#### 8.2.1 PLL Architecture Overview

The DPLL is comprised of a time-to-digital converter (TDC), digital loop filter (DLF), and programmable 40-bit fractional feedback (FB) divider with sigma-delta-modulator (SDM). The APLLs are comprised of a reference (R) divider, phase-frequency detector (PFD), loop filter (LF), fractional feedback (N) divider with SDM, and VCO.

Each DPLL has a reference selection mux that allows the DPLL to be either locked to any reference input or another APLL's cascade divider output. Tl's cascading architecture provides unique flexibility for hybrid synchronization of frequency and phase control across multiple clock domains.

Each APLL has a reference selection mux that allows the APLL to be either locked to the XO input, or another APLL's cascade divider output.

Each APLL has a fixed 40-bit denominator controllable by the DPLL when locked to an input reference. When one or more of the APLL are operating without DPLL control in APLL only mode, a programmable 24-bit denominator is also available for selection to synthesize exact frequency ratios. TI recommends the programmable 24-bit denominator when implementing hybrid synchronization or cascading between frequency domains in order to maintain 0 ppm frequency error without DPLL control.

Do not cascade one VCO output to both the DPLL reference and APLL reference of the same DPLL/APLL pair.

Any unused DPLL or APLL should be disabled (powered-down) to save power. Each APLL's VCO drives the clock distribution blocks through their respective VCO post-dividers. If the post-divider setting is 1 for VCO3, the post-divider is bypassed and VCO3 feeds the output clock distribution blocks directly.





Figure 8-2. PLL Architecture

The following sections describe the basic principles of DPLL and APLL operation. See *DPLL Operating States* for more details on the PLL modes of operation including holdover.

#### 8.2.2 **DPLL**

When DPLL operation is enabled, the clock source on the XO pin determines the free-run and holdover frequency stability and accuracy of the output clocks. The VCBO determines the APLL3 output clock phase noise and jitter performance over the 12-kHz to 20-MHz integration band, regardless of the frequency and

jitter of the XO pin input. This increased immunity from reference noise degradation allows the APLL3 to use a cost-effective, low-frequency TCXO or OCXO as the external XO input while still maintaining standards-compliant frequency stability and low loop bandwidth (≤10 Hz) required for SyncE and PTP synchronization applications. APLL1 and APLL2 with standard LC type VCOs can be optimized for best jitter performance over the DC to 100-kHz integration band by using a wide loop bandwidth with a clean reference and a high phase detector frequency. When encountering system performance limitations arising from XO frequency or phase noise, there are unique cascading options to provide a clean high frequency reference for APLL1 and APLL2. The LMK5B33414 allows selecting the divided output from the VCBO (APLL3 Cascaded) which can significantly reduce APLL1 and APLL2 output RMS jitter.

If DCO mode is enabled on a DPLL, a frequency deviation step value (FDEV) can be programmed and used to adjust (increment or decrement) the DPLL's FB divider numerator. The DCO frequency adjustment effectively propagates through the APLL domain to the output clocks and any cascaded DPLL/APLL domains.

The programmed DPLL loop bandwidth (BW<sub>DPLL</sub>) should be lower than all of the following:

- 1. 1/100th of the DPLL TDC rate.
- 2. 1/10th the APLL loop bandwidth.
- 3. The maximum DPLL bandwidth setting of 4 kHz.

## 8.2.2.1 Independent DPLL Operation

In the independent mode, each DPLL can select a reference as preferred. DPLL's can share the same reference, or each select a different reference. At start-up, each APLL will lock to the XO input after initialization and operate in free-run mode. When a valid DPLL reference input is detected, each DPLL begins lock acquisition on independent reference priority. Each DPLL's TDC compares the phase of the selected reference input clock to the FB divider clock from the respective VCO and generates a digital correction word corresponding to the phase error. The correction word is filtered by the digital loop filter (DLF), and the DLF output adjusts the APLL N divider numerator to pull the VCO frequency into lock with the reference input.

Since each DPLL can work independently in this mode, the DPLLs can lock or unlock without impacting other channels.

When selecting an XO frequency, TI recommends to avoid ratios falling near integer or half integer boundaries to minimize spurious noise. Ideally, it is best to select a XO frequency that results in an APLL fractional N divider ratio (NUM/DEN) between the range of 0.125 to 0.45 and 0.55 to 0.875. Choosing a higher frequency XO is better for jitter performance, especially for APLL1 and APLL2 outputs. If the XO frequency or phase noise performance has gap to what performance is required for APLL1 or APLL2 outputs, there is an option to adopt cascaded mode using APLL3 as the reference to APLL1 or APLL2.





Figure 8-3. DPLL Independent Mode



#### 8.2.2.2 Cascaded DPLL Operation

Figure 8-4 shows an example where DPLL1 and DPLL2 are in cascaded mode from DPLL3/APLL3. In this example, DPLL3 is the main synchronization DPLL, DPLL1, and DPLL2 are cascaded DPLLs.

Cascading of DPLLs provides clean, low jitter output clocks synchronized with DPLL3. When all enabled DPLLs and APLLs are locked, all enabled outputs will be synchronized to the reference selected by the main synchronization DPLL.

When no valid reference input is present, APLL1, APLL2, and APLL3 lock their VCO frequencies to the external XO input and operate in free-run mode .

When a valid DPLL reference input is detected, the main synchronization DPLL3 begins lock acquisition. The DPLL3 TDC compares the phase of the selected reference input clock with the FB divider clock from the respective VCO3 and generates a digital correction word corresponding to the phase error. The correction word is filtered by the DLF, and the DLF output adjusts the APLL N divider numerator to pull the VCO frequency into lock with the reference input.

DPLL3 lock status may not necessarily impact DPLL1 and DPLL2 lock status. If APLL3 is in free-run mode or holdover mode, and the VCBO frequency offset ppm value is still withing the valid reference conditions for DPLL1 and DPLL2, then cascaded DPLL1, APLL1, DPLL2, and APLL2 are able to maintain lock status while tracking the same frequency offset as APLL3. Note in cascaded DPLL mode, the best jitter performance and frequency stability will be achieved after DPLL3 has locked.





Figure 8-4. DPLL Cascaded Mode



#### 8.2.2.3 APLL Cascaded With DPLL

Using the VCBO as a cascade source to APLL1 or APLL2 provides the APLL a high-frequency, ultra-low-jitter reference clock. This unique cascading feature can provide improved close in phase noise performance if the XO/TCXO/OCXO is a low frequency or has poor phase noise performance. Note that in cascaded DPLL operation the best litter performance and frequency stability will be achieved after DPLL3 has locked.

DPLL3 lock status will impact DPLL1 and DPLL2 lock status. If APLL3 is in free-run mode or holdover mode, the VCBO frequency offset ppm value could introduce a similar frequency offset at APLL1 and APLL2 outputs even though DPLL1 and DPLL2 can stay in the locked state. In this configuration example, ensure DPLL3 and APLL3 are locked first, toggle PLL1 or PLL2 enable cycle (APLLx EN bit =  $0 \rightarrow 1$ ) to calibrate VCO1 or VCO2, and then double check PLL1 or PLL2 lock status.

In above example, APLL3 is upstream PLL, while APLL1 and APLL2 are downstream PLLs. If there are system start-up requirements on the clock sequencing, APLL1 or APLL2 also can be configured as the upstream PLL.

When cascading PLLs, the downstream APLL may use the DPLL or bypass and power down the DPLL depending on performance requirements. If DPLL1 and DPLL2 are disabled from above APLL cascaded mode, then DPLL3-only cascade mode may be used (see Figure 8-6). In this case, VCO1 or VCO2 can track the VCO3 domain during DPLL3 lock acquisition and locked modes, allowing APLL1 or APLL2's clock domain to be synchronized to the DPLL3 reference input.

When a DPLL is disabled, it is recommended to use the 24-bit numerator and programmable 24-bit denominator instead of the fixed 40-bit denominator to eliminate frequency error from APLL reference to output.

Do not cascade one VCO output to both the DPLL reference and APLL reference of the same DPLL/APLL pair.





Figure 8-5. APLL Cascaded With DPLLs Enabled Example





Figure 8-6. APLL Cascaded With DPLLs Disabled Example



#### 8.2.3 APLL-Only Mode

In APLL-only mode, the external XO input source determines the free-run frequency stability and accuracy of the output clocks. The DPLL blocks are not used and do not affect the APLLs. APLLs still can operate in cascaded mode or non-cascaded mode and also have DCO option through control register writes.

The principle of operation for APLL-only mode after power-on reset and initialization is as follows. If APLL1 or APLL2 is in cascaded mode as shown in Figure 8-6 (DPLL3 also is not used), VCO1 or VCO2 will track the VCO3 domain. APLLs lock in APLL priority order using bits: APLLx\_STRT\_PRTY. Cascading APLL1 or APLL2 from VCO3 provides a high-frequency, ultra-low-jitter reference clock to minimize the in-band phase noise/jitter degradation that could otherwise occur from a lower performance XO/TCXO/OCXO.

If APLL1 or APLL2 is not cascaded as shown in Figure 8-7, VCO1 or VCO2 will lock to the XO input in APLLx\_STRT\_PRTY order after initialization and operate independent of the APLL3 domain.

When operating in APLL-Only mode without DPLL control, TI recommends selecting the programmable 24-bit denominator (PLLx\_MODE = 0) instead of a fixed 40-bit denominator (PLLx\_MODE = 1) to synthesize exact frequency ratios and maintain 0 ppm frequency error.





Figure 8-7. APLL-Only Independent Mode

# 8.3 Feature Description

### 8.3.1 Oscillator Input (XO)

The XO input is the reference clock for the fractional-N APLLs when the APLLs are not used in cascade mode. The XO input determines the output frequency accuracy and stability in free-run or holdover modes.

For proper DPLL operation, the XO frequency must have a **non-integer relationship** with the VCO frequency so the respective APLL N divider has a fractional divider ratio. For APLL-only mode, the XO frequency can have an integer or fractional relationship with the VCOs frequencies.

For applications requiring DPLL functionality, such as SyncE and PTP/IEEE-1588 for eCPRI, the XO input can be driven by a TCXO, OCXO, or external traceable clock that conforms to the frequency accuracy and holdover stability required by the applicable synchronization standard. TCXO and OCXO frequencies of 13, 14.4, 19.2, 19.44, 24, 25, 27, 38.88, 48, 49.152 and 54 MHz are commonly available and cost-effective options that allow the APLL3 to operate in fractional mode for a VCBO frequency of 2500 MHz.

An XO/TCXO/OCXO source with low frequency or high phase jitter/noise floor will have no impact on the APLL3 output jitter performance because the VCBO determines the jitter and phase noise over the 12-kHz to 20-MHz integration bandwidth. An XO doubler increasing the PFD frequency can be enabled for each APLL to further optimize close in phase noise performance.

The XO input buffer has programmable input on-chip termination and AC-coupled input biasing configurations as shown in Figure 8-8. The buffered XO path also drives the input monitoring blocks.



Figure 8-8. XO Input Buffer

Table 8-1 lists the typical XO input buffer configurations for common clock interface types.

| lable 6-1. AO input bullet wiodes |                                  |                                        |                       |  |
|-----------------------------------|----------------------------------|----------------------------------------|-----------------------|--|
| XO_TYPE                           | INPUT TYPES                      | INTERNAL SWITCH SETTINGS               |                       |  |
|                                   | INFOTTIFES                       | INTERNAL TERM. (S1, S2) <sup>(1)</sup> | INTERNAL BIAS (S3)(2) |  |
| 0x00                              | DC (external termination)        | OFF                                    | OFF                   |  |
| 0x01                              | AC (external termination)        | OFF                                    | ON (1.3 V)            |  |
| 0x03                              | AC (internal 100-Ω to GND)       | 100 Ω                                  | ON (1.3 V)            |  |
| 0x04                              | DC (internal 50-Ω to GND)        | 50 Ω                                   | OFF                   |  |
| 0x05                              | AC (internal 50-Ω to GND)        | 50 Ω                                   | ON (1.3 V)            |  |
| 0x08                              | LVCMOS                           | OFF                                    | OFF                   |  |
| 0x0C                              | LVCMOS<br>(internal 50-Ω to GND) | 50 Ω                                   | OFF                   |  |

**Table 8-1. XO Input Buffer Modes** 

<sup>(1)</sup> S1, S2: OFF = External termination is assumed.

<sup>(2)</sup> S3: OFF = External input bias or DC coupling is assumed.



# 8.3.2 Reference Inputs

The reference inputs (IN0, IN1, IN2 and IN3) can accept differential or single-ended clocks. Each input has programmable input type, termination, and DC-coupled or AC-coupled input biasing configurations as shown in Figure 8-9. Each input buffer drives the reference input mux of the DPLL block. The DPLL input mux can select from any of the reference inputs. The DPLL can switch between inputs with different frequencies provided they can be divided-down to a common frequency by DPLL R dividers. The reference input paths also drive the various detector blocks for reference input monitoring and validation. DC-path switch can bypass internal AC-coupling capacitors to make low frequency input work robustly.



Figure 8-9. Reference Input Buffer

Table 8-2 lists the reference input buffer configurations for common clock interface types.

**Table 8-2. Reference Input Buffer Modes** 

|                                   | INPUT TYPES                                                | INTERNAL SWITCH SETTINGS                          |                                            |                                   |                                                             |
|-----------------------------------|------------------------------------------------------------|---------------------------------------------------|--------------------------------------------|-----------------------------------|-------------------------------------------------------------|
| REFx_DC_COUPLE<br>D_EN, REFx_TYPE |                                                            | INTERNAL SINGLE-<br>END TERM. (S1) <sup>(2)</sup> | INTERNAL<br>DIFFERENTIAL<br>TERM. (S2) (2) | INTERNAL BIAS (S3) <sup>(3)</sup> | LVCMOS/DIFF<br>INTERNAL AC<br>CAPACITOR<br>BYPASS MODE (S4) |
| 0x00, 0x00                        | DC-Differential (external termination)                     | OFF                                               | OFF                                        | OFF                               | OFF                                                         |
| 0x00, 0x01                        | AC-Differential (external termination)                     | OFF                                               | OFF                                        | ON (1.3 V)                        | OFF                                                         |
| 0x00, 0x02                        | DC-Differential (internal termination)                     | OFF                                               | 100 Ω                                      | OFF                               | OFF                                                         |
| 0x00, 0x03                        | LVDS / HSDS, AC-<br>Differential (internal<br>termination) | OFF                                               | 100 Ω                                      | ON (1.3 V)                        | OFF                                                         |
| 0x00, 0x04                        | HCSL,DC-Differential (internal termination 50-Ω)           | 50 Ω                                              | OFF                                        | OFF                               | OFF                                                         |
| 0x00, 0x05                        | LVPECL,AC-<br>Differential (internal<br>termination 50-Ω)  | 50 Ω                                              | OFF                                        | ON (1.3 V)                        | OFF                                                         |
| 0x00, 0x08                        | LVCMOS(External<br>DC-coupling, internal<br>AC coupling)   | OFF                                               | OFF                                        | OFF                               | OFF                                                         |



| rabio o 2: resistante impare Danier impare (contantaca) |                                                                               |                                                   |                                            |                                   |                                                             |
|---------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------|-----------------------------------|-------------------------------------------------------------|
|                                                         |                                                                               | INTERNAL SWITCH SETTINGS                          |                                            |                                   |                                                             |
| REFx_DC_COUPLE<br>D_EN, REFx_TYPE                       | INPUT TYPES                                                                   | INTERNAL SINGLE-<br>END TERM. (S1) <sup>(2)</sup> | INTERNAL<br>DIFFERENTIAL<br>TERM. (S2) (2) | INTERNAL BIAS (S3) <sup>(3)</sup> | LVCMOS/DIFF<br>INTERNAL AC<br>CAPACITOR<br>BYPASS MODE (S4) |
| 0x01, 0x08                                              | LVCMOS (External<br>DC-coupling, internal<br>DC coupling)                     | OFF                                               | OFF                                        | OFF                               | ON                                                          |
| 0x01, 0x0C                                              | LVCMOS(External DC-coupling, internal DC coupling, internal termination 50-Ω) | 50 Ω                                              | OFF                                        | OFF                               | ON                                                          |

- (1) S4: OFF = Differential input amplitude detector is used for all input types except LVCMOS or single-ended.
- (2) S1, S2: OFF = External termination is assumed.
- (3) S3: OFF = External input bias or DC coupling is assumed.

# 8.3.3 Clock Input Interfacing and Termination

Figure 8-10 through Figure 8-13 show the recommended input interfacing and termination circuits. Unused clock inputs can be left floating or pulled down.



Figure 8-10. Single-Ended LVCMOS (1.8 V, 2.5 V, 3.3 V) to Reference (INx\_P) or XO Input (XO)



Figure 8-11. DC-Coupled LVPECL to Reference (INx)



Figure 8-12. DC-Coupled HSDS/LVDS to Reference (INx)





Figure 8-13. HCSL (Load Terminated) to Reference (INx)

### 8.3.4 Reference Input Mux Selection

# 8.3.4.1 Automatic Input Selection

There are two automatic input selection modes that can be set by register: Auto Revertive and Auto Non-Revertive.

- Auto Revertive: In this mode, the DPLL automatically selects the valid input with the highest configured
  priority. If a clock with higher priority becomes valid, the DPLL will automatically switch over to that clock
  immediately.
- Auto Non-Revertive: In this mode, the DPLL automatically selects the highest priority input that is valid. If a
  higher priority input because valid, the DPLL will not switch over until the currently selected input becomes
  invalid.

#### 8.3.4.2 Manual Input Selection

There are two manual input selection modes that can be set by a register: Manual with Auto-Fallback and Manual with Auto-Holdover. In either manual mode, the input selection can be done through register control (Register DPLLx\_MAN\_REF\_SEL) or hardware pin control (GPIOs).

- Manual with Auto-Fallback: In this mode, the manually selected reference is the active reference until it
  becomes invalid. If the reference becomes invalid, the DPLL will automatically fallback to the highest priority
  input that is valid or qualified. If no prioritized inputs are valid, the DPLL will enter holdover mode (if tuning
  word history is valid) or free-run mode. The DPLL will exit holdover mode when the selected input becomes
  valid.
- Manual with Auto-Holdover: In this mode, the manually selected reference is the active reference until it
  becomes invalid. If the reference becomes invalid, the DPLL will automatically enter holdover mode (if tuning
  word history is valid) or free-run mode. The DPLL will exit holdover mode when the selected input becomes
  valid.

The reference input selection flowchart is shown in Figure 8-14.





Figure 8-14. DPLL Reference Input Selection Flowchart

Also see Figure 8-36, Figure 8-37, and Figure 8-38.

### 8.3.5 Hitless Switching

The DPLL supports hitless switching through TI's proprietary phase cancellation scheme or phase slew control scheme. When hitless switching is disabled, a phase hit equal to the phase offset between the two inputs will be propagated to the output at a rate determined by the filtering of the DPLL bandwidth.

### 8.3.5.1 Hitless Switching With Phase Cancellation

Typically phase cancellation will be enabled during hitless switching to prevent a phase transient (phase hit) from immediately propagating to the outputs when switching between two frequency-locked reference inputs with a fixed phase offset. The phase cancellation persists indefinitely in the use case scenario when phase slew is not enabled commonly referred to as phase buildout. The inputs are frequency-locked when they have same exact frequency (0-ppm offset), or have frequencies that are integer-related and can each be divided to a common frequency by integers. The hitless switching specifications (thitless and thitless) are valid for reference inputs with no wander. In the case where two inputs are switched but are not frequency-locked, the output smoothly transitions to the new frequency with reduced transient.

### 8.3.5.2 Hitless Switching With Phase Slew Control

Enabling Phase Slew Control will constrain the output phase transient or phase hit during hitless switching and holdover exit. Users can select DPLLx\_PHS1\_EN to enable Phase Slew Control to follow the step limits set in DPLLx\_PHS1\_THRESH and DPLLx\_PHS1\_TIMER. When during hitless switching it is desired to transition slowly to tracking the new input phase, enabling phase slew control will remove the phase cancellation or phase build out based on the programmed timer value and step limits. Similarly when the DPLL switches from APLL-only mode or holdover mode to DPLL Lock Acquisition mode, or hitless switching with two inputs are not frequency-locked the phase slew limits would then be applied. When both Phase Cancellation function and Phase Slew Control function are disabled, a phase hit equal to the phase offset between XO and selected input or between the two inputs at the moment of switching will be propagated to the output at a rate determined by the DPLL loop bandwidth. In the case where two inputs are switched but are not frequency-locked Phase Slew Control function can ensure the output smoothly transitions to the new frequency as the rate the defined by the step limits.



# 8.3.5.3 Hitless Switching With 1-PPS Inputs

Hitless switching between 1-PPS inputs is supported when zero-delay mode (ZDM) synchronization is disabled, but the switchover event should only occur after the DPLL has acquired lock. If a switchover occurs before the DPLL has locked initially, the switchover will not be hitless and the DPLL will take an indeterminate amount of time to lock. In this case, a soft-reset should be issued for the DPLL to lock to the selected input. In an application, the system host can monitor the DPLL lock status through a STATUS pin or bit to determine when the DPLL has locked before allowing a switchover between 1-PPS inputs. The DPLL lock time is governed by the DPLL bandwidth (typically 10 mHz for a 1-PPS input).

Hitless switching between 1-PPS inputs is not supported when ZDM synchronization is enabled.

### 8.3.6 Gapped Clock Support on Reference Inputs

The DPLL supports locking to an input clock that has missing periods and is referred to as a gapped clock. Gapping severely increases the jitter of a clock, so the DPLL provides the high input jitter tolerance and low loop bandwidth necessary to generate a low-jitter periodic output clock. The resulting output will be a periodic non-gapped clock with an average frequency of the input with its missing cycles. The gapped clock width cannot be longer than the reference clock period after the R divider (R<sub>INx</sub> / f<sub>INx</sub>). The reference input monitors should be configured to avoid any flags due to the worst-case clock gapping scenario to achieve and maintain lock. Reference switchover between two gapped clock inputs may violate the hitless switching specification if the switch occurs during a gap in either input clock.

### 8.3.7 Input Clock and PLL Monitoring, Status, and Interrupts

The following section describes the input clock and PLL monitoring, status, and interrupt features. The reference input frequency detector and phase valid detector can not be used at the same time on a single input.



Figure 8-15. Clock Monitors for Reference and XO Inputs

# 8.3.7.1 XO Input Monitoring

The XO input has a coarse frequency monitor to help qualify the input before it is used to lock the APLLs.

The XO frequency detector clears the LOS\_FDET\_XO flag when the input frequency is detected within the range of 9 MHz to 160 MHz to cover the supported XO input frequency range. The XO frequency monitor uses a RC-based detector and therefore cannot precisely determine whether XO input clock has sufficient frequency stability. A stable XO input will ensure successful VCO calibration of APLL2 or APLL1 during the PLL start-up. When the external XO clock has a slow or delayed start-up behavior TI recommends to force a calibration on APLL2 and APLL1 once the XO input is stable. See *Slow or Delayed XO Start-Up* for more information.

The XO frequency detector can be bypassed by setting the XO\_FDET\_BYP bit (shown as  $\overline{\text{EN}}$  in Figure 8-15) so that the XO input is always considered valid by the PLL control state machine. The user can observe the LOS\_FDET\_XO status flag through the status pins and status bit. Setting XO\_FDET\_BYP bit will bypass the detect, but will not reflect any change to LOS\_FDET\_XO status flag.

# 8.3.7.2 Reference Input Monitoring

Each DPLL reference clock input is independently monitored for input validation before the clock is qualified and available for selection by the DPLL. The reference monitoring blocks include frequency, missing pulse, and runt pulse monitors. For a 1-PPS input, the phase valid monitor is supported, while the frequency, missing pulse, and runt pulse monitors are not supported and must be disabled. A validation timer sets the minimum time for all enabled reference monitors to be clear of flags before an input is qualified.

The enablement and valid threshold for all reference monitors and validation timers are programmable per input. The reference monitors and validation timers are optional to enable, but are critical to achieve reliable DPLL lock and optimal transient performance during holdover or switchover events, and are also used to avoid selection of an unreliable or intermittent clock input. If a given detector is not enabled, it will not set a flag and will be ignored. The status flag of any enabled detector can be observed through the status pins for any reference input (selected or not selected). The status flags of the enabled detectors can also be read through the status bits for the selected input of the DPLL.

#### 8.3.7.2.1 Reference Validation Timer

The validation timer sets the amount of time required for each reference to be clear of flags from all enabled input monitors before the reference is qualified and valid for selection. The validation timer and enable settings are programmable.

### 8.3.7.2.2 Frequency Monitoring

The precision frequency detector measures the frequency offset or error (in ppm) of all input clocks relative to the XO input's frequency, which is considered as the 0-ppm reference clock for frequency comparison. The valid and invalid ppm frequency thresholds are configurable through the registers. The monitor will clear the REFx\_FDET\_STATUS flag when the relative input frequency error is less than the valid ppm threshold. Otherwise, the monitor will set the REFx\_FDET\_STATUS flag when the relative input frequency error is greater than the invalid ppm threshold. The ppm delta between the valid and invalid thresholds provides hysteresis to prevent the REFx\_FDET\_STATUS flag from toggling when the input frequency offset is crossing these thresholds.

A measurement accuracy (ppm) and averaging factor are used in computing the frequency detector register settings. A higher measurement accuracy (smaller ppm) or higher averaging factor will increase the measurement delay to set or clear the flag, which allows more time for the input frequency to settle, and can also provide better measurement resolution for an input with high drift or wander. Note that higher averaging reduces the maximum frequency ppm thresholds that can be configured.

### 8.3.7.2.3 Missing Pulse Monitor (Late Detect)

The missing pulse monitor uses a window detector to validate input clock pulses that arrive within the nominal clock period plus a programmable late window threshold ( $T_{LATE}$ ). When an input pulse arrives before  $T_{LATE}$ , the pulse is considered valid and the missing pulse flag will be cleared if set. When an input pulse does not arrive before  $T_{LATE}$  (due to a missing or late pulse), the missing pulse flag is set to disqualify the input.

Typically,  $T_{\text{LATE}}$  should be set higher than the input's longest clock period (including cycle-to-cycle jitter), or higher than the gap width for a gapped clock. The missing pulse monitor can act as a coarse frequency



detector with faster detection than the ppm frequency detector. The missing pulse monitor is supported for input frequencies between 2 kHz and  $f_{VCO}/12$  and should be disabled when outside this range.

The missing pulse and runt pulse monitors operate from the same window detector block for each reference input. The status flags for both these monitors are combined by logic-OR gate and can be observed through status pin. The window detector flag for a reference can also be observed through the corresponding REFx MISSCLK\_STATUS bit.

### 8.3.7.2.4 Runt Pulse Monitor (Early Detect)

The runt pulse monitor uses a window detector to validate input clock pulses that arrive within the nominal clock period minus a programmable early window threshold ( $T_{EARLY}$ ). When an input pulse arrives after  $T_{EARLY}$ , the pulse is considered valid and the runt pulse flag will be cleared. When an early or runt input pulse arrives before  $T_{EARLY}$ , the monitor will set the flag immediately to disqualify the input.

Typically, T<sub>EARLY</sub> should be set lower than the input's shortest clock period (including cycle-to-cycle jitter). The early pulse monitor can act as a coarse frequency detector with faster detection than the ppm frequency detector. The early pulse monitor is supported for input frequencies between 2 kHz and f<sub>VCO</sub>/12 and should be disabled when outside of this range.

Users must enable missing clock detect in order to use early clock detect. Early clock detect cannot be enabled alone.



Figure 8-16. Early and Late Window Detector Examples

### 8.3.7.2.5 Phase Valid Monitor for 1-PPS Inputs

The phase valid monitor is designed specifically for 1-PPS input validation because the frequency and window detectors do not support this low frequency. The phase valid monitor uses a window detector to validate 1-PPS input pulses that arrive within the nominal clock period  $(T_{IN})$  plus a programmable jitter threshold  $(T_{JIT})$ . When the input pulse arrives within the counter window  $(T_V)$ , the pulse is considered valid and the phase valid flag

is cleared. When the input pulse does not arrive before  $T_V$  (due to a missing or late pulse), the flag is set immediately to disqualify the input.  $T_{JIT}$  should be set higher than the worst-case input cycle-to-cycle jitter.

The phase valid register settings also are valid for 1-PPS ppm error threshold detect. Notice the  $T_{JIT}$  also impacts the worst case ppm error allowed. For example: High\_Jitter\_Freq = 1/( $T_{IN}$  -  $T_{JIT}$ ), then Max input allowable ppm error = (High\_Jitter\_Freq - Expected\_Freq) / Expected\_Freq × 1e6.



Figure 8-17. 1-PPS Input Window Detector Example

#### 8.3.7.3 PLL Lock Detectors

The loss-of-lock (LOL) status is available for APLL1, APLL2, APLL3, DPLL1, DPLL2, and DPLL3. The APLLs are monitored for loss-of-frequency lock only. The DPLL can be monitored for both loss-of-frequency lock (LOFL) and loss-of-phase lock (LOPL). The DPLL lock threshold and loss-of-lock threshold are programmable for both LOPL and LOFL detectors. In the case when APLL3 loss-of-frequency lock is selected, then DPLL3 is monitored for LOPL only. DPLL3 must be enabled for the digital monitoring of APLL3 VCBO lock detect.

The DPLL frequency lock detector will clear its LOFL flag when the DPLL's frequency error relative to the selected reference input is less than the lock ppm threshold. Otherwise, the lock detector will set the LOFL flag when the DPLL's frequency error is greater than the unlock ppm threshold. The ppm delta between the lock and unlock thresholds provides hysteresis to prevent the LOFL flag from toggling when the DPLL frequency error is crossing these thresholds.

The APLL3 frequency digital lock detector will clear its LOFL flag when the APLL3 VCBO frequency error relative to the XO reference input is less than the lock ppm threshold. Otherwise, the lock detector will set the LOFL flag when the VCBO's frequency error is greater than the unlock ppm threshold. Ensure to take the ppm frequency tolerance of the XO input reference into account when setting the VCBO frequency lock and unlock thresholds. The ppm delta between the lock and unlock thresholds provides hysteresis to prevent the LOFL flag from toggling when the VCBO frequency error is crossing these thresholds.

A measurement accuracy (ppm) and averaging factor are used in computing the frequency lock detector register settings. A higher measurement accuracy (smaller ppm) or higher averaging factor will increase the measurement delay to set or clear the LOFL flag. Higher averaging may be useful when locking to an input with high wander or when the PLL is configured with a narrow loop bandwidth. Note that higher averaging reduces the maximum frequency ppm thresholds that can be configured.

The DPLL phase lock detector will clear its LOPL flag when the phase error of the DPLL is less than the phase lock threshold. Otherwise, the lock detector will set the LOPL flag when the phase error is greater than the phase unlock threshold.

Users can observe the APLL and DPLL lock detector flags through the status pins and the status bits.





Figure 8-18. PLL Lock Detectors and History Monitor

### 8.3.7.4 Tuning Word History

The DPLL domain has a tuning word history monitor block that determines the initial output frequency accuracy upon entry into holdover. When in holdover, the stability of the reference clock (on XO input) determines the long-term stability and accuracy of the output frequency. The tuning word can be updated from one of three sources depending on the DPLL operating mode:

- 1. Locked Mode: from the output of the digital loop filter when locked
- 2. Holdover Mode: from the final output of the history monitor
- 3. Free Run Mode: from the free-run tuning word register (user defined)

When the history monitor is enabled and the DPLL is locked, the device averages the reference input frequency by accumulating history from the digital loop filter output during a programmable averaging time ( $T_{AVG}$ ) set by DPLLx\_HIST\_TIMER. When a valid reference input becomes invalid, the final tuning word value is stored to determine the initial holdover frequency accuracy. Generally, a longer  $T_{AVG}$  time will produce a more accurate initial holdover frequency.

If the input reference clock fails and becomes invalid, the history data can be corrupted if the tuning word continues to update before the fail state is indicated by one of the reference input validation monitors. To avoid this scenario, any in progress accumulation is ignored and the recent history data is ignored. The most recent collected average data is discarded such that the actual history used is greater than  $T_{AVG}$  but less than  $2 \times T_{AVG}$ .

The tuning word history is initially cleared after a device hard reset or soft reset. After the DPLL locks to a new reference, the history monitor waits for the first  $T_{AVG}$  timer to expire before storing the first tuning word value and begins to accumulate history. The history monitor will not clear the previous history value during reference switchover or holdover exit. The history can be manually cleared or reset by toggling the history enable bit (DPLLx\_HIST\_EN = 1  $\rightarrow$  0  $\rightarrow$  1), if needed.



Figure 8-19. Tuning Word History Windows

When no tuning word history exists, the free-run tuning word value (DPLLx\_FREE\_RUN) is used and determines the initial holdover output frequency accuracy.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 8.3.7.5 Status Outputs

The GPIO pins can be configured to output various status signals and interrupt flags for device diagnostic and debug purposes. The status signal, output driver type, and output polarity settings are programmable.

# 8.3.7.6 Interrupt

Any GPIO pin can be configured as a device interrupt output pin. The interrupt logic configuration is set through registers. When the interrupt logic is enabled, the interrupt output can be triggered from any combination of interrupt status indicators, including LOS for the XO, LOR for the selected DPLL input, LOL for APLL1, APLL2, and the DPLLs, and holdover and switchover events for the DPLLs. When the interrupt polarity is set high, a rising edge on the live status bit asserts its interrupt flag (sticky bit). Otherwise, when the polarity is set low, a falling edge on the live status bit asserts its interrupt flag. Any individual interrupt flag can be masked so the flag does not trigger the interrupt output. The unmasked interrupt flags are combined by the AND/OR gate to generate the interrupt output, which can be selected on either status pin.

When a system host detects an interrupt from the device, the host can read the interrupt flag or *sticky* registers to identify which bits were asserted to resolve the fault conditions in the system. After the system faults have been resolved, the host can clear the interrupt output by writing 1 to the self-clearing INT\_CLR field.



Figure 8-20. Status and Interrupt



### 8.3.8 PLL Relationships

When a DPLL combines with an APLL in a feedback loop, the APLL must use the fixed 40-bit denominator. When the APLL works in an independent loop, like APLL1 and APLL3 in Figure 8-6 or APLLs in Figure 8-7, TI recommends selecting the 24-bit programmable denominator.



Figure 8-21. PLL Architecture

#### 8.3.8.1 PLL Frequency Relationships

The following equations provide the APLL and DLL frequency relationships required to achieve closed-loop operation. The TICS Pro programming software can be used to generate valid divider settings based on the desired frequency plan.

Note that any divider in the following equations refers to the actual divide value (or range) and not its programmable register value.

When DPLL operation is enabled, the calculated DPLL frequency and APLL frequency must be nominally the same. The DPLL adjustments to the paired APLL N divider 40-bit fixed denominator will track the selected input reference source to synthesize the actual clock output desired frequency and phase.

When the APLL operates independently from its paired DPLL, TI recommends the programmable 24-bit denominator for hybrid synchronization or cascading between frequency domains in order to maintain 0 ppm frequency error without DPLL control. In this scenario the APLL will which track the cascade feedback divider reference from another APLL output.

When using ZDM (zero delay mode) for a PLL, the clock output divider must be accounted for in the VCO frequency calculations.



#### 8.3.8.1.1 APLL Phase Detector Frequency

Equation 1 calculates the phase detector frequency which is used to find the VCO frequency in the APLL VCO Frequency calculation in Equation 2.

$$f_{PD} = f_{XO} \times D_{XO} / R_{XO} \tag{1}$$

#### where

- f<sub>PD</sub> = APLL phase detector frequency
- f<sub>XO</sub>: APLL reference is XO frequency or cascaded reference frequency from another APLL.
- D<sub>XO</sub>: XO input doubler (1 = disabled, 2 = enabled)
- R<sub>XO</sub>: APLL XO Input R divider value (1 to 32)

# 8.3.8.1.2 APLL VCO Frequency

The APLL phase locks the APLL VCO to the APLL reference using the applied APLL numerator. Use Equation 2 to calculate the VCO frequency.

$$f_{VCO} = f_{PD} \times (INT_{APLL} + NUM_{APLL} / DEN_{APLL})$$
 (2)

- f<sub>VCO</sub>: VCO frequency
- f<sub>PD</sub> = APLL phase detector frequency
- INT<sub>APLL</sub>: APLL N divider integer value (12 bits, 1 to  $2^{12} 1$ )
- $NUM_{APLL}$ : APLL N divider numerator value (40 bits, 0 to  $2^{40} 1$ , or 24 bits, 0 to  $2^{24} 1$ )
- DEN<sub>APLL</sub>: APLL N divider denominator value (fixed 2<sup>40</sup>, or programmable 1 to 2<sup>24</sup>)
  - Avoid integer boundary spurs by keeping the NUM/DEN ratio away from an integer value.
  - 0.125 < NUM<sub>APLI</sub> / DEN<sub>APLI</sub> < 0.875 (In DPLL Mode, avoid 0.5)</li>

### 8.3.8.1.3 DPLL TDC Frequency

Equation 3 calculates the TDC frequency which is used to find the VCO frequency in the DPLL VCO Frequency calculation in Equation 5. Two different TDC frequencies are possible for each DPLL to enable switching between non-integer related frequencies while keeping the TDC rate high.

$$f_{TDC} = f_{INx} \times D_{INx} / R_{INx}$$
 (3)

$$f_{TDC} = f_{INV} \times D_{INV} / R_{INV}$$
(4)

#### where

- f<sub>TDC</sub>: DPLL TDC input frequency (see Equation 3)
- f<sub>INx</sub> or f<sub>INv</sub>: INx or INy input frequency or cascaded reference frequency from another APLL.
- $R_{INx}$  or  $R_{INy}$ : INx or INy R divider value (16 bits, 1 to  $2^{16} 1$ )
- $D_{INx}$  or  $D_{INy}$ : INx or INy input doubler (2 = disabled and 1 = enabled)

# 8.3.8.1.4 DPLL VCO Frequency

The DPLL phase locks the APLL VCO to the DPLL VCO frequency by updating the actual APLL numerator value. Use Equation 5 to calculate the VCO frequency. Each DPLL can have two different values for DPLL N to allow locking to the same VCO frequency using two different TDC frequencies. DPLLx REF# FB SEL register selects which DPLL N value is used.

$$f_{VCO} = f_{TDC} \times (INT_{DPLL} + NUM_{DPLL} / DEN_{DPLL})$$
(5)

#### where

- $INT_{DPLL}$ : DPLL FB divider integer value (33 bits, 1 to  $2^{33} 1$ )
- $NUM_{DPLL}$ : DPLL FB divider numerator value (40 bits, 0 to  $2^{40} 1$ )
- DEN<sub>DPLL</sub>: DPLL FB divider denominator value (40 bits, 1 to 2<sup>40</sup>)
- N: INT<sub>DPLL</sub> + NUM<sub>DPLL</sub>/ DEN<sub>DPLL</sub>

#### 8.3.8.1.5 Clock Output Frequency

Each APLL has a post divider which will provide a VCO post divider frequency calculated in Equation 6, Equation 7, or Equation 8. The final output frequency is calculated by dividing from the VCO post divider frequency and the output divide (see Equation 9). For each output, the output frequency depends on the selected APLL clock source and output divider value.

**APLL1 selected:** 
$$f_{POST\ DIV} = f_{VCO1} / Pn_{APLL1}$$
 (6)

APLL2 selected: 
$$f_{POST\ DIV} = f_{VCO2} / P1_{APLL2}$$
 (7)

APLL3 selected: 
$$f_{POST\ DIV} = f_{VCO3} / P1_{APLL3}$$
 (8)

$$OUT[0:15]: f_{OUTx} = f_{POST DIV} / OD_{OUTx}$$
(9)

#### where

- f<sub>POST\_DIV</sub>: Output mux source frequency (APLL1, APLL2 or APLL3 post-divider clock)
- Pn<sub>APLL1</sub>: APLL1 primary P1 or secondary P2 post-divide value (2 to 7)
- P1<sub>APLL2</sub>: APLL2 primary P1 post-divide value (2 to 13)
- P1<sub>APLL3</sub>: APLL3 post-divide value = div8 (2 to 8), div8 times 2 (10, 12, 14, 16), or bypass (1)
- f<sub>OUTx</sub>: Output clock frequency (x = 0 to 15)
- OD<sub>OUTx</sub>: OUTx output bypass or divider value. All outputs have a 12-bit divider with values 1 to (2<sup>12</sup> 1).
   All outputs except OUT2 and OUT3 have the option to follow the 12-bit divider with a 20-bit SYSREF divider that can be used to produce 1-PPS or other frequencies below 1 Hz when the SYSREF output is set for continuous output.

### 8.3.8.2 Analog PLLs (APLL1, APLL2, APLL3)

Each APLL has a 40-bit fractional-N divider to support high-resolution frequency synthesis and very low phase noise and jitter. Each APLL also has the ability to tune its VCO frequency through sigma-delta modulator (SDM) control in DPLL mode. In cascaded mode, each APLL has the ability to lock its VCO frequency to another VCO frequency.

In free-run mode, APLL3 uses the XO input as an initial reference clock to its VCO3. The PFD of APLL3 compares the fractional-N divided clock with its reference clock and generates a control signal. The control signal is filtered by the APLL3 loop filter to generate a control voltage to set VCO3's output frequency. The SDM modulates the N divider ratio to get the desired fractional ratio between the PFD input and the VCO3 output. APLL1 or APLL2 operates similar to APLL3. User can select the reference from either the VCO3 clock or XO clock.

In DPLL mode, the APLL fractional SDM is controlled by the DPLL loop to pull the VCO frequency into lock with the DPLL reference input. For example, Figure 8-6 shows how the APLL1 or APLL2 can derive their references from the VCO3 if their respective DPLL1 or DPLL2 are disabled. The VCO1 or VCO2 will then be effectively locked to the DPLL3 reference input, assuming there is no synthesis error introduced by the fractional N divide ratio of APLL1 or APLL2.

#### 8.3.8.3 APLL Reference Paths

### 8.3.8.3.1 APLL XO Doubler

The APLL XO doubler can be enabled to double the PFD frequency for the APLL reference. Enabling the XO doubler adds minimal noise and can be useful to increase the PFD frequency to optimize phase noise, jitter, and fractional spurs. The flat portion of the APLL phase noise can improve when the PFD frequency is increased.

### 8.3.8.3.2 APLL XO Reference (R) Divider

Each APLL has a 5-b XO reference (R) divider that can be used to meet the maximum APLL PFD frequency specification. It can also be used to ensure the APLL fractional-N divide ratio (NUM/DEN) is between 0.125 to 0.875 (avoid 0.5), which is recommended to support the DPLL frequency tuning range. Otherwise, the R divider can be bypassed (divide by 1).

# 8.3.8.4 APLL Phase Frequency Detector (PFD) and Charge Pump

APLL1 has programmable charge pump settings of 1.6, 3.2, 4.8, or 6.4 mA. APLL2 or APLL3 has programmable charge pump settings from 0 to 5.8 mA in 0.4-mA steps. Best performance from APLL3 is achieved with a charge pump currents of 0.8 mA or higher.

#### 8.3.8.5 APLL Feedback Divider Paths

The VCO output of each APLL is fed back to its PFD block through the fractional feedback (N) divider. The VCO output is also fed back to the DPLL feedback path in DPLL mode. For hybrid synchronization or cascaded frequency domain architectures each VCO output also can source to the DPLL input reference selection muxes or as an XO input for other APLLs or through fixed feedback dividers.

#### 8.3.8.5.1 APLL N Divider With SDM

The APLL fractional N divider includes a 12-b integer portion (INT), a 40-b numerator portion (NUM), a fixed 40-b or a programmable 24-b denominator portion (DEN), and a sigma-delta modulator. The INT and NUM are programmable. When an APLL works with a DPLL in a loop, the APLL uses a fixed 40-bit denominator for very high frequency resolution on the VCO clock. When the APLL works in an independent loop, like APLL1 and APLL2 in Figure 8-6 or the APLLs in Figure 8-7. TI recommends a 24-bit programmable denominator. The total APLL N divider value is: N = INT + NUM /  $2^{40}$  or INT + NUM /  $2^{24}$ .

In APLL free-run mode, the PFD frequency and total N divider for the APLL determine the VCO frequency, which can be computed with 24-b denominator by Equation 2.

# 8.3.8.6 APLL Loop Filters (LF1, LF2, LF3)

APLL3 supports a programmable loop bandwidth from 100 Hz to 10 kHz (typical range), and APLL1 or APLL2 supports a programmable loop bandwidth from 100 kHz to 1 MHz (typical range). The loop filter components can be programmed to optimize the APLL bandwidth depending on the reference input frequency and phase noise. The LF1, LF2, and LF3 pins each require an external C2 capacitor to ground. See the suggested values for the LF1, LF2, and LF3 capacitors in *Pin Configuration and Functions*.

Figure 8-22 shows the APLL loop filter structure between the PFD/charge pump output and VCO control input.



Figure 8-22. Loop Filter Structure of Each APLL

# 8.3.8.7 APLL Voltage-Controlled Oscillators (VCO1, VCO2, VCO3)

#### 8.3.8.7.1 VCO Calibration

Each APLL VCO must be calibrated to ensure that the PLL can achieve lock and deliver optimal phase noise performance. VCO calibration establishes an optimal operating point within the VCO tuning range. VCO calibration is executed automatically during initial PLL start-up after device power-on, hard-reset, or soft-reset when the XO input is detected by its input monitor. To ensure successful calibration and APLL lock, it is critical for the XO clock to be stable in amplitude and frequency before the start of calibration; otherwise, the calibration can fail and prevent PLL lock and output clock start-up. Before VCO calibration and APLL lock, the output drivers are typically held in the mute state (configurable per output) to prevent spurious output clocks.

A VCO calibration can be triggered manually for a single APLL by toggling a PLL enable cycle (APLLx\_EN bit =  $0 \rightarrow 1$ ) through host programming. This may be needed after the APLL N divider value (VCO frequency) is changed dynamically through programming.

#### 8.3.8.8 APLL VCO Clock Distribution Paths

Each APLL VCO post-divider supports an independently programmable divider.

APLL2 has one VCO post-divider clock (P1: ÷2 to ÷13) available for distribution to all outputs.

APLL1 has two VCO post-dividers. The primary VCO post-divider clock (P1: ÷2 to ÷7) is distributed for OUT0, OUT1, OUT2 and OUT3 in LMK5B33414. The secondary APLL1 VCO post-divider clock (P2: ÷2 to ÷7) is distributed for OUT0 and OUT1 in the LMK5B33414.

APLL3 has one VCO post-divider paired with an optional divide by 2. The VCO3 post-divider is comprised of a programmable divide by 8 followed by an optional divide by 2. The APLL3 post-divider clock div8 (÷2 to ÷8) or div8 & div2 (÷10, ÷12,÷14, ÷16) can be distributed to all 4 output banks in LMK5B33414. If the system use case requires sourcing multiple frequencies from APLL3 that cannot be supported from a single post-divider value, then bypass the VCO3 post-divider by setting VCO3 post-divider = 1 and program the individual channel dividers to obtain the desired output frequencies.

# 8.3.8.9 DPLL Reference (R) Divider Paths

Each reference input clock has its own 16-b reference divider to the DPLL TDC block. The R divider output of the selected reference sets the TDC input frequency. To support hitless switching between inputs with different frequencies, the R dividers can be used to divide the clocks to a single common frequency to the DPLL TDC input.

# 8.3.8.10 DPLL Time-to-Digital Converter (TDC)

The TDC input compares the phase of the R divider clock of the selected reference input and the DPLL feedback divider clock from VCO. The TDC output generates a digital correction word corresponding to the phase error which is processed by the DPLL loop filter.

### 8.3.8.11 DPLL Loop Filter (DLF)

The DPLL supports a programmable loop bandwidth from 10 mHz to 4 kHz and can achieve jitter peaking below 0.1 dB (typical). The low-pass jitter transfer characteristic of the DPLL attenuates its reference input noise with up to 60-dB/decade roll-off above the loop bandwidth.

The DPLL loop filter output controls the fractional numerator of APLL to steer the VCO frequency into lock with the selected DPLL reference input.

### 8.3.8.12 DPLL Feedback (FB) Divider Path

The DPLL feedback path has a programmable prescaler (33 bits, 1 to  $2^{33} - 1$ ) and a fractional feedback (FB) divider. The programmable DPLL FB divider includes a 33-b integer portion (INT), 40-b numerator portion (NUM), and 40-b denominator portion (DEN). The total DPLL FB divider value is: FB<sub>DPLL</sub> = INT + NUM / DEN.

In DPLL mode, the TDC frequency and total DPLL feedback divider and prescalers determine the VCO frequency. Use Equation 5 to calculate the VCO frequency.

### 8.3.9 Output Clock Distribution

The output clock distribution blocks include six output muxes, eleven output dividers, and fourteen programmable differential output drivers in LMK5B33414. The output dividers support output synchronization (SYNC) to allow phase synchronization between two or more output channels. Also, the channels OUT0, OUT4, or OUT10 have an optional internal zero-delay mode (ZDM) synchronization feature to support deterministic input-to-output phase alignment (typically for 1-PPS clocks) with programmable offset.

### 8.3.10 Output Channel Muxes

The LMK5B33414 employs 6 output multiplexers or muxes to distribute frequency sources to the respective output banks. OUT0 and OUT1 each have a separate 6:1 mux to individually select a source. OUT2 and OUT3 output channels share one 3:1 mux . The output bank OUT4 to OUT7 share one 2:1 mux and a second 2:1 mux is shared across the output bank OUT8 to OUT13.

The 6:1 MUX on OUT0 and OUT1 are the most flexible providing selection among APLL3 post divider, APLL2 post divider, the APLL1 primary post divider, APLL secondary post divider, buffered XO or reference input as a frequency source. The 3:1 MUX feeding the OUT2 and OUT3 can select a source between the APLL3 post divider, APLL2 post divider or the APLL1 primary post divider. OUT4 to OUT7 bank or OUT8 to OUT13 bank can each select a frequency source from the APLL3 post divider or the APLL2 post divider. The two 2:1 muxes for the

# 8.3.11 Output Dividers (OD)

There are one or more output dividers after each output mux. Each channel in OUT[0:1] has an individual 12-bit channel divider cascaded an optional 20-bit SYSREF divider. Each channel in OUT[2:3] has an individual 12-bit output divider. The OUT[4:5], OUT[6:7], OUT[8:9], OUT[10:11], and OUT[12:13] channels each have a single 12-bit output divider cascaded with an optional SYSREF divider. The output dividers are used to generate the final clock output frequency from the source selected by the output mux.

The OUT0 or OUT1 channel combines a 12-bit output channel divider (CD) and a 20-bit SYSREF divider to support output frequencies from 1-Hz (1-PPS) to 1250-MHz. From VCO to output, the total divide value is the product of the PLL post-divider (P), output channel divider (CD) and SYSREF divider (SD) values (P × CD × SD).

For example, with the APLL3 post-divider bypassed each 12-bit channel divider (CD) supports output frequencies from 100-kHz to 1250-MHz (or up to the maximum frequency supported by the configured output driver type). It is possible to then cascade the SYSREF divider (SD) to achieve lower clock frequencies down to 1-Hz (1-PPS).

Each output divider is powered from the same VDDO\_x supply used for the clock output drivers. The output divider can be powered down if not used to save power. For each output group in OUT[2:3], OUT[4:5], OUT[6:7], OUT[8:9], OUT[10:11], or OUT[12:13], the output divider is automatically powered down when both output drivers are disabled. For OUT0 or OUT1 channel, the output divider is automatically powered down when its output driver is disabled.

### 8.3.12 SYSREF/1-PPS

LMK5B33414 can support system reference clocks from 1-PPS to 25-MHz including JEDEC JESD204B or JESD204C SYSREF clocks. Any 12-bit output channel divider except OUT2 or OUT3 can be cascaded with an individual 20-bit SYSREF divider. Set flexible SYSREF divider values to generate the same 1-PPS/SYSREF frequency on multiple outputs or different frequency multiples of 1-PPS/SYSREF based on application requirements. When aligning multiple SYSREF outputs TI recommends setting SYSREF\_REQ\_MODE 0x1A[5:4] = 11 for resampling of the SYSREF request. The 1PPS/SYSREF can also be replicated on GPIO1 or GPIO2 if additional single ended outputs are needed. The SYSREF request sample source SYSREF\_REQ\_SEL 0x1A[3:2] must be set to the same source as desired for SYSREF/1PPS Output Replication.

## 8.3.13 Output Delay

LMK5B33414 have the ability to tune output clock phase with delay function. In each channel divider path, there is a programmable static offset digital delay. With the SYSREF divider selected, the output clock can have additional programmable static offset digital delay, SYSREF digital delay and analog delay.



Figure 8-23. Programmable Static and Dynamic Output Delay

# 8.3.14 Clock Outputs (OUTx\_P/N)

Each clock output can be individually configured as a differential driver (AC-LVPECL/HSDS/LVDS/HCSL). The HSDS driver has the capability to program output voltage swing and common mode voltage. Unused clock outputs can be disabled to save power.

Each output channel has its own internal LDO regulator to provide excellent PSNR and minimize jitter and spurs induced by supply noise. For differential modes, the output clock specifications (such as output swing, phase noise, and jitter) are not sensitive to the VDDO\_x voltage because of the channel's internal LDO regulator.

The OUT0 and OUT1 channel (mux, divider, and drivers) are powered through a single output supply pin (VDDO\_0\_1), and similarly for the OUT2 and OUT3 channel (VDDO\_2\_3). Output banks OUT4 to OUT7 and OUT8 to OUT13 each have their own output supply pin (VDDO\_4\_TO\_7) and (VDDO\_8\_TO\_13) respectively. Each output supply pin should be powered by 3.3-V and always connected to the supply even if not used.

OUT0 or OUT1 has the additional capability for two 1.8-V or 2.65-V LVCMOS drivers per output pair. CMOS output voltage levels are determined by internal programming of the CMOS output LDO to support either 1.8-V or 2.65-V LVCMOS.

For additional low frequency single ended clock outputs GPIO1 and GPIO2 may be configured to replicate any 1PPS/SYSREF divider output from another differential output pair.

# 8.3.14.1 Differential Output

The differential HSDS driver can be programmed to achieve  $V_{OD}$  swing (single-ended peak-to-peak amplitude) compatible with LVDS, CML, LVPECL and other differential receivers.  $V_{OD}$  ranges from 0.4 V to 1 V with a step size of roughly 100 mV. The HSDS driver can be DC-coupled or AC-coupled. There are two common-mode options for each of the  $V_{OD}$  settings. See the *Electrical Characteristics* table for more information.

The traditional HCSL output driver is PCIe compliant and requires  $50-\Omega$  external termination. TI recommends placing the termination close to the receiver side.

#### 8.3.14.2 LVCMOS Output

The LVCMOS drivers available for selection on OUT0 and OUT1 have two outputs per P and N pair. Each output on P and N can be configured for normal polarity, inverted polarity, or disabled as Hi-Z or static low level. The LVCMOS output high level ( $V_{OH}$ ) is determined by the internal programmable LDO regulator voltage of 1.8 V or 2.65 V for rail-to-rail LVCMOS output voltage swing. LVCMOS mode is only supported on channel outputs 0 and 1 and is primarily to support ASIC or processor clocks which do not have as stringent phase noise or jitter requirements.

An LVCMOS output clock is an unbalanced signal with large voltage swing, therefore it can be a strong aggressor and couple noise onto other jitter-sensitive differential output clocks. If an LVCMOS clock is required from an output pair, configure the pair with both outputs enabled but with opposite polarity (+/- or -/+) and leave the unused output floating with no trace connected.

# 8.3.14.3 SYSREF/1-PPS Output Replication

The SYSREF divider output signals can be replicated on either GPIO1 and GPIO2 to provide additional single ended 3.3V CMOS clocks after start-up if desired. To configure the SYSREF/1-PPS output replication the GPIO

must be enabled as an output (GPIOx\_OUTEN = 1) and one of the SYSREF output to GPIO replication sources must be active. The SYSREF replication source comes from any one of the SYSREF dividers in use from OUT0/1, OUT4/5, OUT6/7, OUT/9, OUT10/11 or OUT12/13 by register programming (OUT\_x\_y\_SR\_GPIO\_EN = 1). The GPIOx replicated SYSREF output is after static digital delay but before the analog and digital delay and pulser. The output will be a continuous frequency as pulsed SYSREF mode is not supported for the GPIOx replica.

There will be some small fixed delay skew between the normal SYSREF and GPIO replicated SYSREF. An LVCMOS output clock is an unbalanced signal with large voltage swing, therefore it can be a strong aggressor and couple noise onto other jitter-sensitive differential output clocks.

### 8.3.14.4 Output Auto-Mute During LOL

Each output driver can automatically mute its clock when the selected output mux clock source is invalid, as configured by its MUTE enable field. The source can be invalid based on the LOL status of each PLL by configuring the APLL and DPLL mute control bits (MUTE\_APLLx\_LOCK, MUTE\_DPLLx\_LOCK, MUTE\_DPLLx\_PHLOCK). When auto-mute is disabled or bypassed (OUT\_x\_y\_MUTE\_EN = 0), the output clock can have incorrect frequency or be unstable before and during the VCO calibration.

# 8.3.15 Glitchless Output Clock Start-Up

When APLL auto-mute is enabled, the outputs will start up in synchronous fashion without clock glitches when an APLL lock is achieved after any of the following events: device power-on, exiting hard-reset or deasserting output SYNC.

# 8.3.16 Clock Output Interfacing and Termination

This section shows the recommended output termination. Unused clock outputs can be left floating and powered down by programming.



Figure 8-24. LVCMOS Output Termination



Figure 8-25. DC-Coupled HSDS Output Termination



Figure 8-26. AC-Coupled HSDS Output Termination Method 1





Figure 8-27. AC-Coupled HSDS Output Termination Method 2



Figure 8-28. DC-Coupled HCSL Output Termination



Figure 8-29. AC-Coupled HCSL Output Termination

# 8.3.17 Output Synchronization (SYNC)

Output SYNC can be used to phase-align two or more output clocks with a common rising edge by allowing the output dividers to exit reset on the same PLL output clock cycle. Any output dividers selecting the same PLL output can be synchronized together as a SYNC group by triggering a SYNC event through the hardware pin or software bit.

The following requirements must be met to establish a SYNC group for two or more output channels:

- Output dividers have their respective sync enable bit set (OUT\_x\_y\_DIV\_SYNC\_EN = 1)
- SYSREF dividers have their additional respective sync enable bit set (OUT\_x\_y\_SR\_DIV\_SYNC\_EN = 1), work with above set (OUT\_x\_y\_DIV\_SYNC\_EN = 1)
- Output dividers have their output mux selecting the same PLL output
- The PLL (post-divider) output has its sync enable bit set (for example, PLL1 PRI DIV SYNC EN = 1)
- SYNC EN = 1

A SYNC event can be asserted by either a GPIOx pin programmed for SYNC input with GPIOx\_MODE = 31 or the SYNC\_SW register bit (active high). When SYNC is asserted, the SYNC-enabled dividers are held in reset and clock outputs are low. When SYNC is deasserted, the outputs from a common PLL will start with their initial clock phases synchronized or aligned. SYNC can also be used to set a low state on any SYNC-enabled outputs to prevent output clocks from being distributed to downstream devices until the receiver inputs are configured and ready to accept the incoming clock.

Output channels with their sync disabled (OUT\_x\_y\_DIV\_SYNC\_EN = 0) will not be affected by a SYNC event and will continue normal output operation as configured. VCO post-divider clocks must be enabled for synchronization to ensure the dividers they drive are synchronized accurately. However, any output deriving a clock from a reset VCO post-divider will not be valid during SYNC, even if the channel divider is not selected for SYNC. VCO post-dividers not selected for synchronization do not stop running during the SYNC so they can continue to source output channels that do not require synchronization. Output dividers with divide-by-1 (divider bypass mode) are not gated during the SYNC event.

| Table 8-3. Output Synchronization    |               |                                                                 |                                                      |  |
|--------------------------------------|---------------|-----------------------------------------------------------------|------------------------------------------------------|--|
| GPIOx as SYNC PIN<br>GPIOx_MODE = 31 |               | SYNC_SW<br>R21[6]                                               | OUTPUT DIVIDER AND DRIVER STATE                      |  |
| GPIOx_POL = 0                        | GPIOx_POL = 1 | IXZ I[O]                                                        |                                                      |  |
| 1                                    | 0             | 1 Output driver(s) muted and output divider(s) re               |                                                      |  |
| 1 → 0                                | 0 → 1         | $1 \rightarrow 0$ SYNCed outputs are released with synchronized |                                                      |  |
| 0                                    | 1             | 0                                                               | Normal output driver/divider operation as configured |  |

Table 8-3. Output Synchronization

### 8.3.18 Zero-Delay Mode (ZDM)

Zero-delay mode synchronization can be enabled to achieve *zero* phase delay between the selected DPLL reference input clock and the selected zero-delay feedback clock. Figure 8-30 shows how the OUT0 clock can internally feedback to any DPLL as the zero-delay output clock. Zero-delay mode is primarily implemented to achieve deterministic phase relationship between an input and selected outputs such as 1-PPS input to 1-PPS outputs or 156.25-MHz input to 156.25-MHz outputs.

There is no need to route external clock signals from output to input as the zero-delay feedback clock from OUT0 is routed internally to the device. Alternatively to OUT0, OUT4 may be used for DPLL2 internal ZDM feedback and OUT10 may be used for DPLL3 internal ZDM feedback.

1-PPS phase alignment is able to re-establish with the phase slew control and ZDM. For 1-PPS and ZDM, hitless switching must be enabled to prevent the DPLL from becoming unlocked. After performing hitless switching, the phase slew control can reduce the phase build-out back to 0 at a controlled rate. To lock to a 1-PPS signal using ZDM mode, the output static delay or DPLLx\_PH\_OFFSET must be programmed to zero out the phase error between the 1-PPS input and 1-PPS feedback clock. See DPLL Programmable Phase Delay for an example of how input to output phase error in the DPLLx\_PH\_OFFSET field is calculated to apply fine adjustments less than 1-ps.



Figure 8-30. DPLL ZDM Synchronization Between Reference Input and OUT0

# 8.3.19 Time Elapsed Counter (TEC)

The Time Elapsed Counter (TEC) allows the user to make a precise time measurement between two (or more) events. The events may be either a rising or falling edge of a GPIO pin or a falling edge of the SPI SCS pin. Any GPIO pin can be programmed for TEC input. Rising or falling polarity can be chosen using the GPIO polarity invert register. After each TEC event, the counter values is captured and the application may read back a 40-bit value. The elapsed time is calculated based on the difference in the read back values. The accuracy of the measurement is better than 7.5 ns with a total measurement time over 59 minutes depending on exact configuration. It is necessary to read back at least the LSB of the TEC\_CNTR to re-arm the TEC counter capture.



(10)

The TEC counter is clocked at a frequency based on PLL3 VCO frequency ÷8 or PLL2 VCO frequency ÷ 20. A time measurement is made by below steps.

- 1. Reset the TEC counter value. Recommended to reduce chance of counter roll-over between TEC capture events, but optional. If the reset is not done the user would need to detect roll-over of counter register which will complicate Equation 10 for elapsed time calculation.
- 2. Trigger TEC capture event and read back the TEC registers containing the stored counter value.
- 3. Trigger the TEC capture event a second time and read back the TEC registers containing the stored counter value.
- 4. Use Equation 10 to calculate the elapsed time. The worst-case error is twice the TEC counter clock period. Table 8-4 lists some common TEC clock frequencies/periods and roll-over times.

Elapsed Time = (2nd captured TEC value - 1st captured TEC value) / TEC Clock Rate

The TEC CNTR register is split across five registers.

Table 8-4. Common TEC Clock Frequencies and Roll-Over Times

| PLL SOURCE | VCO FREQUENCY | TEC CLOCK<br>FREQUENCY | TEC CLOCK PERIOD (t) | ROLL-OVER TIME |
|------------|---------------|------------------------|----------------------|----------------|
| PLL3       | 2500 MHz      | 312.5 MHz              | ~3.17 ns             | ~58.6 minutes  |
| PLL2       | 5950 MHz      | 297.5 MHz              | ~3.361 ns            | ~61.6 minutes  |
| PLL2       | 5898.24 MHz   | 294.912 MHz            | ~3.391 ns            | ~62.1 minutes  |
| PLL2       | 5625 MHz      | 281.25 MHz             | ~3.556 ns            | ~65.1 minutes  |
| PLL2       | 5600 MHz      | 280 MHz                | ~3.571 ns            | ~65.4 minutes  |



Figure 8-31. TEC Clock and Counter

Figure 8-32 illustrates the states of the Time Elapsed Counter function.





Figure 8-32. State Diagram of TEC

# 8.3.19.1 Configuring TEC Functionality

- 1. Select the PLL to drive the Time Elapsed Counter (TEC). PLL3 will offer the highest accuracy time measurement due to the highest TEC clock frequency, however PLL2 provides slightly longer roll-over times.
  - PLL3 source is selected by setting REF0 MISSCLK VCOSEL to 0.
  - PLL2 source is selected by setting REF0 MISSCLK VCOSEL to 1.
- 2. Select GPIO or SPI chip select as a trigger to capture the TEC counter value to TEC\_CNTR field. Using a GPIO does not require any special timing for the SPI SCS pin. It is possible to use the GPIO pin for other purposes, then enable the TEC functionality when required.
  - GPIO trigger is selected by setting TEC CNTR TRIG to 1.
  - SPI chip select trigger is selected by setting TEC CNTR TRIG to 0.
- 3. Enable the TEC counter by setting TEC CNTR EN to 1.

### 8.3.19.2 SPI as a Trigger Source

When TEC\_CNTR\_EN = 1, each SCS falling edge the TEC counter will be captured to the TEC\_CNTR field. Subsequent to a SPI transaction which reads from the MSB of the TEC\_CNTR field, no falling edge of SCS will capture the TEC counter to the TEC\_CNTR field until the LSB of the TEC\_CNTR field is read.

Figure 8-33 shows when the TEC is latched during single register reads and Figure 8-34 for a multibyte read.

Figure 8-33 shows that the TEC counter is captured every falling SCS edge until TEC CNTR MSB is read.



Figure 8-33. TEC Single Byte Read

Figure 8-34 shows that the TEC counter value can be captured and re-armed for capture during a single multibyte read, even if the first register read is not the TEC CNTR registers.



Figure 8-34. TEC Multibyte Read

# 8.3.19.3 GPIO Pin as a TEC Trigger Source

A rising edge of a GPIO pin selected for TEC functionality with GPIOx\_MODE = 0x27 (TEC\_TRIG\_SEL) will capture the TEC value to the TEC\_CNTR field upon an edge of the selected polarity (GPIOx\_POL). No further updates to the TEC\_CNTR field will be made by subsequent GPIOx pin edges until the LSB of the TEC\_CNTR field is read. Figure 8-35 shows the timing of using a GPIO to capture TEC values.



Figure 8-35. TEC Captured Using GPIO

### 8.3.19.3.1 An Example: Making a Time Elapsed Measurement Using TEC and GPIO1 as Trigger

- 1. Configure TEC registers as desired. In this example:
  - REF0 MISSCLK VCOSEL is 0 so that VCO3 frequency / 8 is used for TEC clock rate
  - TEC CNTR TRIG = 1 for GPIO1 trigger
  - TEC CNTR CLR = 0 for normal operation
- 2. Set GPIO1 MODE = 0x27 (TEC TRIG SEL) and GPIO1 POL as desired, 0 in this example for active high
- 3. Provide rising edge on GPIO1 to capture current TEC counter value into the TEC CNTR field.
- 4. Read and store the TEC CNTR field for the first time.
  - Example: 1st\_captured\_TEC\_value = 204 354.
- 5. Provide rising edge on GPIO1.
- 6. Read and store the TEC\_CNTR field for the second time.
  - Example: 2nd captured TEC value = 76 516 568

### 8.3.19.4 TEC Timing

When TEC CNTR TRIG is 1 (GPIO pin):

- Timing accuracy of 1 TEC cycle + 2 ns requires a 20% to 80% rise time of less than or equal to 1 ns.
- GPIOx rising edge should not occur within 10 ns of rising SCS which sets TEC CNTR EN from 0 to 1.
- GPIOx should remain high for 10 ns.
- A new GPIOx trigger should not arrive within 1 µs of the rising edge of the SPI SCS after reading the LSB of the TEC CNTR.

When TEC CNTR TRIG is 0 (SPI):

- Timing accuracy of 1 TEC cycle + 2 ns requires an 80% to 20% fall time of less than or equal to 1 ns.
- The TEC counter is captured to the TEC CNTR registers at the falling edge of SPI SCS. No additional time to read back or pre-latching of register is required.

# 8.3.19.5 Other TEC Behavior

The TEC counter continually counts up and periodically rolls over from  $2^{40} - 1$  to 0.

The user software must determine if the counter has rolled over in between TEC reads. TI recommends resetting the TEC counter accordingly by toggling the TEC\_CNTR\_EN bit before a prospective starting trigger event, if known.

The REF0\_MISSCLK\_VCOSEL field also selects which VCO is used by all inputs for the early and missing reference clock validation, therefore the early and missing input validation registers may need to be re-calculated if REF0 MISSCLK VCOSEL is changed. Changing REF0 MISSCLK VCOSEL or validation calculations during operation may result in references using the missing pulse or both missing and runt pulse detectors to be momentarily disqualified and send the DPLL into holdover.

While TEC\_CNTR\_EN = 0, the TEC counter is held in reset, which is counter value 0. It is possible to make an absolute time measurement from the moment that TEC CNTR EN transitions from 0 to 1 to a future trigger event. However the accuracy of this measurement is less than performing a relative measurement caused by two GPIO or two SPI CSC triggers.

### 8.4 Device Functional Modes

# 8.4.1 Device Start-Up

The device can start up using I<sup>2</sup>C or SPI selected as the control interface depends on the 2-level input level sampled on the GPIO1 pin during power-on reset (POR). Internal register default settings after POR depend on the value of the ROM PLUS EE field stored in EEPROM.

- **GPIO1 = 0:** I<sup>2</sup>C communication interface selected
- **GPIO1 = 1:** SPI communication interface selected

After start-up, the I<sup>2</sup>C or SPI interface is enabled for register access to monitor the device status and control (or reconfigure) the device if needed. The register map configurations are the same for I<sup>2</sup>C and SPI.



The state of GPIO1 during POR determines:

- The serial interface (I<sup>2</sup>C or SPI) used for register access.
- The functionality of the SCS ADD pin for device control and status.

The state of the EEPROM field EE\_ROM\_PAGE\_SEL plus the GPIO0 and GPIO2 pins select the ROM page which will be used at start-up. If the field ROM\_PLUS\_EE is 0, then the device is started with just the ROM settings. If the field ROM\_PLUS\_EE is 1, then an EEPROM overlay is loaded and many fields controlling APLL and output clock configuration will be loaded from the EEPROM. This allows the user flexibility to select start-up clocks frequencies and output formats.

Figure 8-36 shows the device power-on reset configuration sequence.



Figure 8-36. Device POR Configuration Sequence

Also see Figure 8-14, Figure 8-37, and Figure 8-38.

### 8.4.1.1 ROM Selection

At POR the GPIO0 and GPIO2 pin state select a ROM page in conjunction with the EEPROM stored field EE\_ROM\_PAGE\_SEL. The default EEPROM setting is EE\_ROM\_PAGE\_SEL = 0. All register pages in the ROM image are factory-set in hardware (mask ROM) and are not software programmable. For more details on the device configuration refer to the LMK5B33xxx programming guide.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# **Table 8-5. ROM Page Selection**

| GPIO2 at<br>POR | GPIO0 at<br>POR | ROM page with EE_ROM_PAGE_SEL = 0                                                                                  |
|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------|
| L               | L               | ROM page 0. XO= 48 MHz, REFCLK = 25MHz, outputs 25 MHz, 100 MHz, 155.52 MHz, 156.25 MHz, 161.128125 MHz, 312.5MHz. |
| L               | Н               | ROM page 1. XO = 48MHz, outputs 25 MHz, 50 MHz, 100 MHz.                                                           |
| Н               | L               | ROM page 2. XO= 48 MHz, REFCLK = 25MHz, all outputs 156.25 MHz.                                                    |
| Н               | Н               | ROM page 3. Low power mode. All PLLs off, all outputs off.                                                         |
| L               | М               | ROM page 4. XO = 49.152 MHz, REFCLK = 19.44 MHz, outputs 100MHz, 312.5 MHz, 800 MHz.                               |
| М               | L               | ROM page 5. XO= 48 MHz, REFCLK = 156.25MHz, outputs 100 MHz, 125 MHz, 156.25 MHz                                   |
| М               | М               | ROM page 6. XO= 48 MHz, REFCLK = 25MHz, all outputs 312.5 MHz.                                                     |
| М               | Н               | ROM page 7. XO= 48 MHz, REFCLK = 156.25MHz, outputs 100MHz, 125 MHz, 156.25 MHz.                                   |
| Н               | М               | ROM page 8. XO= 48.008 MHz, REFCLK = 156.25MHz, outputs 25 MHz, 50 MHz, 100 MHz, 156.25 MHz                        |

# 8.4.1.2 EEPROM Overlay

An integrated EEPROM supports user-customized output clocks on start-up when the ROM pages will not meet start-up clocking requirements.

At POR if the EEPROM field ROM\_PLUS\_EE = 1, after the ROM settings are loaded the EEPROM will overwrite APLL and clock output registers to provide the user programmed EEPROM start-up clocks. If the ROM based DPLL configuration is not valid, the APLLs will simply lock to the XO reference frequency until the DPLL is configured at which time the DPLL will validate the DPLL reference input and proceed to lock.

The factory default setting for the EEPROM field ROM\_PLUS\_EE = 0.

# 8.4.2 DPLL Operating States

The following sections describe the DPLL states of operation shown in Figure 8-37.





Figure 8-37. DPLL Operating States

Diagram assumes holdover is enabled. Also see Figure 8-14, Figure 8-36, and Figure 8-38.

#### 8.4.2.1 Free-Run

After device POR configuration and initialization, APLL will automatically lock to the XO clock when the XO input signal is valid. The output clock frequency accuracy and stability in free-run mode track the frequency accuracy and stability of the XO input. The reference inputs remain invalid (unqualified) during free-run mode. If the DPLL has locked, but not yet accumulated a valid history word and the reference is lost, then Free-Run is entered.

### 8.4.2.2 Lock Acquisition

The DPLL constantly monitors its reference inputs for a valid input clock. When at least one valid input clock is detected, the PLL channel will exit free-run mode or holdover mode and initiate lock acquisition through the DPLL. The LMK5B33414 supports the Fastlock feature where the DPLL temporarily engages a wider loop bandwidth to reduce the lock time. When the lock acquisition is done, the loop bandwidth is set to its normal configured loop bandwidth setting ( $BW_{DPLL}$ ).

# 8.4.2.3 DPLL Locked

When the DPLL locks, the APLL output clocks are frequency and phase locked to the selected DPLL reference input clock. While the DPLL is locked, the APLL output clocks will not be affected by frequency drift on the XO input. The DPLL has a programmable frequency lock detector and phase lock detectors to indicate loss-of-frequency lock (LOFL) and loss-of-phase lock (LOPL) status flags, which can be observed through the status pins or status bits. When the frequency lock is detected (LOFL  $\rightarrow$  0), the tuning word history monitor (if enabled) will begin to accumulate historical averaging data used to determine the initial output frequency accuracy upon entry into holdover mode.

#### 8.4.2.4 Holdover

When a loss-of-reference (LOR) condition is detected and no valid input is available the DPLL enters holdover.

If history is disabled (DPLLx\_HIST\_EN = 0) the DPLL will use the 2s complement DPLLx\_FREE\_RUN[39:0] field which sets holdover frequency relative to the DPLL numerator. Short-term frequency accuracy is based on the accuracy of the DPLLx\_FREE\_RUN field.

If history is enabled (DPLLx\_HIST\_EN = 1) but the tuning history is not yet valid, then the DPLLx\_FREE\_RUN field is used as if DPLLx\_HIST\_EN was disabled. If the tuning history is valid, the DPLL enters holdover using historical data to minimize holdover frequency error. See *Tuning Word History*. In general, the longer the historical average time, the more accurate the initial holdover frequency assuming the 0-ppm reference clock (XO input) is drift-free. The stability of the XO reference clock determines the long-term stability and accuracy of the holdover output frequency.

Upon entry into holdover, the LOPL flag will be asserted (LOPL  $\rightarrow$  1). The LOFL flag reports DPLL frequency versus reference frequency is in tolerance. In holdover LOFL will remain unchanged in holdover and not update until a valid reference is once again selected.

When a valid input becomes available for selection, the DPLL will exit holdover mode and automatically phase lock with the new input clock without any output glitches.

### 8.4.3 PLL Start-Up Sequence

Figure 8-38 shows the general sequence for PLL start-up after device configuration. This sequence also applies after a device soft-reset or individual PLL soft-reset. To ensure proper VCO calibration, it is critical for the external XO clock to be stable in amplitude and frequency prior to the start of VCO calibration otherwise the VCO calibration can fail and prevent start-up of the PLL and its output clocks.





Figure 8-38. PLL Initialization Sequence

Also see Figure 8-14, Figure 8-36, and Figure 8-37.

# 8.4.4 Digitally-Controlled Oscillator (DCO) Frequency and Phase Adjustment

To support IEEE 1588 and other clock steering applications, the DPLL supports DCO mode to allow precise output clock frequency adjustment of less than 0.001 ppb/step. DCO may be implemented using DPLL DCO control or APLL DCO control. While the DPLL is operating in closed-loop mode, DPLL DCO modifies the effective DPLL numerator. While the DPLL is in holdover or not used, APLL DCO adjusts the effective APLL numerator.

#### 8.4.4.1 DPLL DCO Control

DCO mode can be enabled (DPLLx\_FB\_FDEV\_EN = 1) when the DPLL is locked.

There are three methods to steer frequency when using the DPLL DCO.

- Register relative adjustment
  - Preset the deviation amount in DPLL\_FDEV
  - Write an 8-bit register to enable increment/decrement by the deviation amount
- GPIO relative adjustment
  - Step/Direction GPIOx trigger
  - Adjust DPLLx FB NUM by programming a deviation amount for each step in pin set direction.
- · Register absolute adjustment
  - Write the DPLLx\_FB\_NUM [39:0] based on the frequency control word (FCW)

The DCO frequency step size can be programmed through a 38-bit frequency deviation word register (DPLL\_FDEV bits). The DPLL\_FDEV value is an offset added to or subtracted from the current numerator value of the DPLL fractional feedback divider and determines the DCO frequency offset at the VCO output.

The DCO frequency increment (FINC) or frequency decrement (FDEC) updates can be controlled through software control (DPLLx\_FB\_FDEV\_UPDATE) or user selectable pin control (GPIOx). DCO updates through software control are always available through I<sup>2</sup>C or SPI by writing to the DPLLx\_FB\_FDEV\_UPDATE register bit. Writing a 0 will increment the DCO frequency by the programmed step size, and writing a 1 will decrement the DCO frequency by the step size. SPI can achieve faster DCO update rates than I<sup>2</sup>C because the SPI has faster write speed.

When DPLL pin control is selected (FDEV\_TRIG\_DPLLx and FDEV\_DIR\_DPLLx on GPIOs), a rising edge on the GPIO pin defined in FDEV\_TRIG\_DPLLx will apply a corresponding DCO update to the DPLL, another GPIO defined in FDEV\_DIR\_DPLLx will determine the direction of the FDEV trigger. FDEV\_DIR\_DPLLx = 0 means positive, FDEV\_DIR\_DPLLx = 1 means negative. In this way, the GPIO pins will function as the FINC or FDEC input. The minimum positive pulse width applied to the trigger pins should be greater than 100 ns to be captured by the internal sampling clock. The DCO update rate should be limited to less than 5 MHz when using pin control.

When DCO control is disabled (DPLLx\_FB\_FDEV\_EN = 0), the DCO frequency offset will be cleared and the VCO output frequency will be determined by the original numerator value of the DPLL fractional feedback divider.



Figure 8-39. DCO Mode Control Options



### 8.4.4.1.1 DPLL DCO Relative Adjustment Frequency Step Size

Equation 11 shows the formula to compute the DPLLx\_FB\_FDEV register value required to meet the specified DCO frequency step size in ppb (part-per-billion) when DCO mode is enabled for the DPLL.

DPLLx FB FDEV = (Reqd ppb / 
$$10^9$$
) × DPLL<sub>DEN</sub> ×  $f_{VCOx}$  /  $f_{TDCx}$  (11)

#### where

- DPLLx FB FDEV: Frequency deviation value (0 to 2<sup>38</sup>– 1)
- Read ppb: Required DCO frequency step size (in ppb)
- DPLL<sub>DEN</sub>: DPLL FB divider denominator value (1 to  $2^{40}$ , register value of  $0 = 2^{40}$ )
- f<sub>VCOx</sub>: VCOx frequency
- f<sub>TDCx</sub>: TDCx frequency

# 8.4.4.1.2 APLL DCO Frequency Step Size

Users must write to the DPLLx\_FREE\_RUN register field to adjust the APLL DCO. When DPLLx\_HIST\_EN = 1, the relative adjustments are performed. When DPLLx\_HIST\_EN = 0 the DPLLx\_FREE\_RUN value is used for the APLLx DCO numerator. The effective APLLx numerator can be read back from APLLx\_NUM\_STAT.

Equation 12 shows the formula to compute the DPLLx\_FREE\_RUN field value required to meet the specified DCO frequency step size in ppb (part-per-billion) when relative APLL DCO mode is enabled. DPLLx\_FREE\_RUN is a signed value and the actual programmed value for a negative number can be calculated as the 2s complement.

$$DPLLx\_FREE\_RUN = (Reqd\_ppb / 10^9) \times APLLx_{DEN} \times f_{VCOx} / f_{PDFx}$$
 (12)

#### where

- DPLLx\_FREE\_RUN: Frequency deviation value (-2<sup>39</sup> to 2<sup>39</sup>-1)
- Regd ppb: Required DCO frequency step size (in ppb)
- APLLx<sub>DFN</sub>: APLL FB divider denominator value (2<sup>40</sup>)
- f<sub>VCOx</sub>: VCOx frequency
- f<sub>PDFx</sub>: PLLx phase detector frequency

### 8.4.5 APLL Frequency Control

The device can also support APLL frequency and phase control through writing the 40-bit register DPLLx\_FREE\_RUN[39:0] while the DPLL is in holdover or not used. If the reference clock in a free-run mode or disabled, DPLL will disconnect with APLL, but users can still adjust frequency and phase accuracy.

To enable APLL DCO control, set DPLLx\_LOOP\_EN = 1, and PLLx\_MODE = 1 for 40-bit fractional denominator. DPLLx\_EN may be set = 0.



Figure 8-40. APLL DCO Mode

There are two alternative methods in adjusting the APLL DCO.

- · Absolute frequency adjustment
  - Set DPLLx HIST EN = 0
  - Effective APLLx NUM (APLLx NUM STAT) = APLLx NUM + DPLLx FREE RUN
    - The APLLx\_NUM\_STAT is a read-only register and can be read back.
    - The DPLL loop filter block will modify the APLLx\_NUM\_STAT based on DPLLx\_FREE\_RUN value.
  - DPLLx FREE RUN is a 40-bit 2s complement number
- Relative frequency adjustment
  - Set DPLLx HIST EN = 1
  - DPLLx\_FREE\_RUN value is fed into the APLLx\_NUM at a controlled rate defined by a step size register and step period register.
  - If another DPLLx\_FREE\_RUN write occurs before the LMK is complete in making the last adjustment, any
    remaining steps are lost and the new value begins to feed the APLL numerator.
  - A flag is set when the DPLLx\_FREE\_RUN word is fully fed into the effective APLLx\_NUM (APLL\_NUM\_STAT).

# 8.4.6 Zero-Delay Mode Synchronization

The DPLL supports an internal zero-delay mode (ZDM) synchronization option to achieve a known and deterministic phase relationship between the selected DPLL reference input and OUT0, OUT4, or OUT10 clock depending on configuration and selected DPLL for ZDM. See *Zero-Delay Mode (ZDM)*.

#### 8.4.7 DPLL Programmable Phase Delay

Users may write to the DPLLx\_PH\_OFFSET[44:0] register fields to adjust the DPLL phase offset. The phase offset is a signed 2-s complement value with a default setting of 0 and offsets the phase relationship of the



feedback clock to reference clock at the TDC. The phase adjustment is common to all outputs derived from the DPLLx synchronization domain.

Equation 13 shows the formula to compute the DPLLx\_PH\_OFFSET field value to vary the output phase in fine adjustment steps. DPLLx\_PH\_OFFSET is related to the APLLx VCO period with a scaling factor for decimation and digital gain.

$$DPLLx\_PH\_OFFSET = (Desired\_Phase\_Offset \times f_{VCOx} \times 2 \times SCALING_{DEC}$$
 (13)

#### where

- DPLLx\_PH\_OFFSET: Programmable register value adjusting DPLL output phase
- Desired Phase Offset: Desired DPLL phase adjustment step size (in seconds)
- f<sub>VCOx</sub>: VCOx frequency
- SCALING<sub>DEC</sub>: Scaling factor accounting for decimation and digital gain components (2 +1) × 958 = 2874

For example, if the user wants to introduce a phase offset of 38.5 ps into the DPLL3/APLL3 synchronization domain

- Desired Phase Offset = 38.5 ps
- f<sub>VCOx</sub>: = 2500 MHz
- SCALING<sub>DEC</sub> = 2874
- DPLL PH OFFSET = 38.5e-12 × 2500e6 × 2 x 2874 = 558

# 8.5 Programming

#### 8.5.1 Interface and Control

A system host device (MCU or FPGA) can use either I<sup>2</sup>C or SPI to access the register. The register configurations are the same for I<sup>2</sup>C and SPI. The device can be initialized, controlled, and monitored through register access during normal operation (when PD# is deasserted). Some device features can also be controlled and monitored through the external logic control and status pins. A 2-byte address and 1-byte data interface is used.

# 8.5.2 I<sup>2</sup>C Serial Interface

When (GPIO1 = 0), the device operates as an I<sup>2</sup>C client and supports bus rates of 100 kHz (standard mode) and 400 kHz (fast mode). Slower bus rates can work as long as the other I<sup>2</sup>C specifications are met. When operating with I<sup>2</sup>C communication interface the SCS\_ADD pin selects one of three LSBs for the I<sup>2</sup>C device address. GPIO0 and GPIO2 input states determine device settings to load from ROM.

When using I<sup>2</sup>C communication the LMK5B33414 can support up to three different I<sup>2</sup>C addresses depending on the state of the CSC\_ADD pin on power up, or any I<sup>2</sup>C address if the user re-programs the EEPROM. The five MSBs of the 7-bit I<sup>2</sup>C address are initialized from the EEPROM and the two LSBs are defined by the SCS\_ADD pin state. Table 8-6 shows the default EEPROM results in the I<sup>2</sup>C addresses.

Table 8-6. I<sup>2</sup>C Addresses

| SCS_ADD PIN STATE | I <sup>2</sup> C ADDRESS LSB | I <sup>2</sup> C ADDRESS |
|-------------------|------------------------------|--------------------------|
| Low               | 0                            | 0x64                     |
| Vmid              | 2                            | 0x66                     |
| High              | 1                            | 0x65                     |





Figure 8-41. I<sup>2</sup>C Byte Write and Read Transfers



# 8.5.2.1 I<sup>2</sup>C Block Register Transfers

Figure 8-42 shows that the device supports I<sup>2</sup>C block write and block read register transfers.



Figure 8-42. I<sup>2</sup>C Block Register Transfers

#### 8.5.3 SPI Serial Interface

When SPI control interface is selected, the device uses a 3-wire SPI interface with SDIO, SCK, and SCS signals (SPI 3WIRE DIS = 0). When using SPI interface SCS ADD also can act as a Time Elapsed Counter (TEC) trigger. When set SPI 3WIRE DIS = 1, any GPIO may be selected as SDO to support readback with 4-wire SPI.

The host device must present data to the device MSB first. A message includes a transfer direction bit ( $\overline{W}/R$ ), a 15-bit address field (A14 to A0), and a 8-bit data field (D7 to D0) as shown in Figure 8-43. The W/R bit is 0 for a SPI write and 1 for a SPI read.



Figure 8-43. SPI Message Format

A message frame is initiated by asserting SCS low. The frame ends when SCS is deasserted high. The first bit transferred is the  $\overline{W}/R$  bit. The next 15 bits are the register address, and the remaining eight bits are data. On write transfers, data is committed in bytes as the final data bit (D0) is clocked in on the rising edge of SCK. If the write access is not an even multiple of eight clocks, the trailing data bits are not committed. On read transfers, data bits are clocked out from the SDO pin on the falling edges of SCK.

#### 8.5.3.1 SPI Block Register Transfer

### 8.5.4 Register Map Generation

The TICS Pro software tool for EVM programming has a step-by-step design flow to enter the user-selected clock design parameters, calculate the frequency plan, and generate the device register settings for the desired configuration. The register map data (registers hex dump in text format) can be exported to enable host programming of the device on start-up.

### 8.5.5 General Register Programming Sequence

For applications that use a system host to program the initial configuration after power up, this general procedure can be followed from the register map data generated and exported from TICS Pro:

- 1. Apply power to the device to start in I<sup>2</sup>C or SPI mode.
- 2. Write the register settings exported from TICS Pro while applying the following register mask (do not modify mask bits = 1):
  - Mask R23 = 0xFF (Device reset/control register)
- 3. Write 1 to R21[6] to assert SYNC. Clocks which should not be synced should have the SYNC functionality in their divider path disabled.
- 4. Write 0 to R21[6] to deassert SYNC and release all clocks to start-up synchronized.



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

### 9.1.1 Device Start-Up Sequence

Figure 8-36 and Figure 8-38 show the device start-up sequence.

#### 9.1.2 Power Down (PD#) Pin

The PD# pin (active low) can be used for device power down and used to initialize the POR sequence. When PD# is pulled low, the entire device is powered down and the serial interface is disabled. When PD# is pulled high, the device POR sequence is triggered to begin the device start-up sequence and normal operation as depicted in Figure 8-36. If the PD# pin is toggled to issue a momentary hard-reset, the negative pulse applied to the PD# pin should be greater than 200 ns to be captured by the internal digital system clock.

Table 9-1. PD# Control

| PD# PIN STATE | DEVICE OPERATION   |
|---------------|--------------------|
| 0             | Device is disabled |
| 1             | Normal operation   |

#### 9.1.3 Strap Pins for Start-Up

At start-up, voltage level on GPIOs determine the operation mode of the device. GPIO1 selects SPI or  $I^2C$  mode. GPIO2 and GPIO0 select ROM page.

#### 9.1.4 Pin States

Table 9-2 shows the different pin states of the device.

Table 9-2. Pin States in Different Stages

| PIN NAME | POWER<br>DOWN | STATES        | POR (SPI)                   | STATES        | POR (I <sup>2</sup> C)                | STATES        | NORMAL<br>OPERATI<br>ON     | STATES                     | SOFT<br>RESET | STATES        |
|----------|---------------|---------------|-----------------------------|---------------|---------------------------------------|---------------|-----------------------------|----------------------------|---------------|---------------|
| PD#      | LOW           | 2-level input | PD# transitions LOW to HIGH |               | PD# transitions LOW to<br>HIGH        |               | HIGH                        | 2-level input              | HIGH          | 2-level input |
| GPIO0    | Ready for POR | 3-level input | EEPROM/<br>ROM<br>select    | 3-level input | EEPROM/<br>ROM<br>select              | 3-level input | See table                   | GPIO                       | N/A           |               |
| GPIO1    | Ready for POR | 2-level input | VDD                         | 2-level input | GND                                   | 2-level input | See table                   | GPIO                       | N/A           |               |
| GPIO2    | Ready for POR | 3-level input | EEPROM/<br>ROM<br>select    | 3-level input | EEPROM/<br>ROM<br>select              | 3-level input | See table                   | GPIO                       | N/A           |               |
| SCS_A DD | Ready for POR | 3-level input | scs                         | 2-level input | I <sup>2</sup> C<br>address<br>select | 3-level input | 2-level or 3-<br>based on P |                            | N/A           |               |
| SDIO     | N/A           |               | SDIO                        | Data I/O      | SDA                                   | Data I/O      | SDIO or SD output base      | A control inte<br>d on POR | erface serial | data input/   |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Table 9-2. Pin States in Different Stages (continued)

| F  | PIN NAME | POWER<br>DOWN | STATES | POR (SPI) | STATES      | POR (I <sup>2</sup> C) | 0.7.1.20    | NORMAL<br>OPERATI<br>ON   | SOFT<br>RESET   | STATES    |
|----|----------|---------------|--------|-----------|-------------|------------------------|-------------|---------------------------|-----------------|-----------|
| \$ | SCK      | N/A           |        | SCK       | Clock input | SCL                    | Clock input | SCK or SCL<br>based on Po | face serial clo | ock input |

### 9.1.5 ROM and EEPROM

Some applications need start-up clocks to operate their entire system at power on. Others may need only a valid clock for the logic device (CPU, ASIC, or FPGA) at power on which may then program the LMK5B33414 with custom settings if the default ROM configuration does not meet the application requirements. The LMK5B33414 provides ROM pages to support default output clocks on start-up and an EEPROM to allow customization of the start-up clocks if the ROM pages do not meet the application requirements. See *ROM Selection* and *EEPROM Overlay* for more information.

# 9.1.6 Power Rail Sequencing, Power Supply Ramp Rate, and Mixing Supply Domains

### 9.1.6.1 Power-On Reset (POR) Circuit

The LMK5B33414 integrates a built-in power-on reset (POR) circuit that holds the device in reset until all of the following conditions have been met:

- All V<sub>DD</sub> core supplies have ramped above 2.72 V
- PD# pin has ramped above 1.2 V (minimum V<sub>IH</sub>)

#### 9.1.6.2 Powering Up From a Single-Supply Rail

As long as all VDD and VDDO supplies are driven by the same 3.3-V supply rail that ramp in a monotonic manner from 0 V to 3.135 V, and the time between decision point 2 and stabilized supply voltage is less than 1 ms, then there is no requirement to add a capacitor on the PD# pin to externally delay the device power-up sequence. Figure 9-1 shows that the PD# pin can be left floating or otherwise driven by a system host to meet the clock sequencing requirements in the system.

If time between decision point 2 and stabilized supply voltage is greater than 1 ms, then the PD# pin must be delayed. Refer to *Power Up From Split-Supply Rails*.

As described in *Slow or Delayed XO Start-Up*, it is necessary for the XO reference to be valid after PD# decision point 1 to ensure successful VCO1 and VCO2 calibration.



Figure 9-1. Recommendation for Power Up From a Single-Supply Rail

### 9.1.6.3 Power Up From Split-Supply Rails

If VDD or VDDO supplies are driven from different supply sources, TI recommends to start the PLL calibration after all of the supplies have ramped above 3.135 V. This can be realized by delaying the PD# low-to-high transition. The PD# input incorporates a 200- $k\Omega$  resistor to VDD\_IN and as shown in Figure 9-2. A capacitor from the PD# pin to GND can be used to form an RC time constant with the internal pullup resistor. This RC



time constant can be designed to delay the low-to-high transition of PD# until all the core supplies have ramped above 3.135 V. TI recommends to ramp up VDDO supply pins before VDD supply pins.

Alternatively, the PD# pin can be driven high by a system host or power management device to delay the device power-up sequence until all supplies have ramped.

As described in *Slow or Delayed XO Start-Up*, it is necessary for the XO reference to be valid after PD# decision point 2 to ensure successful APLL1/VCO1 and APLL2/VCO2 calibration, or DPLL3 valid reference.



Figure 9-2. Recommendation for Power Up From Split-Supply Rails



# 9.1.6.4 Non-Monotonic or Slow Power-Up Supply Ramp

In case the VDD core supplies ramp with a non-monotonic manner or with a slow ramp time from 0 V to 3.135 V of over 100 ms, TI recommends to delay the VCO calibration until after all of the core supplies have ramped above 3.135 V. This could be achieved by delaying the PD# low-to-high transition with one of the methods described in Power Up From Split-Supply Rails.

If any core supply cannot ramp above 3.135 V before the PD# low-to-high transition, it is acceptable to issue a device soft-reset after all core supplies have ramped to manually trigger the VCO calibration and PLL start-up sequence.

### 9.1.7 Slow or Delayed XO Start-Up

Because the external XO clock input is used as the reference input for the APLL1/VCO1 and APLL2/VCO2 calibration, the XO input amplitude and frequency must be stable before the start of VCO calibration to ensure successful PLL lock and output start-up. If the XO clock is not stable prior to VCO calibration, the VCO calibration can fail and prevent PLL lock and output clock start-up.

If the XO clock has a slow start-up time or has glitches on power-up (due to a slow or non-monotonic power supply ramp, for example), TI recommends to delay the start of VCO calibration until after the XO is stable. This could be achieved by delaying the PD# low-to-high transition until after the XO clock has stabilized using one of the methods described in Power Up From Split-Supply Rails. It is also possible to issue a device soft-reset after the XO clock has stabilized to manually trigger the VCO calibration and PLL start-up sequence.

APLL3/VCO3 is factory calibrated and is not sensitive to an invalid XO reference start-up. Upon valid XO reference, APLL3/VCO3 will be able to acquire lock. When APLL3/VCO3 is used in conjunction with DPLL3, it is necessary for the XO to be valid before a DPLL3 reference is validated.

### 9.2 Typical Application

Figure 9-3 shows a reference schematic to help implement the LMK5B33414 and its peripheral circuitry. Power filtering examples are given for the core supply pins and independent output supply pins. Single-ended LVCMOS, LVDS, HSDS, LVPECL, and HCSL clock interfacing examples are shown for the clock input and output pins. An external CMOS oscillator drives an AC-coupled voltage divider network as an example to interface the 3.3-V LVCMOS output to meet the input voltage swing specified for the XO input. The XO pin of the LMK5B33414 can accept 3.3-V LVCMOS input. The required external capacitors are placed close to the LMK5B33414 and are shown with the suggested values. External pullup and pulldown resistor options at the logic I/O pins set the default input states. The I<sup>2</sup>C or SPI pins and other logic I/O pins can be connected to a host device (not shown) to program and control the LMK5B33414 and monitor its status.





Figure 9-3. Reference Schematic Example



# 9.2.1 Design Requirements

In a typical application, consider the following design requirements or parameters to implement the overall clock solution:

- 1. Device initial configuration. The device should be configured as either host programmed (MCU or FPGA) or factory pre-programmed.
- 2. Device interface, set GPIO1 as desired for I<sup>2</sup>C or SPI communications interface.
- 3. XO frequency, signal type, and frequency accuracy and stability. Consider a high-stability TCXO or OCXO for the XO input if any of the following is required:
  - Standard-compliant frequency stability (such as SyncE, SONET/SDH, IEEE 1588)
  - Lowest possible close-in phase noise at offsets ≤ 100 Hz
  - Narrow DPLL bandwidth ≤ 10 Hz
- 4. For each DPLL/APLL domain, determine the following:
  - Input clocks: frequency, buffer mode, priority, and input selection mode
  - · APLL reference: another VCO with Cascaded mode, or XO for Non-cascaded mode
  - · Output clocks: frequency, buffer mode
  - DPLL loop bandwidth and maximum TDC frequency
  - If the DCO Mode or Zero-Delay Mode is required
- 5. Input clock and PLL monitoring options
- 6. Status outputs and interrupt flag
- 7. Power supply rails

### 9.2.2 Detailed Design Procedure

In a typical application, TI recommends the following steps:

- 1. Use the device GUI in the TICS Pro programming software for a step-by-step design flow to enter the design parameters, calculate the frequency plan for each PLL domain, and generate the register settings for the desired configuration. The register settings can be exported (registers hex dump in txt format) to enable host programming.
  - A host device can program the register settings through the serial interface after power-up and issue a soft-reset (by SWRST bit) to start the device. Set SW\_SYNC before, and clear after SWRST.
- 2. Tie the GPIO1 pin to ground to select the I<sup>2</sup>C communications interface, or pull up GPIO1 high to VDD\_DIG through an external resistor to select the SPI communications interface. Determine the logic I/O pin assignments for control and status functions. See Figure 8-36.
  - Connect I<sup>2</sup>C/SPI and logic I/O pins (1.8-V compatible levels) to the host device pins with the proper I/O direction and voltage levels.
- 3. Select an XO frequency by following Oscillator Input (XO).
  - Choose an XO with target phase jitter performance that meets the frequency stability and accuracy requirements required for the output clocks during free-run or holdover.
  - For a 3.3-V LVCMOS driver, LMK5B33414 can accept it directly. Power the XO from a low-noise LDO regulator or optimize its power filtering to avoid supply noise-induced jitter on the XO clock.
  - TICS Pro: Configure the XO frequency to match the XO port input.



- 4. Wire the clock I/O for each APLL domain in the schematic and use TICS Pro to configure the device settings as follows:
  - Reference inputs: Follow the LVCMOS or differential clock input interface examples in Figure 9-3 or Section 8.3.3.
    - TICS Pro: For DPLL mode, configure the reference input buffer modes to match the reference clock driver interface requirements. See Reference Inputs.
  - TICS Pro: For DPLL mode, configure the DPLL input selection modes and input priorities. See Reference Input Mux Selection.
  - **TICS Pro:** Configure each APLL reference from other VCO domain (Cascaded mode) or XO clock (Non-cascaded mode).
  - TICS Pro: Configure each output with the required clock frequency and APLL domain. TICS Pro can calculate the VCO frequencies and divider settings for the APLL and outputs. Consider the following output clock assignment guidelines to minimize crosstalk and spurs:
    - OUT[0:1] bank can select any APLL clocks, XO, and references.
    - OUT[2:3] bank is preferred for APLL1 or APLL2 clocks.
    - OUT[4:7] bank is preferred for APLL2 or APLL3 clocks.
    - OUT[8:13] bank is preferred for APLL3 or APLL2 clocks.
    - Group identical output frequencies (or harmonic frequencies) on adjacent channels, and use the output pairs with a single divider (for example, OUT2/3) when possible to minimize power.
    - Separate clock outputs when the difference of the two frequencies, |f<sub>OUTx</sub> f<sub>OUTy</sub>|, falls within the jitter integration bandwidth (for example, 12 kHz to 20 MHz). Any outputs that are potential aggressors should be separated by at least four static pins (power pin, logic pin, or disabled output pins) to minimize potential coupling. If possible, separate these clocks by the placing them on opposite output banks, which are on opposite sides of the chip for best isolation.
    - Avoid or isolate any LVCMOS output (strong aggressor) from other jitter-sensitive differential output clocks. If an LVCMOS output is required, use dual complementary LVCMOS mode (+/- or -/+) with the unused LVCMOS output left floating with no trace.
    - If not all outputs pairs are used in the application, consider connecting an unused output to a pair of RF coaxial test structures for testing purposes (such as SMA, SMP ports).
  - TICS Pro: Configure the output drivers.
    - Configure the output driver modes to match the receiver clock input interface requirements. See Clock Outputs (OUTx P/N).
    - Configure any output SYNC groups that need their output phases synchronized. See Output Synchronization (SYNC).
    - Configure the output auto-mute modes, and APLL and DPLL mute options. See Output Auto-Mute During LOL.
  - Clock output Interfacing: Follow the single-ended or differential clock output interface examples in Figure 9-3 or *Clock Output Interfacing and Termination*.
    - Differential outputs can be AC-coupled and terminated and biased at the receiver inputs, or DC-coupled with proper receivers
    - LVCMOS outputs have internal source termination to drive 50-Ω traces directly. LVCMOS V<sub>OH</sub> level is determined by internal LDO programmed voltage (1.8 V or 2.65 V).
  - TICS Pro: Configure the DPLL loop bandwidth.
    - Below the loop bandwidth, the reference noise is added to the TDC noise floor and the XO/TCXO/OCXO noise. Above the loop bandwidth, the reference noise will be attenuated with roll-off up to 60 dB/decade. The optimal bandwidth depends on the relative phase noise between the reference input and the XO. APLL's loop bandwidth can be configured to provide additional attenuation of the reference input, TDC, and XO phase noise above APLL's bandwidth.
  - TICS Pro: Configure the maximum TDC frequency to optimize the DPLL TDC noise contribution for the desired use case.
    - Wired: A 400 kHz maximum TDC rate is commonly specified. This supports SyncE and other use
      cases using a narrow loop bandwidth (≤10 Hz) with a TCXO/OCXO/XO to set the frequency stability
      and wander performance.



- Wireless: A 26 MHz maximum TDC rate is commonly specified for lowest in-band TDC noise contribution. This supports wireless and other use cases where close-in phase noise is critical.
- TICS Pro: If clock steering is needed (such as for IEEE 1588 PTP), enable DCO mode for the DPLL loop and enter the frequency step size (in ppb). The FDEV step register will be computed according to APLL DCO Frequency Step Size. Enable the FDEV\_TRIG and FDEV\_DIR pin control on the GPIO pins if needed.
- **TICS Pro:** If deterministic input-to-output clock phase is needed, enable the ZDM as required on OUT0, OUT4, or OUT10. See *Zero-Delay Mode (ZDM)*.
- 5. **TICS Pro:** Configure the reference input monitoring options for each reference input. Disable the monitor when not required or when the input operates beyond the monitor's supported frequency range. See *Reference Input Monitoring*.
  - Frequency monitor: Set the valid and invalid thresholds (in ppm).
  - Missing pulse monitor: Set the late window threshold (T<sub>LATE</sub>) to allow for the longest expected input clock period, including worst-case cycle-to-cycle jitter. For a gapped clock input, set T<sub>LATE</sub> based on the number of allowable missing clock pulses.
  - Runt pulse monitor: Set the early window threshold (T<sub>EARLY</sub>) to allow for the shortest expected input clock period, including worst-case cycle-to-cycle jitter.
  - 1-PPS Phase validation monitor. Set the phase validation jitter threshold, including worst-case input cycle-to-cycle jitter.
  - *Validation timer*: Set the amount of time the reference input must be qualified by all enabled input monitors before the input is valid for selection.
- 6. **TICS Pro:** Configure the DPLL lock detect and tuning word history monitoring options for each channel. See *PLL Lock Detectors* and *Tuning Word History*.
  - DPLL frequency lock and phase lock detectors: Set the lock and unlock thresholds for each detector.
- 7. TICS Pro: Configure each status output pin and interrupt flag as needed. See Status Outputs and Interrupt.
  - Select the desired status signal selection, status polarity, and driver mode (3.3-V LVCMOS or opendrain). Open-drain requires an external pullup resistor.
  - If the Interrupt is enabled and selected as a status output, configure the flag polarity and the mask bits for any interrupt source, and the combinational OR gate, as needed.
- 8. Consider the following guidelines for designing the power supply:
  - Outputs with identical frequency or integer-related (harmonic) frequencies can share a common filtered power supply.
    - Example: 156.25-MHz and 312.5-MHz outputs on OUT[4:5] and OUT[6:7] can share a filtered VDDO supply, while 100-MHz, 50-MHz, and 25-MHz outputs on OUT[0:1] and OUT[2:3] can share a separate VDDO supply.
  - See Power Rail Sequencing, Power Supply Ramp Rate, and Mixing Supply Domains.



### 9.2.3 Application Curves



Jitter = 41 fs RMS (12 kHz to 20 MHz)

f<sub>APLL3</sub> =2500 2500 MHz (APLL3 post-divider = 8)

Figure 9-4. 312.5 MHz Output Phase Noise (APLL3 BAW)



Jitter = 47 fs RMS (12 kHz to 20 MHz) f<sub>APLL3</sub> =2500 MHz (APLL3 post-div = 8, div2 enabled)

Figure 9-5. 156.25-MHz Output Phase Noise (APLL3 BAW)



Jitter = 65 fs RMS (12 kHz to 20 MHz) f<sub>APLL3</sub> =2500 MHz (APLL3 post-div = 5, Channel-div = 4)

Jitter = 85 fs RMS (12 kHz to 20 MHz)

f<sub>APLL3</sub> =2500 MHz (APLL3 post-div = 5, Channel-div = 5) Figure 9-7. 100-MHz Output Phase Noise (APLL3 BAW)

Figure 9-6. 125-MHz Output Phase Noise (APLL3 BAW)



 $f_{APLL2} = 5800.78125 \text{ MHz}$ Figure 9-8. 322.265625 MHz Output Phase Noise

(APLL2)



Jitter = 105 fs RMS (12 kHz to 20 MHz)  $f_{APLL2} = 5800.78125 \text{ MHz}$ 

Figure 9-9. 161.1328125-MHz Output Phase Noise (APLL2)





Jitter = 101 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5598.72 \text{ MHz}$ 

Figure 9-10. 155.52 MHz Output Phase Noise (APLL2)



Jitter = 100 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5836.8 \text{ MHz}$ 

Figure 9-11. 153.6 MHz Output Phase Noise (APLL2)



Jitter = 102 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5898.24 \text{ MHz}$ 

Figure 9-12. 245.76-MHz Output Phase Noise (APLL2)



Jitter = 109 fs RMS (12 kHz to 20 MHz)

f<sub>APLL2</sub> = 5898.24 MHz

Figure 9-13. 122.88 MHz Output Phase Noise (APLL2)



Jitter = 103 fs RMS (12 kHz to 20 MHz)

 $f_{APLL2} = 5950 \text{ MHz}$ 

Figure 9-14. 212.5-MHz Output Phase Noise (APLL2)



Jitter = 230 fs RMS (12 kHz to 20 MHz)

 $f_{APLL1} = 5200 \text{ MHz}$ 

Figure 9-15. 100 MHz Output Phase Noise (APLL1)





#### 9.3 Do's and Don'ts

- Power all the VDD pins with proper supply decoupling and bypassing connect as shown in Figure 9-3.
- Power down unused blocks through registers to minimize power consumption.
- Use proper source or load terminations to match the impedance of input and output clock traces for any active signals to/from the device.
- Leave unused clock outputs floating and powered down through register control.
- · Leave unused clock inputs floating.
- If needed, external biasing resistors (10-kΩ pullup to 3.3 V or 10-kΩ pulldown) can be connected on each GPIO pin to select device operation mode during POR.
- Consider routing each GPIO pin to a test point or high-impedance input of a host device to monitor device status outputs.
- Consider using a LDO regulator to power the external XO/TCXO/OCXO source.
  - High jitter and spurious on the oscillator clock are often caused by high spectral noise and ripple on its power supply.
- Include dedicated header or test points to access the I<sup>2</sup>C or SPI interface of the device, as well as a ground connection.
  - This can enabled off-board programming for device bring-up, prototyping, and diagnostics using the TI USB2ANY interface and TICS Pro software tools.

# 9.4 Power Supply Recommendations

### 9.4.1 Power Supply Bypassing

Figure 9-17 shows two general placements of power supply bypass capacitors on either the back side or the component side of the PCB. If the capacitors are mounted on the back side, 0402 components can be employed. For component side mounting, use 0201 body size capacitors to facilitate signal routing. A combination of component side and back side placement can be used. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.





Back Side Component Side

(Does not indicate actual location of the device supply pins)

Figure 9-17. Generalized Placement of Power Supply Bypass Capacitors

# 9.5 Layout

# 9.5.1 Layout Guidelines

- Isolate input, XO/OCXO/TCXO and output clocks from adjacent clocks with different frequencies and other nearby dynamic signals.
- Consider the XO/OCXO/TCXO placement and layout in terms of the supply/ground noise and thermal
  gradients from nearby circuitry (for example, power supplies, FPGA, ASIC) as well as system-level vibration
  and shock. These factors can affect the frequency stability/accuracy and transient performance of the
  oscillator.
- Avoid impedance discontinuities on controlled-impedance  $50-\Omega$  single-ended (or  $100-\Omega$  differential) traces for clock and dynamic logic signals.
- Place bypass capacitors close to the VDD and VDDO pins on the same side as the IC, or directly below the IC pins on the opposite side of the PCB. Larger decoupling capacitor values can be placed further away.
- Place external capacitors close to the CAP\_x and LFx pins.
- Use multiple vias to connect wide supply traces to the respective power islands or planes if possible.
- Use at least a 6×6 through-hole via pattern to connect the IC ground/thermal pad to the PCB ground planes.
- See the Land Pattern Example, Solder Mask Details, and Solder Paste Example in Mechanical, Packaging, and Orderable Information.



### 9.5.2 Layout Example

Below are printed circuit board (PCB) layout examples that show the application of thermal design practices and a low-inductance ground connection between the device DAP and the PCB.



Figure 9-18. PCB Layout Example for LMK5B33414, Top Layer



Figure 9-19. PCB Layout Example for LMK5B33414, Bottom Layer

### 9.5.3 Thermal Reliability



Figure 9-20. General PCB Ground Layout for Thermal Reliability (8+ Layers Recommended)



# 10 Device and Documentation Support

# 10.1 Device Support

# 10.1.1 Development Support

### 10.1.1.1 Clock Tree Architect Programming Software

The clock tree architect is a clock tree synthesis tool that streamlines your design process by generating clock tree solutions based on your system requirements. The tool pulls data from an extensive database of clocking products to generate a system-level multi-chip clocking solution.

#### 10.1.1.2 Texas Instruments Clocks and Synthesizers (TICS) Pro Software

The Texas Instruments clocks and synthesizers (TICS) pro software is used to program the evaluation modules (EVMs) for product numbers with these prefixes: CDC, LMK and LMX. These products include phase-locked loops and voltage-controlled oscillators (PLL+VCO), synthesizers and clocking devices.

### 10.1.1.3 PLLatinum™ Simulation Tool

PLLATINUMSIM-SW PLLatinum<sup>™</sup> simulation tool that allows users to create detailed designs and simulations of our PLLatinum<sup>™</sup> integrated circuits, which include the LMK and LMX series of phase-locked loops (PLLs) and synthesizers.

# **10.2 Documentation Support**

#### 10.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LMK5B33414EVM User's Guide
- Texas Instruments, LMK5B33414 Programmer's Guide

### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 10.5 Trademarks

PLLatinum<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 10.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





# **PACKAGE OUTLINE**

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





### **EXAMPLE BOARD LAYOUT**

# RGC0064E

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





# **EXAMPLE STENCIL DESIGN**

# RGC0064E

VQFN - 1 mm max height



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



www.ti.com 7-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LMK5B33414RGCR   | ACTIVE | VQFN         | RGC                | 64   | 4000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | K5B33414                | Samples |
| LMK5B33414RGCT   | ACTIVE | VQFN         | RGC                | 64   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | K5B33414                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Oct-2022



www.ti.com 6-Oct-2022

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device         | Package<br>Name | Package<br>Type | Pins | SPQ  | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|----------------|-----------------|-----------------|------|------|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| LMK5B33414RGCR | RGC             | VQFN            | 64   | 4000 | 26 x 10              | 150                        | 315    | 135.9     | 7620       | 11.8       | 10         | 10.35      |
| LMK5B33414RGCT | RGC             | VQFN            | 64   | 250  | 26 x 10              | 150                        | 315    | 135.9     | 7620       | 11.8       | 10         | 10.35      |

9 x 9, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224597/A





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated