

LM48860 Boomer® Audio Power Amplifier Series Ground-Referenced, Ultra Low Noise, Fixed Gain Stereo Headphone Amplifier

Check for Samples: LM48860

# **FEATURES**

- Fixed Logic Levels with Supply Voltage
- **Ground Referenced Outputs**
- **High PSRR**
- Available in Space-Saving DSBGA Package
- **Ultra Low Current Shutdown Mode**
- Improved Pop & Click Circuitry Eliminates Noises During Turn-On and Turn-Off Transitions
- No Output Coupling Capacitors, Snubber Networks, Bootstrap Capacitors, or Gain-Setting Resistors Required
- Shutdown Either Channel Independently

# APPLICATIONS

- **Mobile Phones**
- **MP3 Players**
- **PDAs**
- **Portable Electronic Devices**
- Notebook PCs

# **KEY SPECIFICATIONS**

- PSRR at 217Hz (V<sub>DD</sub> = 3.0V): 80dB (typ)
- Stereo Power Output at  $V_{DD} = 3V$ ,  $R_L = 16\Omega$ , THD+N = 1%: 40mW (typ)
- Shutdown Current 0.1µA (typ)
- Internal Fixed Gain: 1.5V/V (typ)
- Operating Voltage: 2.0V to 5.5V

# DESCRIPTION

The LM48860 is a ground referenced, fixed-gain audio power amplifier capable of delivering 40mW per channel of continuous average power into a 16Ω single-ended load with less than 1% THD+N from a 3V power supply.

The LM48860 features a new circuit technology that utilizes a charge pump to generate a negative reference voltage. This allows the outputs to be biased about ground, thereby eliminating outputcoupling capacitors typically used with normal singleended loads.

Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. The LM48860 does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The LM48860 features a low-power consumption shutdown mode selectable for either channel separately. This is accomplished by driving either the SD\_RC (Shutdown Right Channel) or SD\_LC (Shutdown Left Channel) (or both) pins with logic low, depending on which channel is desired shutdown. Additionally, the LM48860 features an internal thermal shutdown protection mechanism.

The LM48860 contains advanced pop & click circuitry that eliminates noises which would otherwise occur during turn-on and turn-off transitions.

The LM48860 has an internal fixed gain of 1.5V/V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

SNAS398D-JANUARY 2008-REVISED MAY 2013

www.ti.com

### **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

**Connection Diagram** 



Figure 2. DSBGA - Top View See YZR0012 Package



#### SNAS398D - JANUARY 2008 - REVISED MAY 2013

| PIN DESCRIPTIONS |                     |                                                  |  |  |  |  |  |  |
|------------------|---------------------|--------------------------------------------------|--|--|--|--|--|--|
| Pin              | Name                | Function                                         |  |  |  |  |  |  |
| A1               | RIN                 | Right Channel Input                              |  |  |  |  |  |  |
| A2               | SGND                | Signal Ground                                    |  |  |  |  |  |  |
| A3               | LIN                 | Left Channel Input                               |  |  |  |  |  |  |
| B1               | ROUT                | Right Channel Output                             |  |  |  |  |  |  |
| B2               | SD_LC               | Active Low Shutdown, Left Channel                |  |  |  |  |  |  |
| B3               | LOUT                | Left Channel Output                              |  |  |  |  |  |  |
| C1               | V <sub>SS(CP)</sub> | Charge Pump Voltage Output                       |  |  |  |  |  |  |
| C2               | SD_RC               | Active-Low Shutdown, Right Channel               |  |  |  |  |  |  |
| C3               | V <sub>DD</sub>     | Supply Voltage                                   |  |  |  |  |  |  |
| D1               | CCP-                | Negative Terminal - Charge Pump Flying Capacitor |  |  |  |  |  |  |
| D2               | PGND                | Power Ground                                     |  |  |  |  |  |  |
| D3               | CCP+                | Positive Terminal - Charge Pump Flying Capacitor |  |  |  |  |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage                   | 6.0V                     |
|----------------------------------|--------------------------|
| Storage Temperature              | −65°C to +150°C          |
| Input Voltage                    | -0.3V to V <sub>DD</sub> |
| Power Dissipation <sup>(3)</sup> | Internally Limited       |
| ESD Rating <sup>(4)</sup>        | 2000V                    |
| ESD Rating <sup>(5)</sup>        | 200V                     |
| Junction Temperature             | 150°C                    |
| Thermal Resistance               |                          |
| θ <sub>JA</sub> (typ) DSBGA      | 59.3°C/W                 |

(1) The Electrical Characteristics tables list ensure specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not specified.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.

(3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> - T<sub>A</sub>) / θ<sub>JA</sub> or the number given in *Absolute Maximum Ratings*, whichever is lower. For the LM48860, see power derating curves for additional information.

(4) Human body model, applicable std. JESD22-A114C.

(5) Machine model, applicable std. JESD22-A115-A.

#### **Operating Ratings**

| Temperature Range                 |                               |
|-----------------------------------|-------------------------------|
| $T_{MIN} \le T_A \le T_{MAX}$     | -40°C ≤ T <sub>A</sub> ≤ 85°C |
| Supply Voltage (V <sub>DD</sub> ) | 2.0V ≤ V <sub>DD</sub> ≤ 5.5V |

SNAS398D-JANUARY 2008-REVISED MAY 2013

#### www.ti.com

# Electrical Characteristics $V_{DD} = 3V^{(1)(2)}$

The following specifications apply for  $V_{DD} = 3V$  and  $16\Omega$  load unless otherwise specified. Limits apply to  $T_A = 25^{\circ}C$ .

| Symbol                      | Bananatan                           | O an little a                                                                 | LM4                    | Units                |                      |
|-----------------------------|-------------------------------------|-------------------------------------------------------------------------------|------------------------|----------------------|----------------------|
| Symbol                      | Parameter                           | Conditions                                                                    | Typical <sup>(3)</sup> | Limit <sup>(4)</sup> | (Limits)             |
|                             | Quiescent Power Supply Current      | $V_{DD} = 3.0V,$<br>$V_{IN} = 0V,$ inputs terminated<br>both channels enabled | 4                      | 5.5                  | mA (max)             |
| DD                          | Full Power Mode                     | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                        |                        | mA                   |                      |
|                             |                                     | SD_LC = SD_RC= GND                                                            | 0.1                    | 1                    | μA (max)             |
| I <sub>SD</sub>             | Shutdown Current                    |                                                                               | 0.1                    | 1                    | μA (max)             |
| V <sub>OS</sub>             | Output Offset Voltage               | $R_L = 32\Omega, V_{IN} = 0V$                                                 | 0.7                    | 5.5                  | mV (max)             |
| A <sub>V</sub>              | Voltage Gain                        |                                                                               | -1.5                   |                      | V/V                  |
| ΔA <sub>V</sub>             | Channel-to-channel Gain<br>Matching |                                                                               | 1                      |                      | %                    |
| R <sub>IN</sub>             | Input Resistance                    |                                                                               | 20                     | 15<br>25             | kΩ (min)<br>kΩ (max) |
| P <sub>O</sub> Output Power | Output Bower                        |                                                                               | 40                     | 35                   | mW (min)             |
|                             |                                     |                                                                               | 50                     | 40                   | mW (min)             |
| THD+N                       | Total Harmonic Distortion + Noise   |                                                                               | 0.025                  |                      | %                    |
| TT ID TN                    |                                     |                                                                               | 0.014                  |                      | %                    |
|                             |                                     | $V_{RIPPLE} = 200 m V_{PP}$ , Input Referred                                  |                        |                      |                      |
| PSRR                        | Power Supply Rejection Ratio        | f = 217Hz                                                                     | 80                     | 73                   | dB (min)             |
| FORK                        | Full Power Mode                     | f = 1kHz                                                                      | 75                     |                      | dB                   |
|                             |                                     | f = 20kHz                                                                     | 60                     |                      | dB                   |
| SNR                         | Signal-to-Noise Ratio               | f = 1kHz, BW = 20Hz to 22kHz,                                                 | 105                    |                      | dB                   |
| V <sub>IH</sub>             | Shutdown Input Voltage High         | V <sub>DD</sub> = 2.0V to 5.5V                                                |                        | 1.2                  | V (min)              |
| V <sub>IL</sub>             | Shutdown Input Voltage Low          | $V_{DD} = 2.0V$ to 5.5V                                                       |                        | 0.45                 | V (max)              |
| X <sub>TALK</sub>           | Crosstalk                           |                                                                               | 75                     |                      | dB                   |
| ∈os                         | Output Noise                        | A-weighted filter, $V_{IN} = 0V$                                              | 8                      |                      | μV                   |
| Z <sub>OUT</sub>            | Output Impedance                    | Input Terminated                                                              | 30<br>30               | 20                   | kΩ (min)<br>kΩ       |
| I <sub>I</sub>              | Input Leakage                       |                                                                               | ±0.1                   |                      | nA                   |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) The Electrical Characteristics tables list ensure specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not specified.

(3) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not specified.

(4) Datasheet min/max specification limits are ensured by test or statistical analysis.



# **External Components Description**

# (Figure 1)

| Comp | onents         | Functional Description                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1.   | C <sub>1</sub> | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a high pass-pass filter with $R_i$ at $f_C = 1/(2R_iC_1)$ . Refer to the section Proper Selection of External Components, for an explanation of how to determine the value of $C_1$ . |  |  |  |  |  |  |  |  |
| 2.   | C <sub>2</sub> | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a high pass-pass filter with $R_i$ at $f_c = 1/(2R_iC_2)$ . Refer to the Power Supply Bypassing section for an explanation of how to determine the value of $C_2$ .                   |  |  |  |  |  |  |  |  |
| 3.   | C <sub>3</sub> | Output capacitor. Low ESR ceramic capacitor (≤100mΩ)                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| 4.   | C <sub>4</sub> | Flying capacitor. Low ESR ceramic capacitor (≤100mΩ)                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| 5.   | C <sub>5</sub> | Tantalum capacitor. Supply bypass capacitor which provides power supply filtering. Refer to the Power Supply Bypassing section for information concerning proper placement and selection of the supply bypass capacitor.                                                                    |  |  |  |  |  |  |  |  |
| 6.   | C <sub>6</sub> | Ceramic capacitor. Supply bypass capacitor which provides power supply filtering. Refer to the Power Supply Bypassing section for information concerning proper placement and selection of the supply bypass capacitor.                                                                     |  |  |  |  |  |  |  |  |















# **Typical Performance Characteristics**





200

www.ti.com

#### SNAS398D-JANUARY 2008-REVISED MAY 2013



8





www.ti.com





300

700









### APPLICATION INFORMATION

#### SUPPLY VOLTAGE SEQUENCING

It is a good general practice to first apply the supply voltage to a CMOS device before any other signal or supply on other pins. This is also true for the LM48860 audio amplifier which is a CMOS device.

Before applying any signal to the inputs or shutdown pins of the LM48860, it is important to apply a supply voltage to the  $V_{DD}$  pins. After the device has been powered, signals may be applied to the shutdown pins (see MICRO POWER SHUTDOWN) and input pins.

### ELIMINATING THE OUTPUT COUPLING CAPACITOR

The LM48860 features a low noise inverting charge pump that generates an internal negative supply voltage. This allows the outputs of the LM48860 to be biased about GND instead of a nominal DC voltage, like traditional headphone amplifiers. Because there is no DC component, the large DC blocking capacitors (typically 220µF) are not necessary. The coupling capacitors are replaced by two, small ceramic charge pump capacitors, saving board space and cost.

Eliminating the output coupling capacitors also improves low frequency response. In traditional headphone amplifiers, the headphone impedance and the output capacitor form a high pass filter that not only blocks the DC component of the output, but also attenuates low frequencies, impacting the bass response. Because the LM48860 does not require the output coupling capacitors, the low frequency response of the device is not degraded by external components.

In addition to eliminating the output coupling capacitors, the ground referenced output nearly doubles the available dynamic range of the LM48860 when compared to a traditional headphone amplifier operating from the same supply voltage.

#### OUTPUT TRANSIENT ('CLICK AND POPS') ELIMINATED

The LM48860 contains advanced circuitry that virtually eliminates output transients ('clicks and pops'). This circuitry prevents all traces of transients when the supply voltage is first applied or when the part resumes operation after coming out of shutdown mode.

#### AMPLIFIER CONFIGURATION EXPLANATION

As shown in Figure 1, the LM48860 has two internal operational amplifiers. The two amplifiers have internally configured gain.

Since this is an output ground-referenced amplifier, the LM48860 does not require output coupling capacitors.

#### POWER DISSIPATION

From the graph (THD+N vs Output Power ,  $V_{DD} = 3V$ ,  $R_L = 16\Omega$ , f = 1kHz, 22kH BW, two channels in phase, page 6) assuming a 3V power supply and a 16 $\Omega$  load, the maximum power dissipation point and thus the maximum package dissipation point is 281mW. The maximum power dissipation point obtained must not be greater than the power dissipation that results from Equation 1.

$$\mathsf{P}_{\mathsf{DMAX}} = (\mathsf{T}_{\mathsf{JMAX}} - \mathsf{T}_{\mathsf{A}}) / (\boldsymbol{\theta}_{\mathsf{JA}})$$

(1)

For the DSBGA package  $\theta_{JA} = 59.3^{\circ}$ C/W.  $T_{JMAX} = 150^{\circ}$ C for the LM48860. Depending on the ambient temperature,  $T_A$ , of the system surroundings, Equation 1 can be used to find the maximum internal power dissipation supported by the IC packaging. If the maximum power dissipation from the graph is greater than that of Equation 1, then either the supply voltage must be decreased, the load impedance increased or  $T_A$  reduced (see power derating curves). For the application of a 5V power supply, with a 16 $\Omega$  load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 110°C provided that device operation is around the maximum power dissipation point. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly.



#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 3V power supply typically use a  $4.7\mu$ F capacitor in parallel with a  $0.1\mu$ F ceramic filter capacitor to stabilize the power supply's output, reduce noise on the supply line, and improve the supply's transient response. Keep the length of leads and traces that connect capacitors between the LM48860's power supply pin and ground as short as possible.

#### MICRO POWER SHUTDOWN

The voltage applied to the  $\overline{SD\_LC}$  (shutdown left channel) pin and the  $\overline{SD\_RC}$  (shutdown right channel) pin controls the LM48860's shutdown function. When active, the LM48860's micropower shutdown feature turns off the amplifiers' bias circuitry, reducing the supply current. The trigger point is 0.45V for a logic-low level, and 1.2V for logic-high level. The low 0.01µA (typ) shutdown current is achieved by applying a voltage that is as near as ground a possible to the SD\_LC/SD\_RC pins. A voltage that is higher than ground may increase the shutdown current. Do not let SD\_LC/SD\_RC float, connect either to high or low.

### SELECTING PROPER EXTERNAL COMPONENTS

Optimizing the LM48860's performance requires properly selecting external components. Though the LM48860 operates well when using external components with wide tolerances, best performance is achieved by optimizing component values.

#### Charge Pump Capacitor Selection

Use low ESR (equivalent series resistance) (<100m $\Omega$ ) ceramic capacitors with an X7R dielectric for best performance. Low ESR capacitors keep the charge pump output impedance to a minimum, extending the headroom on the negative supply. Higher ESR capacitors result in reduced output power from the audio amplifiers.

Charge pump load regulation and output impedance are affected by the value of the flying capacitor (C4). A larger valued C4 (up to 3.3uF) improves load regulation and minimizes charge pump output resistance. Beyond 3.3uF, the switch-on resistance dominates the output impedance.

The output ripple is affected by the value and ESR of the output capacitor (C3). Larger capacitors reduce output ripple on the negative power supply. Lower ESR capacitors minimize the output ripple and reduce the output impedance of the charge pump.

The LM48860 charge pump design is optimized for 2.2uF, low ESR, ceramic, flying and output capacitors.

#### Input Capacitor Value Selection

Amplifying the lowest audio frequencies requires high value input coupling capacitors (C1 and C2 in Figure 1). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using speakers with this limited frequency response reap little improvement by using high value input and output capacitors.

As shown in Figure 1, the internal input resistor, R<sub>i</sub> and the input capacitors, C1 and C2, produce a -3dB highpass filter cutoff frequency that is found using Equation 2.

 $f_{i-3dB} = 1 / 2\pi R_{IN}C \quad (Hz)$ 

The value of R<sub>IN</sub> can be found in the Electrical Characteristics tables.

(2)

www.ti.com

#### SNAS398D - JANUARY 2008 - REVISED MAY 2013

# Demonstration Board PCB Layout





Figure 40. Midlayer 1

Figure 41. Midlayer 2





Figure 42. Bottom Layer



SNAS398D-JANUARY 2008-REVISED MAY 2013

www.ti.com

# **REVISION HISTORY**

| Rev  | Date       | Description                                                       |
|------|------------|-------------------------------------------------------------------|
| 1.0  | 01/16/08   | Initial release.                                                  |
| 1.01 | 01/29/08   | Text edits.                                                       |
| 1.02 | 02/14/08   | Fixed typos (x-axis) on few curves.                               |
| 1.03 | 10/17/08   | Edited the X1 and X2 limits under the Physical Dimension section. |
| D    | 05/02/2013 | Changed layout of National Data Sheet to TI format.               |



2-May-2013

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LM48860TL/NOPB   | ACTIVE | DSBGA        | YZR     | 12   | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 84    | GJ7               | Samples |
| LM48860TLX/NOPB  | ACTIVE | DSBGA        | YZR     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 84    | GJ7               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM48860TL/NOPB              | DSBGA           | YZR                | 12 | 250  | 178.0                    | 8.4                      | 1.68       | 2.13       | 0.76       | 4.0        | 8.0       | Q1               |
| LM48860TLX/NOPB             | DSBGA           | YZR                | 12 | 3000 | 178.0                    | 8.4                      | 1.68       | 2.13       | 0.76       | 4.0        | 8.0       | Q1               |

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-May-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM48860TL/NOPB  | DSBGA        | YZR             | 12   | 250  | 210.0       | 185.0      | 35.0        |
| LM48860TLX/NOPB | DSBGA        | YZR             | 12   | 3000 | 210.0       | 185.0      | 35.0        |

# YZR0012



B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated