

LM22677

www.ti.com

SNVS582M-SEPTEMBER 2008-REVISED APRIL 2013

# LM22677/LM22677-Q1 42V, 5A SIMPLE SWITCHER®, Step-Down Voltage Regulator with Features

Check for Samples: LM22677

# FEATURES

- Wide Input Voltage Range: 4.5V to 42V
- Internally Compensated Voltage Mode Control
- Stable with low ESR Ceramic Capacitors
- 100 mΩ N-Channel MOSFET
- Output Voltage Options:
  - ADJ (Outputs as Low as 1.285V)
  - 5.0 (Output Fixed to 5V)
- ±1.5% Feedback Reference Accuracy
- 500 kHz Default Switching Frequency
- Adjustable Switching Frequency and Synchronization
- -40°C to 125°C Operating Junction Temperature Range
- Precision Enable Pin
- Integrated Boot-Strap Diode
- Integrated Soft-Start
- Fully WEBENCH<sup>®</sup> enabled
- LM22677-Q1 is an Automotive Grade Product that is AEC-Q100 Grade 1 Qualified (-40°C to +125°C Operating Junction Temperature)

# PACKAGE

• PFM (Exposed Pad)

# **APPLICATIONS**

- Industrial Control
- Telecom and Datacom Systems
- Embedded Systems
- Conversions from Standard 24V, 12V and 5V
  Input Rails

# DESCRIPTION

The LM22677 switching regulator provides all of the functions necessary to implement an efficient high voltage step-down (buck) regulator using a minimum of external components. This easy to use regulator incorporates a 42V N-channel MOSFET switch capable of providing up to 5A of load current. Excellent line and load regulation along with high efficiency (>90%) are featured. Voltage mode control offers short minimum on-time, allowing the widest ratio between input and output voltages. Internal loop compensation means that the user is free from the tedious task of calculating the loop compensation components. Fixed 5V output and adjustable output voltage options are available. The default switching frequency is set at 500 kHz allowing for small external components and good transient response. In addition, the frequency can be adjusted over a range of 200 kHz to 1MHz with a single external resistor. The internal oscillator can be synchronized to a system clock or to the oscillator of another regulator. A precision enable input allows simplification of regulator control and system power sequencing. In shutdown mode the regulator draws only 25 µA (typ.). The LM22677 also has built in thermal shutdown, and current limiting to protect against accidental overloads.

The LM22677 is a member of Texas Instruments' SIMPLE SWITCHER<sup>™</sup> family. The SIMPLE SWITCHER<sup>™</sup> concept provides for an easy to use complete design using a minimum number of external components and the TI WEBENCH<sup>®</sup> design tool. TI's WEBENCH<sup>®</sup> tool includes features such as external component calculation, electrical simulation, thermal simulation, and Build-It boards for easy design-in.

### **Simplified Application Schematic**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



www.ti.com

#### **Connection Diagram**



#### Figure 1. 7-Lead Plastic PFM Package Package Number NDR0007A

#### **PIN DESCRIPTIONS**

| Pin | Name    | Description                                 | Application Information                                                                                                     |
|-----|---------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 1   | SW      | Switch output                               | Switching output of regulator.                                                                                              |
| 2   | VIN     | Input voltage                               | Supply input to the regulator.                                                                                              |
| 3   | BOOT    | Bootstrap input                             | Provides the gate volage for the high side NFET                                                                             |
| 4   | GND     | Ground input to regulator;<br>system common | System ground pin.                                                                                                          |
| 5   | RT/SYNC | Oscillator mode control input               | Used to control oscillator mode of regulator. See Switching Frequency Adjustment and Synchronization section of data sheet. |
| 6   | FB      | Feedback input                              | Feedback input to regulator.                                                                                                |
| 7   | EN      | Enable input                                | Used to control regulator start-up and shutdown. See Precision Enable and UVLO section of data sheet.                       |
| EP  | EP      | Exposed Pad                                 | Connect to ground. Provides thermal connection to PCB. See applications information.                                        |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)</sup>

| VIN to GND                                               | 42)/                                                                                  |                      |  |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------|--|--|--|--|
|                                                          |                                                                                       | 43V                  |  |  |  |  |
| EN Pin Voltage                                           | -0.5V to 6V                                                                           |                      |  |  |  |  |
| RT/SYNC Pin Voltage                                      | -0.5V to 7V                                                                           |                      |  |  |  |  |
| SW to GND <sup>(3)</sup>                                 | -5V to V <sub>IN</sub>                                                                |                      |  |  |  |  |
| BOOT Pin Voltage                                         |                                                                                       | V <sub>SW</sub> + 7V |  |  |  |  |
| FB Pin Voltage                                           | -0.5V to 7V                                                                           |                      |  |  |  |  |
| Power Dissipation                                        | Internally Limited                                                                    |                      |  |  |  |  |
| Junction Temperature                                     |                                                                                       | 150°C                |  |  |  |  |
| For soldering specifications, refer to the following doc | For soldering specifications, refer to the following document: www.ti.com/lit/snoa549 |                      |  |  |  |  |
| ESD Rating <sup>(4)</sup>                                | ±2 kV                                                                                 |                      |  |  |  |  |
| Storage Temperature Range                                | -65°C to +150°C                                                                       |                      |  |  |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) The absolute maximum specification of the 'SW to GND' applies to DC voltage. An extended negative voltage limit of -10V applies to a pulse of up to 50 ns.

(4) ESD was applied using the human body model, a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin.



SNVS582M-SEPTEMBER 2008-REVISED APRIL 2013

#### Operating Ratings<sup>(1)</sup>

| operating ratinge                 |                 |
|-----------------------------------|-----------------|
| Supply Voltage (V <sub>IN</sub> ) | 4.5V to 42V     |
| Junction Temperature Range        | -40°C to +125°C |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.

### **Electrical Characteristics**

Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_A = T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified:  $V_{IN} = 12V$ .

| Symbol              | Parameter                            | Conditions                                               | Min <sup>(1)</sup>  | Typ <sup>(2)</sup> | Max <sup>(1)</sup>  | Units |
|---------------------|--------------------------------------|----------------------------------------------------------|---------------------|--------------------|---------------------|-------|
| LM22677-5.0         |                                      |                                                          |                     |                    |                     |       |
| V <sub>FB</sub>     | Feedback Voltage                     | $V_{IN} = 8V$ to 42V                                     | 4.925/ <b>4.9</b>   | 5.0                | 5.075/ <b>5.1</b>   | V     |
| LM22677-AD          | J                                    |                                                          |                     |                    |                     |       |
| V <sub>FB</sub>     | Feedback Voltage                     | $V_{IN} = 4.7V$ to $42V$                                 | 1.266/ <b>1.259</b> | 1.285              | 1.304/ <b>1.311</b> | V     |
| All Output V        | oltage Versions                      |                                                          |                     |                    |                     |       |
| Ι <sub>Q</sub>      | Quiescent Current                    | V <sub>FB</sub> = 5V                                     |                     | 3.4                | 6                   | mA    |
| I <sub>STDBY</sub>  | Standby Quiescent Current            | EN Pin = 0V                                              |                     | 25                 | 40                  | μA    |
| I <sub>CL</sub>     | Current Limit                        |                                                          | 6.0/ <b>5.75</b>    | 7.1                | 8.4/ <b>8.75</b>    | А     |
| ١L                  | Output Leakage Current               | $V_{IN} = 42V$ , EN Pin = 0V, $V_{SW} = 0V$              |                     | 0.2                | 2                   | μA    |
|                     |                                      | $V_{SW} = -1V$                                           |                     | 0.1                | 3                   | μA    |
| R <sub>DS(ON)</sub> | Switch On-Resistance                 |                                                          |                     | 0.1                | 0.14/ <b>0.2</b>    | Ω     |
| f <sub>O</sub>      | Oscillator Frequency                 |                                                          | 400                 | 500                | 600                 | kHz   |
| T <sub>OFFMIN</sub> | Minimum Off-time                     |                                                          | 100                 | 200                | 300                 | ns    |
| T <sub>ONMIN</sub>  | Minimum On-time                      |                                                          |                     | 100                |                     | ns    |
| I <sub>BIAS</sub>   | Feedback Bias Current                | V <sub>FB</sub> = 1.3V (ADJ Version Only)                |                     | 230                |                     | nA    |
| $V_{EN}$            | Enable Threshold Voltage             | Falling                                                  | 1.3                 | 1.6                | 1.9                 | V     |
| V <sub>ENHYST</sub> | Enable Voltage Hysteresis            |                                                          |                     | 0.6                |                     | V     |
| I <sub>EN</sub>     | Enable Input Current                 | EN Input = 0V                                            |                     | 6                  |                     | μA    |
| F <sub>SYNC</sub>   | Maximum Synchronization<br>Frequency | $V_{SYNC}$ = 3.5V, 50% duty-cycle                        |                     | 1                  |                     | MHz   |
| V <sub>SYNC</sub>   | Synchronization Threshold Voltage    |                                                          |                     | 1.75               |                     | V     |
| T <sub>SD</sub>     | Thermal Shutdown Threshold           |                                                          |                     | 150                |                     | °C    |
| $\theta_{JA}$       | Thermal Resistance                   | TJ Junction to ambient thermal resistance <sup>(3)</sup> |                     | 22                 |                     | °C/W  |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate TI's Average Outgoing Quality Level (AOQL).

(2) Typical values represent most likely parametric norms at the conditions specified and are not ensured.

(3) The value of θ<sub>JA</sub> for the PFM (TJ) package of 22°C/W is valid if package is mounted to 1 square inch of copper. The θ<sub>JA</sub> value can range from 20 to 30°C/W depending on the amount of PCB copper dedicated to heat transfer. See application note AN-1797 SNVA328 for more information.

**ISTRUMENTS** 

**EXAS** 



4





#### **Typical Performance Characteristics (continued)**

Unless otherwise specified the following conditions apply: Vin = 12V,  $T_J = 25^{\circ}C$ .









Switching Frequency vs RT/SYNC Resistor



TEXAS INSTRUMENTS

www.ti.com



SIMPLIFIED BLOCK DIAGRAM

Figure 12. Simplified Block Diagram

# **Detailed Operating Description**

The LM22677 incorporates a voltage mode constant frequency PWM architecture. In addition, input voltage feedforward is used to stabilize the loop gain against variations in input voltage. This allows the loop compensation to be optimized for transient performance. The power MOSFET, in conjunction with the diode, produce a rectangular waveform at the switch pin, that swings from about zero volts to VIN. The inductor and output capacitor average this waveform to become the regulator output voltage. By adjusting the duty cycle of this waveform, the output voltage can be controlled. The error amplifier compares the output voltage with the internal reference and adjusts the duty cycle to regulate the output at the desired value.

The internal loop compensation of the -ADJ option is optimized for outputs of 5V and below. If an output voltage of 5V or greater is required, the -5.0 option can be used with an external voltage divider. The minimum output voltage is equal to the reference voltage; 1.285V (typ.).

The functional block diagram of the LM22677 is shown in Figure 12.

# Precision Enable and UVLO

The precision enable input (EN) is used to control the regulator. The precision feature allows simple sequencing of multiple power supplies with a resistor divider from another supply. Connecting this pin to ground or to a voltage less than 1.6V (typ.) will turn off the regulator. The current drain from the input supply, in this state, is 25  $\mu$ A (typ.) at an input voltage of 12V. The EN input has an internal pull-up of about 6  $\mu$ A. Therefore this pin can be left floating or pulled to a voltage greater than 2.2V (typ.) to turn the regulator on. The hysteresis on this input is about 0.6V (typ.) above the 1.6V (typ.) threshold. When driving the enable input, the voltage must never exceed the 6V absolute maximum specification for this pin.



(2)

#### SNVS582M-SEPTEMBER 2008-REVISED APRIL 2013

Although an internal pull-up is provided on the EN pin, it is good practice to pull the input high, when this feature is not used, especially in noisy environments. This can most easily be done by connecting a resistor between VIN and the EN pin. The resistor is required, since the internal zener diode, at the EN pin, will conduct for voltages above about 6V. The current in this zener must be limited to less than 100 μA. A resistor of 470 kΩ will limit the current to a safe value for input voltages as high 42V. Smaller values of resistor can be used at lower input voltages.

The LM22677 also incorporates an input under voltage lock-out (UVLO) feature. This prevents the regulator from turning on when the input voltage is not great enough to properly bias the internal circuitry. The rising threshold is 4.3V (typ.) while the falling threshold is 3.9V (typ.). In some cases these thresholds may be too low to provide good system performance. The solution is to use the EN input as an external UVLO to disable the part when the input voltage falls below a lower boundary. This is often used to prevent excessive battery discharge or early turn-on during start-up. This method is also recommended to prevent abnormal device operation in applications where the input voltage falls below the minimum of 4.5V. Figure 13 shows the connections to implement this method of UVLO. The following equations can be used to determine the correct resistor values:

$$R_{ENT} = R_{ENB} \cdot \left( \frac{V_{off}}{V_{EN}} - 1 \right)$$

$$V_{on} = V_{off} \cdot \left( \frac{V_{EN} + V_{ENHYST}}{V_{EN}} \right)$$
(1)
(2)

Where  $V_{off}$  is the input voltage where the regulator shuts off, and  $V_{on}$  is the voltage where the regulator turns on. Due to the 6  $\mu$ A pull-up, the current in the divider should be much larger than this. A value of 20 k $\Omega$ , for R<sub>ENB</sub> is a good first choice. Also, a zener diode may be needed between the EN pin and ground, in order to comply with the absolute maximum ratings on this pin.



Figure 13. External UVLO Connections

# **Duty-Cycle Limits**

Ideally the regulator would control the duty cycle over the full range of zero to one. However due to inherent delays in the circuitry, there are limits on both the maximum and minimum duty cycles that can be reliably controlled. This in turn places limits on the maximum and minimum input and output voltages that can be converted by the LM22677. A minimum on-time is imposed by the regulator in order to correctly measure the switch current during a current limit event. A minimum off-time is imposed in order the re-charge the bootstrap capacitor. The following equation can be used to determine the approximate maximum input voltage for a given output voltage:

$$V_{\rm in}|_{\rm max} \approx \frac{V_{\rm out} + 0.4}{T_{\rm on} \cdot F_{\rm sw} \cdot 1.8}$$
(3)

Where F<sub>sw</sub> is the switching frequency and T<sub>ON</sub> is the minimum on-time; both found in the Electrical Characteristics table. If the frequency adjust feature is used, that value should be used for F<sub>sw</sub>. Nominal values should be used. The worst case is lowest output voltage, and highest switching frequency. If this input voltage is exceeded, the regulator will skip cycles, effectively lowering the switching frequency. The consequences of this are higher output voltage ripple and a degradation of the output voltage accuracy.

The second limitation is the maximum duty cycle before the output voltage will "dropout" of regulation. The following equation can be used to approximate the minimum input voltage before dropout occurs:

$$V_{in}|_{min} \approx \frac{V_{out} + 0.4 + I_{out} \cdot R_L}{1 - T_{off} \cdot F_{sw} \cdot 1.8} + I_{out} \cdot R_{dson}$$
(4)

The values of T<sub>OFF</sub> and R<sub>DS(ON)</sub> are found in the Electrical Characteristics table. The worst case here is highest switching frequency and highest load. In this equation, RL is the D.C. inductor resistance. Of course, the lowest input voltage to the regulator must not be less than 4.5V (typ.).

### **Current Limit**

The LM22677 has current limiting to prevent the switch current from exceeding safe values during an accidental overload on the output. This peak current limit is found in the Electrical Characteristics table under the heading of I<sub>CI</sub>. The maximum load current that can be provided, before current limit is reached, is determined from the following equation:

$$|I_{out}|_{max} \approx |I_{CL} - \frac{(V_{in} - V_{out})}{2 \cdot L \cdot F_{sw}} \cdot \frac{V_{out}}{V_{in}}$$

Where L is the value of the power inductor.

When the LM22677 enters current limit, the output voltage will drop and the peak inductor current will be fixed at I<sub>CL</sub> at the end of each cycle. The switching frequency will remain constant while the duty cycle drops. The load current will not remain constant, but will depend on the severity of the overload and the output voltage.

For very severe overloads ("short-circuit"), the regulator changes to a low frequency current foldback mode of operation. The frequency foldback is about 1/5 of the nominal switching frequency. This will occur when the current limit trips before the minimum on-time has elapsed. This mode of operation is used to prevent inductor current "run-away", and is associated with very low output voltages when in overload. The following equation can be used to determine what level of output voltage will cause the part to change to low frequency current foldback:

$$V_x \le V_{in} \cdot F_{sw} \cdot T_{on} \cdot 1.8$$

Where  $F_{sw}$  is the normal switching frequency and  $V_{in}$  is the maximum for the application. If the overload drives the output voltage to less than or equal to  $V_x$ , the part will enter current foldback mode. If a given application can drive the output voltage to  $\leq V_x$ , during an overload, then a second criterion must be checked. The next equation gives the maximum input voltage, when in this mode, before damage occurs:

$$V_{in} \le \frac{V_{sc} + 0.4}{T_{on} \cdot F_{sw} \cdot 0.36}$$

(7)

www.ti.com

(6)

(5)



Where V<sub>sc</sub> is the value of output voltage during the overload and F<sub>sw</sub> is the normal switching frequency. If the input voltage should exceed this value, while in foldback mode, the regulator and/or the diode may be damaged. It is important to note that the voltages in these equations are measured at the inductor. Normal trace and wiring resistance will cause the voltage at the inductor to be higher than that at a remote load. Therefore, even if the load is shorted with zero volts across its terminals, the inductor will still see a finite voltage. It is this value that should be used for  $V_x$  and  $V_{sc}$  in the calculations. In order to return from foldback mode, the load must be reduced to a value much lower than that required to initiate foldback. This load "hysteresis" is a normal aspect of any type of current limit foldback associated with voltage regulators.

If the frequency synchronization feature is used, the current limit frequency fold-back is not operational, and the system may not survive a hard short-circuit at the output.

The safe operating areas, when in short circuit mode, are shown in Figure 14 through Figure 16, for different switching frequencies. Operating points below and to the right of the curve represent safe operation. Note that these curves are not valid when the LM22677 is in frequency synchronization mode.



SAFE OPERATING AREA

1.0

1.2

0.4 0.6 0.8

SHORT CIRCUIT VOLTAGE (v)

25 20

15 10 5 0.0 0.2

Soft-Start

The soft-start feature allows the regulator to gradually reach steady-state operation, thus reducing start-up stresses. The internal soft-start feature brings the output voltage up in about 500 µs. This time is fixed and can not be changed. Soft-start is reset any time the part is shut down or a thermal overload event occurs.

Figure 16. SOA at 800 kHz

# Switching Frequency Adjustment and Synchronization

The LM22677 will operate in three different modes, depending on the condition of the RT/SYNC pin. With the RT/SYNC pin floating, the regulator will switch at the internally set frequency of 500 kHz (typ.). With a resistor in the range of 25 kΩ to 200 kΩ, connected from RT/SYNC to ground, the internal switching frequency can be adjusted from 1MHz to 200 kHz. Figure 17 shows the typical curve for switching frequency vs. the external resistance connected to the RT/SYNC pin. The accuracy of the switching frequency, in this mode, is slightly

Copyright © 2008–2013, Texas Instruments Incorporated



worse than that of the internal oscillator; about +/- 25% is to be expected. Finally, an external clock can be applied to the RT/SYNC pin to allow the regulator to synchronize to a system clock or another LM22677. The mode is set during start-up of the regulator. When the LM22677 is enabled, or after  $V_{IN}$  is applied, a weak pull-up is connected to the RT/SYNC pin and, after approximately 100 µs, the voltage on the pin is checked against a threshold of about 0.8V. With the RT/SYNC pin open, the voltage floats above this threshold, and the mode is set to run with the internal clock. With a frequency set resistor present, an internal reference holds the pin voltage at 0.8V; the resulting current sets the mode to allow the resistor to control the clock frequency. If the external circuit forces the RT/SYNC pin to a voltage much greater or less than 0.8v, the mode is set to allow external synchronization. The mode is latched until either the EN or the input supply is cycled.

The choice of switching frequency is governed by several considerations. As an example, lower frequencies may be desirable to reduce switching losses or improve duty cycle limits. Higher frequencies, or a specific frequency, may be desirable to avoid problems with EMI or reduce the physical size of external components. The flexibility of increasing the switching frequency above 500 kHz can also be used to operate outside a critical signal frequency band for a given application. Keep in mind that the values of inductor and output capacitor cannot be reduced dramatically, by operating above 500 kHz. This is true because the design of the internal loop compensation restricts the range of these components.

Frequency synchronization requires some care. First the external clock frequency must be greater than the internal clock frequency, and less than 1 MHz. The maximum internal switching frequency is specified in the Electrical Characteristics table. Note that the frequency adjust feature and the synchronization feature can not be used simultaneously. The synchronizing frequency must always be greater than the internal clock frequency. Secondly, the RT/SYNC pin must see a valid high or low voltage, during start-up, in order for the regulator to go into the synchronizing mode (see above). Also, the amplitude of the synchronizing pulses must comport with  $V_{SYNC}$  levels found in the Electrical Characteristics table. The regulator will synchronize on the rising edge of the external clock. If the external clock is lost during normal operation, the regulator will revert to the 500 kHz (typ.) internal clock.

If the frequency synchronization feature is used, current limit foldback is not operational; see the Current Limit section for details.



Figure 17. Switching Frequency vs RT/SYNC Resistor

### Self Synchronization

It is possible to synchronize multiple LM22677 regulators together to share the same switching frequency. This can be done by tieing the RT/SYNC pins together through a MOSFET and connecting a 1 K $\Omega$  resistor to ground at each pin. Figure 18 shows this connection. The gate of the MOSFET should be connected to the regulator with the highest output voltage. Also, the EN pins of both regulators should be tied to the common system enable, in order to properly initialize both regulators. The operation is as follows: When the regulators are enabled, the outputs are low and the MOSFET is off. The 1 k $\Omega$  resistors pull the RT/SYNC pins low, thus enabling the synchronization mode. These resistors are small enough to pull the RT/SYNC pin low, rather than activate the frequency adjust mode. Once the output voltage of one of the regulators is sufficient to turn on the MOSFET, the two RT/SYNC pins are tied together and the regulators will run in synchronization mode. The two



regulators will be clocked at the same frequency but slightly phase shifted according to the minimum off-time of the regulator with the fastest internal oscillator. The slight phase shift helps to reduce stress on the input capacitors of the regulator. It is important to choose a MOSFET with a low gate threshold voltage so that the MOSFET will be fully enhanced. Also, a MOSFET with low inter-electrode capacitance is required. The 2N7002 is a good choice.



Figure 18. Self Synchronizing Setup

#### **Boot-Strap Supply**

The LM22677 incorporates a floating high-side gate driver to control the power MOSFET. The supply for this driver is the external boot-strap capacitor connected between the BOOT pin and SW. A good quality 10 nF ceramic capacitor must be connected to these pins with short, wide PCB traces. One reason the regulator imposes a minimum off-time is to ensure that this capacitor recharges every switching cycle. A minimum load of about 5 mA is required to fully recharge the boot-strap capacitor in the minimum off-time. Some of this load can be provided by the output voltage divider, if used.

#### **Thermal Protection**

Internal thermal shutdown circuitry protects the LM22677 should the maximum junction temperature be exceeded. This protection is activated at about 150°C, with the result that the regulator will shutdown until the temperature drops below about 135°C.

#### Internal Compensation

The LM22677 has internal loop compensation designed to provide a stable regulator over a wide range of external power stage components. The internal compensation of the -ADJ option is optimized for output voltages below 5V. If an output voltage of 5V or greater is needed, the -5.0 option with an external resistor divider can be used.

Ensuring stability of a design with a specific power stage (inductor and output capacitor) can be tricky. The LM22677 stability can be verified using the WEBENCH® Designer online circuit simulation tool at www.ti.com. A quick start spreadsheet can also be downloaded from the online product folder.

The complete transfer function for the regulator loop is found by combining the compensation and power stage transfer functions. The LM22677 has internal type III loop compensation, as detailed in Figure 19. This is the approximate "straight line" function from the FB pin to the input of the PWM modulator. The power stage transfer function consists of a D.C. gain and a second order pole created by the inductor and output capacitor(s). Due to the input voltage feedforward employed in the LM22677, the power stage D.C. gain is fixed at 20dB. The second order pole is characterized by its resonant frequency and its quality factor (Q). For a first pass design, the product of inductance and output capacitance should conform to the following equation:

(8)

(9)

Alternatively, this pole should be placed between 1.5kHz and 15kHz and is given by the equation shown below:

$$F_{o} = \frac{1}{2\pi \cdot \sqrt{L \cdot C_{out}}}$$

Copyright © 2008–2013, Texas Instruments Incorporated

www.ti.com

The Q factor depends on the parasitic resistance of the power stage components and is not typically in the control of the designer. Of course, loop compensation is only one consideration when selecting power stage components; see the Application Information section for more details.



Figure 19. Compensator Gain

In general, hand calculations or simulations can only aid in selecting good power stage components. Good design practice dictates that load and line transient testing should be done to verify the stability of the application. Also, Bode plot measurements should be made to determine stability margins. Application note AN-1889 SNVA364 shows how to perform a loop transfer function measurement with only an oscilloscope and function generator.

### **Application Information**

### TYPICAL BUCK REGULTOR APPLICATION

Figure 20 shows an example of converting an input voltage range of 5.5V to 42V, to an output of 3.3v at 5 Amp. See AN-1892 for more information.



Figure 20. Typical Buck Regulator Application

#### EXTERNAL COMPONENTS

The following guidelines should be used when designing a step-down (buck) converter with the LM22677.

#### INDUCTOR

The inductor value is determined based on the load current, ripple current, and the minimum and maximum input voltages. To keep the application in continuous conduction mode (CCM), the maximum ripple current,  $I_{RIPPLE}$ , should be less than twice the minimum load current.

The general rule of keeping the inductor current peak-to-peak ripple around 30% of the nominal output current is a good compromise between excessive output voltage ripple and excessive component size and cost. Using this value of ripple current, the value of inductor, L, is calculated using the following formula:



LM22677

(10)

SNVS582M-SEPTEMBER 2008-REVISED APRIL 2013

$$\mathsf{L} = \frac{(\mathsf{V}_{in} - \mathsf{V}_{out}) \cdot \mathsf{V}_{out}}{\mathbf{0.3} \cdot \mathsf{I}_{out} \cdot \mathsf{F}_{sw} \cdot \mathsf{V}_{in}}$$

where  $F_{sw}$  is the switching frequency and  $V_{in}$  should be taken at its maximum value, for the given application. The above formula provides a guide to select the value of the inductor L; the nearest standard value will then be used in the circuit.

Once the inductor is selected, the actual ripple current can be found from the equation shown below:

$$\Delta I = \frac{(V_{in} - V_{out}) \cdot V_{out}}{L \cdot F_{sw} \cdot V_{in}}$$
(11)

Increasing the inductance will generally slow down the transient response but reduce the output voltage ripple. Reducing the inductance will generally improve the transient response but increase the output voltage ripple.

The inductor must be rated for the peak current,  $I_{PK}$ , in a given application, to prevent saturation. During normal loading conditions, the peak current is equal to the load current plus 1/2 of the inductor ripple current.

During an overload condition, as well as during certain load transients, the controller may trip current limit. In this case the peak inductor current is given by  $I_{CL}$ , found in the Electrical Characteristics table. Good design practice requires that the inductor rating be adequate for this overload condition. If the inductor is not rated for the maximum expected current, it can saturate resulting in damage to the LM22677 and/or the power diode.

#### INPUT CAPACITOR

The input capacitor selection is based on both input voltage ripple and RMS current. Good quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the regulator current during switch on-time. Low ESR ceramic capacitors are preferred. Larger values of input capacitance are desirable to reduce voltage ripple and noise on the input supply. This noise may find its way into other circuitry, sharing the same input supply, unless adequate bypassing is provided. A very approximate formula for determining the input voltage ripple is shown below:

$$V_{\rm ri} \approx \frac{I_{\rm out}}{4 \cdot F_{\rm sw} \cdot C_{\rm in}}$$
(12)

Where  $V_{ri}$  is the peak-to-peak ripple voltage at the switching frequency. Another concern is the RMS current passing through this capacitor. The following equation gives an approximation to this current:

$$I_{\rm rms} \approx \frac{I_{\rm out}}{2}$$
 (13)

The capacitor must be rated for at least this level of RMS current at the switching frequency.

All ceramic capacitors have large voltage coefficients, in addition to normal tolerances and temperature coefficients. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum capacitance up to the desired value. This may also help with RMS current constraints by sharing the current among several capacitors. Many times it is desirable to use an electrolytic capacitor on the input, in parallel with the ceramics. The moderate ESR of this capacitor can help to damp any ringing on the input supply caused by long power leads. This method can also help to reduce voltage spikes that may exceed the maximum input voltage rating of the LM22677.

It is good practice to include a high frequency bypass capacitor as close as possible to the LM22677. This small case size, low ESR, ceramic capacitor should be connected directly to the VIN and GND pins with the shortest possible PCB traces. Values in the range of 0.47  $\mu$ F to 1  $\mu$ F are appropriate. This capacitor helps to provide a low impedance supply to sensitive internal circuitry. It also helps to suppress any fast noise spikes on the input supply that may lead to increased EMI.



www.ti.com

### OUTPUT CAPACITOR

The output capacitor is responsible for filtering the output voltage and supplying load current during transients. Capacitor selection depends on application conditions as well as ripple and transient requirements. Best performance is achieved with a parallel combination of ceramic capacitors and a low ESR SP<sup>™</sup> or POSCAP<sup>™</sup> type. Very low ESR capacitors such as ceramics reduce the output ripple and noise spikes, while higher value electrolytics or polymers provide large bulk capacitance to supply transients. Assuming very low ESR, the following equation gives an approximation to the output voltage ripple:

$$V_{ro} \approx \frac{(V_{in} - V_{out}) \cdot V_{out}}{8 \cdot V_{in}} \cdot \frac{1}{F_{sw}^2 \cdot L \cdot C_{out}}$$

(14)

Typically, a total value of 100  $\mu$ F, or greater, is recommended for output capacitance.

In applications with V<sub>out</sub> less than 3.3V, it is critical that low ESR output capacitors are selected. This will limit potential output voltage overshoots as the input voltage falls below the device normal operating range.

If the switching frequency is set higher than 500 kHz, the capacitance value may not be reduced proportionally due to stability requirements. The internal compensation is optimized for circuits with a 500 kHz switching frequency. See the Internal Loop Compensation section for more details.

### BOOT-STRAP CAPACITOR

The bootstrap capacitor between the BOOT pin and the SW pin supplies the gate current to turn on the N-channel MOSFET. The recommended value of this capacitor is 10 nF and should be a good quality, low ESR ceramic capacitor.

In some cases it may be desirable to slow down the turn-on of the internal power MOSFET, in order to reduce EMI. This can be done by placing a small resistor in series with the  $C_{boot}$  capacitor. Resistors in the range of  $10\Omega$  to  $50\Omega$  can be used. This technique should only be used when absolutely necessary, since it will increase switching losses and thereby reduce efficiency.

#### OUTPUT VOLTAGE DIVIDER SELECTION

For output voltages between about 1.285V and 5V, the -ADJ option should be used, with an appropriate voltage divider as shown in Figure 21. The following equation can be used to calculate the resistor values of this divider:

$$R_{FBT} = \left[\frac{V_{out}}{1.285} - 1\right] \cdot R_{FBB}$$
(15)

A good value for  $R_{FBB}$  is 1k  $\Omega$ . This will help to provide some of the minimum load current requirement and reduce susceptibility to noise pick-up. The top of  $R_{FBT}$  should be connected directly to the output capacitor or to the load for remote sensing. If the divider is connected to the load, a local high-frequency bypass should be provided at that location.

For output voltages of 5V, the -5.0 option should be used. In this case no divider is needed and the FB pin is connected to the output. The approximate values of the internal voltage divider are as follows:  $7.38k\Omega$  from the FB pin to the input of the error amplifier and  $2.55k\Omega$  from there to ground.

Both the -ADJ and -5.0 options can be used for output voltages greater than 5V, by using the correct output divider. As mentioned in the Internal Loop Compensation section, the -5.0 option is optimized for output voltages of 5V. However, for output voltages greater than 5V, this option may provide better loop bandwidth than the -ADJ option, in some applications. If the -5.0 option is to be used at output voltages greater than 5V, the following equation should be used to determine the resistor values in the output divider:

$$\mathsf{R}_{\mathsf{FBT}} = \frac{\mathsf{R}_{\mathsf{FBB}} \cdot (\mathsf{V}_{\mathsf{out}} - 5)}{\mathsf{5} + \mathsf{R}_{\mathsf{FBB}} \cdot \mathsf{5} \times 10^{-4}}$$
(16)

Again a value of  $R_{FBB}$  of about 1k  $\Omega$  is a good first choice.





Figure 21. Resistive Feedback Divider

A maximum value of 10 k $\Omega$  is recommended for the sum of R<sub>FBB</sub> and R<sub>FBT</sub> to maintain good output voltage accuracy for the -ADJ option. A maximum of 2 k $\Omega$  is recommended for the -5.0 option. For the -5.0 option, the total internal divider resistance is typically 9.93 k $\Omega$ .

In all cases the output voltage divider should be placed as close as possible to the FB pin of the LM22677; since this is a high impedance input and is susceptible to noise pick-up.

#### POWER DIODE

A Schottky type power diode is required for all LM22677 applications. Ultra-fast diodes are not recommended and may result in damage to the IC due to reverse recovery current transients. The near ideal reverse recovery characteristics and low forward voltage drop of Schottky diodes are particularly important for high input voltage and low output voltage applications common to the LM22677. The reverse breakdown rating of the diode should be selected for the maximum  $V_{IN}$ , plus some safety margin. A good rule of thumb is to select a diode with a reverse voltage rating of 1.3 times the maximum input voltage.

Select a diode with an average current rating at least equal to the maximum load current that will be seen in the application.

#### **Circuit Board Layout**

Board layout is critical for the proper operation of switching power supplies. First, the ground plane area must be sufficient for thermal dissipation purposes. Second, appropriate guidelines must be followed to reduce the effects of switching noise. Switch mode converters are very fast switching devices. In such cases, the rapid increase of input current combined with the parasitic trace inductance generates unwanted L di/dt noise spikes. The magnitude of this noise tends to increase as the output current increases. This noise may turn into electromagnetic interference (EMI) and can also cause problems in device performance. Therefore, care must be taken in layout to minimize the effect of this switching noise.

The most important layout rule is to keep the AC current loops as small as possible. Figure 22 shows the current flow in a buck converter. The top schematic shows a dotted line which represents the current flow during the FET switch on-state. The middle schematic shows the current flow during the FET switch off-state.

The bottom schematic shows the currents referred to as AC currents. These AC currents are the most critical since they are changing in a very short time period. The dotted lines of the bottom schematic are the traces to keep as short and wide as possible. This will also yield a small loop area reducing the loop inductance. To avoid functional problems due to layout, review the PCB layout example. Best results are achieved if the placement of the LM22677, the bypass capacitor, the Schottky diode,  $R_{FBB}$ ,  $R_{FBT}$  and the inductor are placed as shown in the example. Note that, in the layout shown,  $R1 = R_{FBB}$  and  $R2 = R_{FBT}$ . It is also recommended to use 2oz copper boards or heavier to help thermal dissipation and to reduce the parasitic inductances of board traces. See application note AN-1229 SNVA054 for more information.





Figure 22. Current Flow in a Buck Application

### **Thermal Considerations**

The components with the highest power dissipation are the power diode and the power MOSFET internal to the LM22677 regulator. The easiest method to determine the power dissipation within the LM22677 is to measure the total conversion losses then subtract the power losses in the diode and inductor. The total conversion loss is the difference between the input power and the output power. An approximation for the power diode loss is:

$$\mathbf{P}_{\mathrm{D}} = \mathbf{I}_{\mathrm{out}} \cdot \mathbf{V}_{\mathrm{D}} \cdot \left[ \mathbf{1} - \frac{\mathbf{V}_{\mathrm{out}}}{\mathbf{V}_{\mathrm{in}}} \right]$$
(17)

Where  $V_D$  is the diode voltage drop. An approximation for the inductor power is:

$$\mathsf{P}_{\mathsf{L}} = \mathsf{I}_{\mathsf{out}}^2 \cdot \mathsf{R}_{\mathsf{L}} \cdot 1.1 \tag{18}$$

where  $R_{L}$  is the DC resistance of the inductor and the 1.1 factor is an approximation for the AC losses.

The regulator has an exposed thermal pad to aid power dissipation. Adding multiple vias under the device to the ground plane will greatly reduce the regulator junction temperature. Selecting a diode with an exposed pad will also aid the power dissipation of the diode. The most significant variables that affect the power dissipation of the regulator are output current, input voltage and operating frequency. The power dissipated while operating near the maximum output current and maximum input voltage can be appreciable. The junction-to-ambient thermal resistance of the LM22677 will vary with the application. The most significant variables are the area of copper in the PC board, the number of vias under the IC exposed pad and the amount of forced air cooling provided. A large continuos ground plane on the top of bottom PCB layer will provide the most effective heat dissipation. The integrity of the solder connection from the IC exposed pad to the PC board is critical. Excessive voids will greatly diminish the thermal dissipation capacity. The junction-to-ambient thermal resistance of the LM22677 PFM package is specified in the Electrical Characteristics table. See application note AN-2020 SNVA419 for more information.



SNVS582M-SEPTEMBER 2008-REVISED APRIL 2013

#### PCB Layout Example



Figure 23. Inverting Regulator Application

# **REVISION HISTORY**

| Ch | anges from Revision L (April 2013) to Revision M   | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 17   |



\_

www.ti.com



8-Oct-2015

# PACKAGING INFORMATION

| Orderable Device     | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking     | Samples |
|----------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|--------------------|---------|
|                      | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)              |         |
| LM22677QTJ-ADJ/NOPB  | ACTIVE | TO-263       | NDR     | 7    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>QTJ-ADJ | Samples |
| LM22677QTJE-5.0/NOPB | ACTIVE | TO-263       | NDR     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>QTJ-5.0 | Samples |
| LM22677QTJE-ADJ/NOPB | ACTIVE | TO-263       | NDR     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>QTJ-ADJ | Samples |
| LM22677TJ-5.0/NOPB   | ACTIVE | TO-263       | NDR     | 7    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>TJ-5.0  | Samples |
| LM22677TJ-ADJ/NOPB   | ACTIVE | TO-263       | NDR     | 7    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>TJ-ADJ  | Samples |
| LM22677TJE-5.0/NOPB  | ACTIVE | TO-263       | NDR     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>TJ-5.0  | Samples |
| LM22677TJE-ADJ/NOPB  | ACTIVE | TO-263       | NDR     | 7    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM22677<br>TJ-ADJ  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

8-Oct-2015

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM22677, LM22677-Q1 :

Catalog: LM22677

• Automotive: LM22677-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM22677QTJ-ADJ/NOPB         | TO-263          | NDR                | 7 | 1000 | 330.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677QTJE-5.0/NOPB        | TO-263          | NDR                | 7 | 250  | 178.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677QTJE-ADJ/NOP<br>B    | TO-263          | NDR                | 7 | 250  | 178.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677TJ-5.0/NOPB          | TO-263          | NDR                | 7 | 1000 | 330.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677TJ-ADJ/NOPB          | TO-263          | NDR                | 7 | 1000 | 330.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677TJE-5.0/NOPB         | TO-263          | NDR                | 7 | 250  | 178.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |
| LM22677TJE-ADJ/NOPB         | TO-263          | NDR                | 7 | 250  | 178.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Sep-2015



| *All dimensions are nominal |              |                 |      |      |             |            |             |  |  |  |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| LM22677QTJ-ADJ/NOPB         | TO-263       | NDR             | 7    | 1000 | 367.0       | 367.0      | 35.0        |  |  |  |
| LM22677QTJE-5.0/NOPB        | TO-263       | NDR             | 7    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |
| LM22677QTJE-ADJ/NOPB        | TO-263       | NDR             | 7    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |
| LM22677TJ-5.0/NOPB          | TO-263       | NDR             | 7    | 1000 | 367.0       | 367.0      | 35.0        |  |  |  |
| LM22677TJ-ADJ/NOPB          | TO-263       | NDR             | 7    | 1000 | 367.0       | 367.0      | 35.0        |  |  |  |
| LM22677TJE-5.0/NOPB         | TO-263       | NDR             | 7    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |
| LM22677TJE-ADJ/NOPB         | TO-263       | NDR             | 7    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |

# **NDR0007A**



# **PACKAGE OUTLINE**

# TO-263 - 2.25 mm max height

TO-263



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.
- Features may not exist and shape may vary per different assembly sites.
   Reference JEDEC registration TO-279B.
- 5. Under all conditions, leads must not be above Datum C



# NDR0007A

# **EXAMPLE BOARD LAYOUT**

# TO-263 - 2.25 mm max height

TO-263



6. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).

7. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **NDR0007A**

# **EXAMPLE STENCIL DESIGN**

# TO-263 - 2.25 mm max height

TO-263



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated