## SHARP

# LHF00L29 Flash Memory 16M (1Mb x 16)

(Model Number: LHF00L29)

e ssue a e: May 26 200 e No: FM0 0



| SPEC No. | FM045034 |     |      |   |
|----------|----------|-----|------|---|
| ISSUE:   | May.     | 26, | 2004 | _ |

To;

# PRELIMINARY

| SPECI                                                     | FICATIONS                                                         |
|-----------------------------------------------------------|-------------------------------------------------------------------|
|                                                           |                                                                   |
| Product Type 16                                           | Mbit Flash Memory                                                 |
| L                                                         | H F 0 0 L 2 9                                                     |
| Model No.                                                 | (LHF00L29)                                                        |
| This device specification is so                           | ubject to change without notice.                                  |
| * This specifications contains * Refer to LHF00LXX series | s 26 pages including the cover and appendix. Appendix (FUM03802). |
| CUSTOMERS ACCEPTANCE                                      |                                                                   |
| DATE:                                                     |                                                                   |
| BY:                                                       | PRESENTED                                                         |
|                                                           | BY: HOTTA                                                         |

Dept. General Manager

PREPARED BY:

S. Otani

Product Development Dept. I System-Flash Division **Integrated Circuits Group SHARP CORPORATION** 

#### LHF00L29



- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph
    - Office electronics
    - Instrumentation and measuring equipment
    - Machine tools
    - Audiovisual equipment
    - Home appliance
    - Communication equipment other than for trunk lines
  - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - Mainframe computers
    - Traffic control systems
    - Gas leak detectors and automatic cutoff devices
    - Rescue and security equipment
    - Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - Aerospace equipment
    - Communications equipment for trunk lines
    - Control equipment for the nuclear power industry
    - Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.
- Please direct all queries regarding the products covered herein to a sales representative of the company.





## **CONTENTS**

| PAGE                                                    | PAGE                                                                        |
|---------------------------------------------------------|-----------------------------------------------------------------------------|
| 48-Lead TSOP (Normal Bend) Pinout 3                     | 1 Electrical Specifications                                                 |
| Pin Descriptions                                        | 1.1 Absolute Maximum Ratings                                                |
| Memory Map 5                                            | 1.2 Operating Conditions                                                    |
| Identifier Codes and OTP Address                        | 1.2.1 Capacitance                                                           |
| for Read Operation                                      | 1.2.2 AC Input/Output Test Conditions 15                                    |
| OTP Block Address Map for OTP Program 7                 | 1.2.3 DC Characteristics                                                    |
| Bus Operation                                           | 1.2.4 AC Characteristics                                                    |
| Command Definitions                                     | - Read-Only Operations 18                                                   |
| Functions of Block Lock and Block Lock-Down 11          | 1.2.5 AC Characteristics - Write Operations                                 |
| Block Locking State Transitions                         |                                                                             |
| upon Command Write11                                    | 1.2.6 Reset Operations                                                      |
| Block Locking State Transitions upon WP#/ACC Transition | 1.2.7 Block Erase, Full Chip Erase, Program and OTP Program Performance. 23 |
| upon wi mace mansidon 12                                | 110grain and 011 110grain 1 cholinance. 23                                  |
| Status Register Definition                              | 2 Related Document Information                                              |



## LHF00L29 16Mbit (1Mbit×16) Flash MEMORY

www.DataSheet4U.com

- 16-M density with 16-bit I/O Interface
- Read Operation
  - 70ns
- Low Power Operation
  - 2.7V Read and Write Operations
  - Automatic Power Savings Mode reduces I<sub>CCR</sub> in Static Mode
- Enhanced Code + Data Storage
  - 5µs Typical Erase/Program Suspends
- OTP (One Time Program) Block
  - 4-Word Factory-Programmed Area
  - 4-Word User-Programmable Area
- Operating Temperature -40°C to +85°C
- CMOS Process (P-type silicon substrate)
- Flexible Blocking Architecture
  - Eight 4-Kword Parameter Blocks
  - One 32-Kword Block
  - Fifteen 64-Kword Blocks
  - Bottom Parameter Location

- Enhanced Data Protection Features
  - Individual Block Lock and Block Lock-Down with Zero-Latency
  - All blocks are locked at power-up or device reset.
  - Block Erase, Full Chip Erase, Word Program Lockout during Power Transitions
- Automated Erase/Program Algorithms
  - 3.0V Low-Power 10µs/Word (Typ.) Programming
  - 12.0V No Glue Logic 9μs/Word (Typ.) Production Programming and 0.8s Erase (Typ.)
- Cross-Compatible Command Support
  - Basic Command Set
  - Common Flash Interface (CFI)
- Extended Cycling Capability
  - Minimum 100,000 Block Erase Cycles
- 48-Lead TSOP (Normal Bend)
- ETOX<sup>TM\*</sup> Flash Technology
- Not designed or rated as radiation hardened

The product is a low power, high density, low cost, nonvolatile read/write storage solution for a wide range of applications. The product can operate at  $V_{CC}$ =2.7V-3.6V. Its low voltage operation capability greatly extends battery life for portable applications.

The memory array block architecture utilizes Enhanced Data Protection features, which provides maximum flexibility for safe nonvolatile code and data storage.

Special OTP (One Time Program) block provides an area to store permanent code such as an unique number.

\* ETOX is a trademark of Intel Corporation.





Figure 1. 48-Lead TSOP (Normal Bend) Pinout



**SHARP** 



Table 1. Pin Descriptions

| Symbol                            | Type                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>19</sub> -A <sub>0</sub>   | INPUT                | ADDRESS INPUTS: Inputs for addresses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DQ <sub>15</sub> -DQ <sub>0</sub> | INPUT/<br>OUTPUT     | DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command User Interface) write cycles, outputs data during memory array, status register, query code, identifier code reads. Data pins float to high-impedance (High Z) when the chip or outputs are deselected. Data is internally latched during an erase or program cycle.                                                                                                                                                                                                                                                                                                                                     |
| CE#                               | INPUT                | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE#-high ( $V_{IH}$ ) deselects the device and reduces power consumption to standby levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RST#                              | INPUT                | RESET: When low $(V_{IL})$ , RST# resets internal automation and inhibits write operations which provides data protection. RST#-high $(V_{IH})$ enables normal operation. After power-up or reset mode, the device is automatically set to read array mode. RST# must be low during power-up/down.                                                                                                                                                                                                                                                                                                                                                                         |
| OE#                               | INPUT                | OUTPUT ENABLE: Gates the device's outputs during a read cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WE#                               | INPUT                | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of CE# or WE# (whichever goes high first).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| WP#/ACC                           | INPUT/<br>SUPPLY     | WRITE PROTECT: When WP#/ACC is $V_{IL}$ , locked-down blocks cannot be unlocked. Erase or program operation can be executed to the blocks which are not locked and not locked-down. When WP#/ACC is $V_{IH}$ , lock-down is disabled. Applying 12.0V±0.3V to WP#/ACC provides fast erasing or fast programming mode. In this mode, WP#/ACC is power supply pin. Applying 12.0V±0.3V to WP#/ACC during erase/program can only be done for a maximum of 1,000 cycles on each block. WP#/ACC may be connected to 12.0V±0.3V for a total of 80 hours maximum. Use of this pin at 12.0V+0.3V beyond these limits may reduce block cycling capability or cause permanent damage. |
| RY/BY#                            | OPEN DRAIN<br>OUTPUT | READY/BUSY#: Indicates the status of the internal WSM (Write State Machine). When low, WSM is performing an internal operation (block erase, full chip erase, program or OTP program). RY/BY#-High Z indicates that the WSM is ready for new commands, block erase is suspended and program is inactive, program is suspended, or the device is in reset mode.                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub>                   | SUPPLY               | DEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see DC Characteristics) produce spurious results and should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GND                               | SUPPLY               | GROUND: Do not float any ground pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NC                                |                      | NO CONNECT: Lead is not internally connected; it may be driven or floated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |





Figure 2. Memory Map (Bottom Parameter)





Table 2. Identifier Codes and OTP Address for Read Operation

|                          | Code                     | Address<br>[A <sub>19</sub> -A <sub>0</sub> ] | Data [DQ <sub>15</sub> -DQ <sub>0</sub> ] | Notes |
|--------------------------|--------------------------|-----------------------------------------------|-------------------------------------------|-------|
| Manufacturer Code        | Manufacturer Code        | 00000Н                                        | 00B0H                                     |       |
| Device Code              | Device Code              | 00001H                                        | 00A5H                                     |       |
| Block Lock Configuration | Block is Unlocked        |                                               | $DQ_0 = 0$                                | 1     |
| Code                     | Block is Locked          | Block<br>Address                              | $DQ_0 = 1$                                | 1     |
|                          | Block is not Locked-Down | + 2                                           | $DQ_1 = 0$                                | 1     |
|                          | Block is Locked-Down     |                                               | $DQ_1 = 1$                                | 1     |
| OTP                      | OTP Lock                 | 00080Н                                        | OTP-LK                                    | 2     |
|                          | OTP                      | 00081-00088H                                  | OTP                                       | 3     |

- Block Address = The beginning location of a block address. DQ<sub>15</sub>-DQ<sub>2</sub> are reserved for future implementation.
   OTP-LK=OTP Block Lock configuration.
   OTP=OTP Block data.





Figure 3. OTP Block Address Map for OTP Program (The area outside 80H~88H cannot be used.)





Table 3. Bus Operation $^{(1,2)}$ 

Mode Notes RST# CE# OE# WE# Address RY/BY#  $DQ_{15-0}$ (8) $V_{IH}$  $V_{IL}$  $V_{IH}$ X Read Array 6  $V_{IL}$ High Z  $D_{OUT}$  $V_{IH}$ X Output Disable  $V_{IL}$  $V_{IH}$  $V_{IH}$ High Z X Standby  $V_{IH}$ X X X High Z X  $V_{IH}$ Reset 3 X X X X High Z  $V_{IL}$ High Z Read Identifier See See 6  $V_{IH}$  $V_{IL}$  $V_{IL}$  $V_{IH}$ High Z Codes/OTP Table 2 Table 2 See See High Z Read Query  $V_{IH}$  $V_{IL}$  $V_{IL}$  $V_{IH}$ 6.7 Appendix Appendix Read Status 6  $V_{IH}$  $V_{IL}$  $V_{IL}$  $V_{IH}$ X X  $D_{OUT}$ Register Write 4,5,6  $V_{IH}$  $V_{IL}$  $V_{IH}$  $V_{IL}$ X  $D_{IN}$ X

## NOTES:

SHARP

- 1. Refer to DC Characteristics for  $\boldsymbol{V}_{IL}$  or  $\boldsymbol{V}_{IH}$  voltages.
- 2. X can be  $V_{IL}$  or  $V_{IH}$  for control pins and addresses.
- 3. RST# at GND±0.2V ensures the lowest power consumption.
- 4. Command writes involving block erase, full chip erase, program or OTP program are reliably executed when  $V_{CC}$ =2.7V-3.6V. 5. Refer to Table 4 for valid  $D_{IN}$  during a write operation.
- 6. Never hold OE# low and WE# low at the same timing.
- 7. Refer to Appendix of LHF00LXX series for more information about query code.
- 8. RY/BY# is  $V_{OL}$  when the WSM (Write State Machine) is executing internal block erase, full chip erase, program or OTP program algorithms. It is High Z during when the WSM is not busy, in block erase suspend mode (with program inactive), program suspend mode, or reset mode.

9

Table 4. Command Definitions<sup>(10)</sup>

|                                    | Bus             |       | ]                   | First Bus Cycle     |               |                     | Second Bus Cycle    |                     |  |
|------------------------------------|-----------------|-------|---------------------|---------------------|---------------|---------------------|---------------------|---------------------|--|
| Command                            | Cycles<br>Req'd | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data          | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> |  |
| Read Array                         | 1               |       | Write               | X                   | FFH           |                     |                     |                     |  |
| Read Identifier Codes/OTP          | ≥ 2             | 4     | Write               | X                   | 90H           | Read                | IA or OA            | ID or OD            |  |
| Read Query                         | ≥ 2             | 4     | Write               | X                   | 98H           | Read                | QA                  | QD                  |  |
| Read Status Register               | 2               |       | Write               | X                   | 70H           | Read                | X                   | SRD                 |  |
| Clear Status Register              | 1               |       | Write               | X                   | 50H           |                     |                     |                     |  |
| Block Erase                        | 2               | 5     | Write               | BA                  | 20H           | Write               | BA                  | D0H                 |  |
| Full Chip Erase                    | 2               | 5, 8  | Write               | X                   | 30H           | Write               | X                   | D0H                 |  |
| Program                            | 2               | 5,6   | Write               | WA                  | 40H or<br>10H | Write               | WA                  | WD                  |  |
| Block Erase and<br>Program Suspend | 1               | 7, 8  | Write               | X                   | ВОН           |                     |                     |                     |  |
| Block Erase and<br>Program Resume  | 1               | 7, 8  | Write               | X                   | D0H           |                     |                     |                     |  |
| Set Block Lock Bit                 | 2               |       | Write               | BA                  | 60H           | Write               | BA                  | 01H                 |  |
| Clear Block Lock Bit               | 2               | 9     | Write               | BA                  | 60H           | Write               | BA                  | D0H                 |  |
| Set Block Lock-down Bit            | 2               |       | Write               | BA                  | 60H           | Write               | BA                  | 2FH                 |  |
| OTP Program                        | 2               | 8     | Write               | OA                  | СОН           | Write               | OA                  | OD                  |  |

- 1. Bus operations are defined in Table 3.
- 2. All addresses which are written at the first bus cycle should be the same as the addresses which are written at the second bus cycle.
  - X=Any valid address within the device.
  - IA=Identifier codes address (See Table 2).
  - QA=Query codes address. Refer to Appendix of LHF00LXX series for details.
  - BA=Address within the block being erased, set/cleared block lock bit or set block lock-down bit.
  - WA=Address of memory location for the Program command.
  - OA=Address of OTP block to be read or programmed (See Figure 3).
- 3. ID=Data read from identifier codes. (See Table 2).
  - QD=Data read from query database. Refer to Appendix of LHF00LXX series for details.
  - SRD=Data read from status register. See Table 8 for a description of the status register bits.
  - WD=Data to be programmed at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles.
  - OD=Data within OTP block. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles.
- 4. Following the Read Identifier Codes/OTP command, read operations access manufacturer code, device code, block lock configuration code and the data within OTP block (See Table 2).
  - The Read Query command is available for reading CFI (Common Flash Interface) information.
- 5. Block erase, full chip erase or program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when RST# is V<sub>IH</sub>.

  6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup.
- 7. If the program operation and the erase operation are both suspended, the suspended program operation will be resumed
- 8. Full chip erase and OTP program operations can not be suspended. The OTP Program command can not be accepted while the block erase operation is being suspended.



| <ul> <li>9. Following the Clear Block Lock Bit command, block which is not locked-down is unlocked when WP#/ACC is V<sub>II</sub>. When WP#/ACC is V<sub>IH</sub>, lock-down bit is disabled and the selected block is unlocked regardless of lock-down configuration.</li> <li>10. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used.</li> </ul> |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |
| www. Data Chaot III. aam                                                                                                                                                                                                                                                                                                                                                                                             |



Table 5. Functions of Block Lock<sup>(5)</sup> and Block Lock-Down

|                      |         | Curre                          | ent State    |                   | F (D 112)                 |
|----------------------|---------|--------------------------------|--------------|-------------------|---------------------------|
| State                | WP#/ACC | DQ <sub>1</sub> <sup>(1)</sup> | $DQ_0^{(1)}$ | State Name        | Erase/Program Allowed (2) |
| [000]                | 0       | 0                              | 0            | Unlocked          | Yes                       |
| [001] <sup>(3)</sup> | 0       | 0                              | 1            | Locked            | No                        |
| [011]                | 0       | 1                              | 1            | Locked-down       | No                        |
| [100]                | 1       | 0                              | 0            | Unlocked          | Yes                       |
| [101] <sup>(3)</sup> | 1       | 0                              | 1            | Locked            | No                        |
| [110] <sup>(4)</sup> | 1       | 1                              | 0            | Lock-down Disable | Yes                       |
| [111]                | 1       | 1                              | 1            | Lock-down Disable | No                        |

- DQ<sub>0</sub>=1: a block is locked; DQ<sub>0</sub>=0: a block is unlocked. DQ<sub>1</sub>=1: a block is locked-down; DQ<sub>1</sub>=0: a block is not locked-down.
   Erase and program are general terms, respectively, to express: block erase, full chip erase and
- program operations.
- 3. At power-up or device reset, all blocks default to locked state and are not locked-down, that is, [001] (WP#/ACC=0) or [101] (WP#/ACC=1), regardless of the states before power-off or reset operation.
- 4. When WP#/ACC is driven to V<sub>II</sub> in [110] state, the state changes to [011] and the blocks are automatically locked.
- 5. OTP (One Time Program) block has the lock function which is different from those described above.

Table 6. Block Locking State Transitions upon Command Write<sup>(4)</sup>

| Current State |         |        |        | Result after Lock Command Written (Next State) |                           |                              |  |
|---------------|---------|--------|--------|------------------------------------------------|---------------------------|------------------------------|--|
| State         | WP#/ACC | $DQ_1$ | $DQ_0$ | Set Lock <sup>(1)</sup>                        | Clear Lock <sup>(1)</sup> | Set Lock-down <sup>(1)</sup> |  |
| [000]         | 0       | 0      | 0      | [001]                                          | No Change                 | [011] <sup>(2)</sup>         |  |
| [001]         | 0       | 0      | 1      | No Change <sup>(3)</sup>                       | [000]                     | [011]                        |  |
| [011]         | 0       | 1      | 1      | No Change                                      | No Change                 | No Change                    |  |
| [100]         | 1       | 0      | 0      | [101]                                          | No Change                 | [111] <sup>(2)</sup>         |  |
| [101]         | 1       | 0      | 1      | No Change                                      | [100]                     | [111]                        |  |
| [110]         | 1       | 1      | 0      | [111]                                          | No Change                 | [111] <sup>(2)</sup>         |  |
| [111]         | 1       | 1      | 1      | No Change                                      | [110]                     | No Change                    |  |

- 1. "Set Lock" means Set Block Lock Bit command, "Clear Lock" means Clear Block Lock Bit command and "Set Lock-down" means Set Block Lock-Down Bit command.
- 2. When the Set Block Lock-Down Bit command is written to the unlocked block (DQ<sub>0</sub>=0), the corresponding block is locked-down and automatically locked at the same time.
- 3. "No Change" means that the state remains unchanged after the command written.
- 4. In this state transitions table, assumes that WP#/ACC is not changed and fixed  $V_{IL}$  or  $V_{IH}$ .





Table 7. Block Locking State Transitions upon WP#/ACC Transition<sup>(4)</sup>

| Day in a State                  | Current State |         |        |        | Result after WP#/ACC Transition (Next State) |                                 |  |
|---------------------------------|---------------|---------|--------|--------|----------------------------------------------|---------------------------------|--|
| Previous State                  | State         | WP#/ACC | $DQ_1$ | $DQ_0$ | WP#/ACC= $0 \rightarrow 1^{(1)}$             | WP#/ACC= $1\rightarrow 0^{(1)}$ |  |
| -                               | [000]         | 0       | 0      | 0      | [100]                                        | -                               |  |
| -                               | [001]         | 0       | 0      | 1      | [101]                                        | -                               |  |
| [110] <sup>(2)</sup>            | [011]         | 0       | 1      | 1      | [110]                                        | -                               |  |
| Other than [110] <sup>(2)</sup> |               |         |        |        | [111]                                        | -                               |  |
| -                               | [100]         | 1       | 0      | 0      | -                                            | [000]                           |  |
| -                               | [101]         | 1       | 0      | 1      | -                                            | [001]                           |  |
| -                               | [110]         | 1       | 1      | 0      | -                                            | $[011]^{(3)}$                   |  |
| -                               | [111]         | 1       | 1      | 1      | -                                            | [011]                           |  |

- 1. "WP#/ACC=0 $\rightarrow$ 1" means that WP#/ACC is driven to  $V_{IH}$  and "WP#/ACC=1 $\rightarrow$ 0" means that WP#/ACC is driven to  $V_{IL}$ .
- State transition from the current state [011] to the next state depends on the previous state.
   When WP#/ACC is driven to V<sub>IL</sub> in [110] state, the state changes to [011] and the blocks are automatically locked.
- 4. In this state transitions table, assumes that lock configuration commands are not written in previous, current and next state.



| Table 8. | Status | Register | Definition |
|----------|--------|----------|------------|
|----------|--------|----------|------------|

| R    | R    | R      | R    | R      | R   | R   | R |
|------|------|--------|------|--------|-----|-----|---|
| 15   | 14   | 13     | 12   | 11     | 10  | 9   | 8 |
| WSMS | BESS | BEFCES | POPS | WPACCS | PSS | DPS | R |
| 7    | 6    | 5      | 4    | 3      | 2   | 1   | 0 |

SR.15 - SR.8 = RESERVED FOR FUTURE ENHANCEMENTS (R)

SR.7 = WRITE STATE MACHINE STATUS (WSMS)

Status Pagister in

1 = Ready

0 = Busy

SR.6 = BLOCK ERASE SUSPEND STATUS (BESS)

1 = Block Erase Suspended

0 = Block Erase in Progress/Completed

SR.5 = BLOCK ERASE AND FULL CHIP ERASE STATUS (BEFCES)

1 = Error in Block Erase or Full Chip Erase

0 = Successful Block Erase or Full Chip Erase

SR.4 = PROGRAM AND OTP PROGRAM STATUS (POPS)

1 = Error in Program or OTP Program

0 = Successful Program or OTP Program

SR.3 = WP#/ACC STATUS (WPACCS)

1 = V<sub>CC</sub>+0.4V < WP#/ACC < 11.7V Detect, Operation Abort

0 = WP#/ACC OK

SR.2 = PROGRAM SUSPEND STATUS (PSS)

1 = Program Suspended

0 = Program in Progress/Completed

SR.1 = DEVICE PROTECT STATUS (DPS)

1 = Erase or Program Attempted on a Locked Block, Operation Abort

0 = Unlocked

SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R)

Status Register indicates the status of the WSM (Write State Machine).

NOTES:

Check SR.7 or RY/BY# to determine block erase, full chip erase, program or OTP program completion. SR.6 - SR.1 are invalid while SR.7="0".

If both SR.5 and SR.4 are "1"s after a block erase, full chip erase, program, set/clear block lock bit, set block lock-down bit attempt, an improper command sequence was entered.

SR.3 does not provide a continuous indication of WP#/ACC level. The WSM interrogates and indicates the WP#/ACC level only after Block Erase, Full Chip Erase, Program or OTP Program command sequences. SR.3 is not guaranteed to report accurate feedback when WP#/ACC $\neq$ V<sub>ACCH</sub>.

SR.1 does not provide a continuous indication of block lock bit. The WSM interrogates the block lock bit only after Block Erase, Full Chip Erase, Program or OTP Program command sequences. It informs the system, depending on the attempted operation, if the block lock bit is set. Reading the block lock configuration codes after writing the Read Identifier Codes/OTP command indicates block lock bit status.

SR.15 - SR.8 and SR.0 are reserved for future use and should be masked out when polling the status register.



## 1 Electrical Specifications

## 1.1 Absolute Maximum Ratings\*

Operating Temperature

During Read, Erase and Program ...-40°C to +85°C (1)

Storage Temperature

During under Bias.....-40°C to +85°C During non Bias...--65°C to +125°C

Voltage On Any Pin (except V<sub>CC</sub> and WP#/ACC)

.....-0.5V to  $V_{CC}$ +0.5V  $^{(2)}$ 

V<sub>CC</sub> Supply Voltage ..... -0.2V to +3.9V <sup>(2)</sup>

WP#/ACC Supply Voltage ...... -0.2V to +12.6V (2, 3, 4)

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### NOTES:

- 1. Operating temperature is for extended temperature product defined by this specification.
- 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on  $V_{CC}$  and WP#/ACC pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is  $V_{CC}$ +0.5V which, during transitions, may overshoot to  $V_{CC}$ +2.0V for periods <20ns.
- 3. Maximum DC voltage on WP#/ACC may overshoot to +13.0V for periods <20ns.
- 4. WP#/ACC erase/program voltage is normally 2.7V-3.6V. Applying 11.7V-12.3V to WP#/ACC during erase/program can be done for a maximum of 1,000 cycles on each block. WP#/ACC may be connected to 11.7V-12.3V for a total of 80 hours maximum.
- 5. Output shorted for no more than one second. No more than one output shorted at a time.

## 1.2 Operating Conditions

| Parameter                                                       | Symbol            | Min.    | Тур. | Max.                     | Unit   | Notes |
|-----------------------------------------------------------------|-------------------|---------|------|--------------------------|--------|-------|
| Operating Temperature                                           | $T_{A}$           | -40     | +25  | +85                      | °C     |       |
| V <sub>CC</sub> Supply Voltage                                  | V <sub>CC</sub>   | 2.7     | 3.0  | 3.6                      | V      | 1     |
| WRWA GGYYL                                                      | V <sub>IL</sub>   | -0.2    |      | 0.4                      | V      |       |
| WP#/ACC Voltage when Used as a Logic Control                    |                   | 2.4     |      | V <sub>CC</sub><br>+ 0.4 | V      | 1     |
| WP#/ACC Supply Voltage                                          | V <sub>ACCH</sub> | 11.7    | 12.0 | 12.3                     | V      | 1, 2  |
| Block Erase Cycling: WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub> |                   | 100,000 |      |                          | Cycles |       |
| Block Erase Cycling: WP#/ACC=VACCH, 80 hrs.                     |                   |         |      | 1,000                    | Cycles |       |
| Maximum WP#/ACC hours at V <sub>ACCH</sub>                      |                   |         |      | 80                       | Hours  |       |

- 1. See DC Characteristics tables for voltage range-specific specification.
- 2. Applying WP#/ACC=11.7V-12.3V during a erase or program can be done for a maximum of 1,000 cycles on each block. A permanent connection to WP#/ACC=11.7V-12.3V is not allowed and can cause damage to the device.



## 1.2.1 Capacitance $^{(1)}$ (T<sub>A</sub>=+25°C, f=1MHz)

www.DataSheet4U.com

15

| Parameter                 | Symbol    | Condition              | Min. | Тур. | Max. | Unit |
|---------------------------|-----------|------------------------|------|------|------|------|
| Input Capacitance         | $C_{IN}$  | V <sub>IN</sub> =0.0V  |      | 4    | 7    | pF   |
| WP#/ACC Input Capacitance | $C_{IN}$  | V <sub>IN</sub> =0.0V  |      | 18   | 22   | pF   |
| Output Capacitance        | $C_{OUT}$ | V <sub>OUT</sub> =0.0V |      | 6    | 10   | pF   |

## NOTE:

1. Sampled, not 100% tested.

## 1.2.2 AC Input/Output Test Conditions



Figure 4. Transient Input/Output Reference Waveform for  $V_{CC}$ =2.7V-3.6V



Figure 5. Transient Equivalent Testing Load Circuit

Table 9. Test Configuration Capacitance Loading Value

| Test Configuration  | $C_L(pF)$ |
|---------------------|-----------|
| $V_{CC}$ =2.7V-3.6V | 50        |



## 1.2.3 DC Characteristics

www.DataSheet4U.com

## $V_{CC} = 2.7 V - 3.6 V$

| Symbol                                 | Parameter                                                 | Notes   | Min. | Тур. | Max. | Unit | Test Conditions                                                                              |
|----------------------------------------|-----------------------------------------------------------|---------|------|------|------|------|----------------------------------------------------------------------------------------------|
| $I_{LI}$                               | Input Load Current                                        | 1       | -1.0 |      | +1.0 | μA   | V <sub>CC</sub> =V <sub>CC</sub> Max.,                                                       |
| $I_{LO}$                               | Output Leakage Current                                    | 1       | -1.0 |      | +1.0 | μΑ   | $V_{IN}/V_{OUT} = V_{CC}$ or GND                                                             |
| $I_{CCS}$                              | V <sub>CC</sub> Standby Current                           | 1,6,7   |      | 4    | 10   | μА   | $V_{CC}=V_{CC}Max.,$ $CE\#=RST\#=$ $V_{CC}\pm0.2V,$ $WP\#/ACC=V_{CC}$ or $GND$               |
| I <sub>CCAS</sub>                      | V <sub>CC</sub> Automatic Power Savings<br>Current        | 1,3,6   |      | 4    | 10   | μА   | V <sub>CC</sub> =V <sub>CC</sub> Max.,<br>CE#=GND±0.2V,<br>WP#/ACC=V <sub>CC</sub> or<br>GND |
| $I_{CCD}$                              | V <sub>CC</sub> Reset Current                             | 1,6     |      | 4    | 10   | μΑ   | RST#=GND±0.2V                                                                                |
| I <sub>CCR</sub>                       | V <sub>CC</sub> Read Current                              | 1,6     |      |      | 17   | mA   | $V_{CC}=V_{CC}Max.,$ $CE\#=V_{IL},$ $OE\#=V_{IH},$ $f=5MHz$                                  |
| ī                                      | V <sub>CC</sub> Program Current                           | 1,4,6   |      | 20   | 60   | mA   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| $I_{CCW}$                              | V CC 1 Togram Current                                     | 1,4,6   |      | 10   | 20   | mA   | WP#/ACC=V <sub>ACCH</sub>                                                                    |
| ī                                      | V <sub>CC</sub> Block Erase,                              | 1,4,6   |      | 10   | 30   | mA   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| $I_{CCE}$                              | Full Chip Erase Current                                   | 1,4,6   |      | 4    | 10   | mA   | WP#/ACC=V <sub>ACCH</sub>                                                                    |
| I <sub>CCWS</sub><br>I <sub>CCES</sub> | V <sub>CC</sub> Program or<br>Block Erase Suspend Current | 1,2,6   |      | 10   | 200  | μΑ   | CE#=V <sub>IH</sub>                                                                          |
| I <sub>ACCS</sub><br>I <sub>ACCR</sub> | WP#/ACC Standby or Read Current                           | 1,5,6   |      | 2    | 5    | μΑ   | WP#/ACC≤V <sub>CC</sub>                                                                      |
| Lagri                                  | WP#/ACC Program Current                                   | 1,4,5,6 |      | 2    | 5    | μA   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| $I_{ACCW}$                             | W1#/ACC Program Current                                   | 1,4,5,6 |      | 10   | 30   | mA   | WP#/ACC=V <sub>ACCH</sub>                                                                    |
| L. ac-                                 | WP#/ACC Block Erase,                                      | 1,4,5,6 | _    | 2    | 5    | μΑ   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| I <sub>ACCE</sub>                      | Full Chip Erase Current                                   | 1,4,5,6 |      | 5    | 15   | mA   | WP#/ACC=V <sub>ACCH</sub>                                                                    |
| I. ac                                  | WP#/ACC Program                                           | 1,5,6   |      | 2    | 5    | μΑ   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| I <sub>ACCWS</sub>                     | Suspend Current                                           | 1,5,6   |      | 10   | 200  | μΑ   | WP#/ACC=V <sub>ACCH</sub>                                                                    |
| Legge                                  | WP#/ACC Block Erase Suspend                               | 1,5,6   |      | 2    | 5    | μΑ   | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub>                                                   |
| I <sub>ACCES</sub>                     | Current                                                   | 1,5,6   |      | 10   | 200  | μA   | WP#/ACC=V <sub>ACCH</sub>                                                                    |





## DC Characteristics (Continued)

## $V_{CC} = 2.7V - 3.6V$

| Symbol            | Parameter                                                                            | Notes | Min.                    | Тур. | Max.                  | Unit | Test Conditions                                                   |
|-------------------|--------------------------------------------------------------------------------------|-------|-------------------------|------|-----------------------|------|-------------------------------------------------------------------|
| V <sub>IL</sub>   | Input Low Voltage                                                                    | 5     | -0.4                    |      | 0.4                   | V    |                                                                   |
| V <sub>IH</sub>   | Input High Voltage                                                                   | 4     | 2.4                     |      | V <sub>CC</sub> + 0.4 | V    |                                                                   |
| V <sub>OL</sub>   | Output Low Voltage                                                                   | 4,7   |                         |      | 0.2                   | V    | V <sub>CC</sub> =V <sub>CC</sub> Min.,<br>I <sub>OL</sub> =100μA  |
| V <sub>OH</sub>   | Output High Voltage                                                                  | 4     | V <sub>CC</sub><br>-0.2 |      |                       | V    | V <sub>CC</sub> =V <sub>CC</sub> Min.,<br>I <sub>OH</sub> =-100μA |
| V <sub>ACCH</sub> | WP#/ACC during Block Erase, Full<br>Chip Erase, Program or OTP Program<br>Operations |       | 11.7                    | 12.0 | 12.3                  | V    |                                                                   |
| V <sub>LKO</sub>  | V <sub>CC</sub> Lockout Voltage                                                      |       | 1.5                     |      |                       | V    |                                                                   |

- 1. All currents are in RMS unless otherwise noted. Typical values are the reference values at  $V_{CC}$ =3.0V and  $T_A$ =+25°C unless V<sub>CC</sub> is specified.
- 2. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or program is executed while in block erase suspend mode, the device's current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>. If read is executed while in program suspend mode, the device's current draw is the sum of  $I_{CCWS}$  and  $I_{CCR}$ .

  3. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle
- completion. Standard address access timings (t<sub>AVOV</sub>) provide new data when addresses are changed.
- 4. Sampled, not 100% tested.
- 5. Applying 12.0V±0.3V to WP#/ACC provides fast erasing or fast programming mode. In this mode, WP#/ACC is power supply pin and supplies the memory cell current for block erasing and programming. Use similar power supply trace widths and layout considerations given to the V<sub>CC</sub> power bus.
  - Applying 12.0V±0.3V to WP#/ACC during erase/program can only be done for a maximum of 1,000 cycles on each block. WP#/ACC may be connected to 12.0V±0.3V for a total of 80 hours maximum.
- 6. For all pins other than those shown in test conditions, input level is V<sub>CC</sub> or GND.
- 7. Includes RY/BY#.





## 1.2.4 AC Characteristics - Read-Only Operations<sup>(1)</sup>

www.DataSheet4U.com

## $V_{CC}$ =2.7V-3.6V, $T_A$ =-40°C to +85°C

| Symbol               | Parameter                                                   | Notes | Min. | Max. | Unit |
|----------------------|-------------------------------------------------------------|-------|------|------|------|
| t <sub>AVAV</sub>    | Read Cycle Time                                             |       | 70   |      | ns   |
| t <sub>AVQV</sub>    | Address to Output Delay                                     |       |      | 70   | ns   |
| $t_{\rm ELQV}$       | CE# to Output Delay                                         | 3     |      | 70   | ns   |
| $t_{ m GLQV}$        | OE# to Output Delay                                         | 3     |      | 20   | ns   |
| t <sub>PHQV</sub>    | RST# High to Output Delay                                   |       |      | 150  | ns   |
| $t_{EHQZ}, t_{GHQZ}$ | CE# or OE# to Output in High Z, Whichever Occurs First      | 2     |      | 20   | ns   |
| $t_{\rm ELQX}$       | CE# to Output in Low Z                                      | 2     | 0    |      | ns   |
| $t_{GLQX}$           | OE# to Output in Low Z                                      | 2     | 0    |      | ns   |
| t <sub>OH</sub>      | Output Hold from First Occurring Address, CE# or OE# change | 2     | 0    |      | ns   |

## NOTES:

- 1. See AC input/output reference waveform for timing measurements and maximum allowable input slew rate.
- 2. Sampled, not 100% tested. 3. OE# may be delayed up to  $t_{\rm ELQV}$   $t_{\rm GLQV}$  after the falling edge of CE# without impact to  $t_{\rm ELQV}$ .

www.DataSheet4U.com Rev. 2.45



www.DataSheet4U.com  $A_{19-0}(A) \, {}^{V_{IH}}$ VALID ADDRESS  $t_{\rm AVAV}$  $t_{\text{EHQZ}}$  $t_{GHQZ}$  $t_{\rm AVQV}$ CE# (E)  $_{V_{IL}}^{\cdot ...}$  $t_{ELQV}$ OE# (G) V<sub>IL</sub> WE# (W)  $\frac{\dot{V}_{IL}}{\dot{V}_{IL}}$  $t_{GLQV}$  $t_{GLQX}$  $t_{ELQX}$ - t<sub>OH</sub>  $DQ_{15-0}(D/Q)_{V_{OL}}^{,Or}$ High Z VALID OUTPUT  $t_{PHQV}$ RST# (P)  $\frac{\cdot}{V_{IL}}$ 

Figure 6. AC Waveform for Read Operations





## 1.2.5 AC Characteristics - Write Operations<sup>(1), (2)</sup>

www.DataSheet4U.com

## $V_{CC}$ =2.7V-3.6V, $T_A$ =-40°C to +85°C

| Symbol                                 | Parameter                                       | Notes | Min. | Max.                     | Unit |
|----------------------------------------|-------------------------------------------------|-------|------|--------------------------|------|
| t <sub>AVAV</sub>                      | Write Cycle Time                                |       | 70   |                          | ns   |
| t <sub>PHWL</sub> (t <sub>PHEL</sub> ) | RST# High Recovery to WE# (CE#) Going Low       |       | 150  |                          | ns   |
| t <sub>ELWL</sub> (t <sub>WLEL</sub> ) | CE# (WE#) Setup to WE# (CE#) Going Low          |       | 0    |                          | ns   |
| t <sub>WLWH</sub> (t <sub>ELEH</sub> ) | WE# (CE#) Pulse Width                           | 4     | 50   |                          | ns   |
| t <sub>DVWH</sub> (t <sub>DVEH</sub> ) | Data Setup to WE# (CE#) Going High              | 7     | 40   |                          | ns   |
| t <sub>AVWH</sub> (t <sub>AVEH</sub> ) | Address Setup to WE# (CE#) Going High           | 7     | 50   |                          | ns   |
| t <sub>WHEH</sub> (t <sub>EHWH</sub> ) | CE# (WE#) Hold from WE# (CE#) High              |       | 0    |                          | ns   |
| $t_{WHDX} (t_{EHDX})$                  | Data Hold from WE# (CE#) High                   |       | 0    |                          | ns   |
| $t_{WHAX} (t_{EHAX})$                  | Address Hold from WE# (CE#) High                |       | 0    |                          | ns   |
| t <sub>WHWL</sub> (t <sub>EHEL</sub> ) | WE# (CE#) Pulse Width High                      | 5     | 20   |                          | ns   |
| t (t)                                  | WP#/ACC High Setup to WE# (CE#) WP#/ACC=VIH     | 3     | 0    |                          |      |
| $t_{SHWH}(t_{SHEH})$                   | Going High WP#/ACC=V <sub>ACCH</sub>            | 3     | 200  |                          | ns   |
| t <sub>WHGL</sub> (t <sub>EHGL</sub> ) | Write Recovery before Read                      |       | 30   |                          | ns   |
| $t_{\rm QVSL}$                         | WP#/ACC High Hold from Valid SRD, RY/BY# High Z |       | 0    |                          | ns   |
| t <sub>WHR0</sub> (t <sub>EHR0</sub> ) | WE# (CE#) High to SR.7 Going "0"                |       |      | t <sub>AVQV</sub><br>+50 | ns   |
| t <sub>WHRL</sub> (t <sub>EHRL</sub> ) | WE# (CE#) High to RY/BY# Going Low              | 3     |      | 100                      | ns   |

- 1. The timing characteristics for reading the status register during block erase, full chip erase, program and OTP program operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations.
- 2. A write operation can be initiated and terminated with either CE# or WE#.
- 3. Sampled, not 100% tested.
- 4. Write pulse width (t<sub>WP</sub>) is defined from the falling edge of CE# or WE# (whichever goes low last) to the rising edge of CE# or WE# (whichever goes high first). Hence, t<sub>WP</sub>=t<sub>WLWH</sub>=t<sub>ELEH</sub>=t<sub>WLEH</sub>=t<sub>ELWH</sub>.

  5. Write pulse width high (t<sub>WPH</sub>) is defined from the rising edge of CE# or WE# (whichever goes high first) to the falling
- edge of CE# or WE# (whichever goes low last). Hence, t<sub>WPH</sub>=t<sub>WHWL</sub>=t<sub>EHEL</sub>=t<sub>WHEL</sub>=t<sub>EHWL</sub>.

  6. t<sub>WHR0</sub> (t<sub>EHR0</sub>) after the Read Query or Read Identifier Codes/OTP command=t<sub>AVQV</sub>+100ns.

  7. Refer to Table 4 for valid address and data for block erase, full chip erase, program, OTP program or lock bit
- configuration.





- 1.  $V_{CC}$  power-up and standby.
- 2. Write each first cycle command.
- 3. Write each second cycle command or valid address and data.
- 4. Automated erase or program delay.
- 5. Read status register data.
- 6. For read operation, OE# and CE# must be driven active, and WE# de-asserted.

Figure 7. AC Waveform for Write Operations



## 1.2.6 Reset Operations

www.DataSheet4U.com



Figure 8. AC Waveform for Reset Operations

Reset AC Specifications ( $V_{CC}$ =2.7V-3.6V,  $T_A$ =-40°C to +85°C)

| Symbol            | Parameter                                                           | Notes   | Min. | Max. | Unit |
|-------------------|---------------------------------------------------------------------|---------|------|------|------|
| $t_{PLPH}$        | RST# Low to Reset during Read (RST# should be low during power-up.) | 1, 2, 3 | 100  |      | ns   |
| t <sub>PLRH</sub> | RST# Low to Reset during Erase or Program                           | 1, 3, 4 |      | 22   | μs   |
| t <sub>2VPH</sub> | V <sub>CC</sub> 2.7V to RST# High                                   | 1, 3, 5 | 100  |      | ns   |
| $t_{VHQV}$        | V <sub>CC</sub> 2.7V to Output Delay                                | 3       |      | 1    | ms   |

#### NOTES:

- 1. A reset time, t<sub>PHQV</sub>, is required from the later of SR.7 (RY/BY#) going "1" (High Z) or RST# going high until outputs are valid. Refer to AC Characteristics Read-Only Operations for t<sub>PHOV</sub>.
- 2. t<sub>PLPH</sub> is <100ns the device may still reset but this is not guaranteed.
- 3. Sampled, not 100% tested.
- 4. If RST# asserted while a block erase, full chip erase, program or OTP program operation is not executing, the reset will complete within 100ns.
- 5. When the device power-up, holding RST# low minimum 100ns is required after  $V_{CC}$  has been in predefined range and also has been in stable there.

www.DataSheet4U.com Rev. 2.45





## 1.2.7 Block Erase, Full Chip Erase, Program and OTP Program Performance<sup>(3)</sup>

www.DataSheet4U.com

 $V_{CC}$ =2.7V-3.6V,  $T_{A}$ =-40°C to +85°C

| Symbol                                     | Parameter                                                                         | Notes | WP#/ACC=V <sub>IL</sub> or V <sub>IH</sub> (In System) |         |                     | WP#/ACC=V <sub>ACCH</sub> (In Manufacturing) |         |                     | Unit |
|--------------------------------------------|-----------------------------------------------------------------------------------|-------|--------------------------------------------------------|---------|---------------------|----------------------------------------------|---------|---------------------|------|
|                                            |                                                                                   |       | Min.                                                   | Typ.(1) | Max. <sup>(2)</sup> | Min.                                         | Typ.(1) | Max. <sup>(2)</sup> |      |
| $t_{\mathrm{WPB}}$                         | 4-Kword Parameter Block<br>Program Time                                           | 2     |                                                        | 0.05    | 0.3                 |                                              | 0.04    | 0.12                | s    |
| t <sub>WMB1</sub>                          | 32-Kword Block<br>Program Time                                                    | 2     |                                                        | 0.34    | 2.4                 |                                              | 0.31    | 1.0                 | s    |
| $t_{ m WMB2}$                              | 64-Kword Block<br>Program Time                                                    | 2     |                                                        | 0.68    | 4.8                 |                                              | 0.62    | 2.0                 | S    |
| t <sub>WHQV1</sub> /<br>t <sub>EHQV1</sub> | Word Program Time                                                                 | 2     |                                                        | 10      | 200                 |                                              | 9       | 185                 | μs   |
| t <sub>WHOV1</sub> /<br>t <sub>EHOV1</sub> | OTP Program Time                                                                  | 2     |                                                        | 36      | 400                 |                                              | 27      | 185                 | μs   |
| t <sub>WHQV2</sub> /<br>t <sub>EHQV2</sub> | 4-Kword Parameter Block<br>Erase Time                                             | 2     |                                                        | 0.26    | 4                   |                                              | 0.2     | 4                   | S    |
| t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | 32-Kword Block<br>Erase Time                                                      | 2     |                                                        | 0.51    | 5                   |                                              | 0.5     | 5                   | s    |
| t <sub>WHQV4</sub> /<br>t <sub>EHQV4</sub> | 64-Kword Block<br>Erase Time                                                      | 2     |                                                        | 0.82    | 8                   |                                              | 0.8     | 8                   | S    |
|                                            | Full Chip Erase Time                                                              | 2     |                                                        | 20      | 175                 |                                              | 16.5    | 175                 | S    |
| t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | Program Suspend<br>Latency Time to Read                                           | 4     |                                                        | 5       | 10                  |                                              | 5       | 10                  | μs   |
| t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read                                       | 4     |                                                        | 5       | 20                  |                                              | 5       | 20                  | μs   |
| t <sub>ERES</sub>                          | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | 5     | 500                                                    |         |                     | 500                                          |         |                     | μs   |

- 1. Typical values measured at  $V_{CC}$ =3.0V, WP#/ACC=3.0V or 12.0V, and  $T_A$ =+25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization.
- 2. Excludes external system-level overhead.
- 3. Sampled, but not 100% tested.
- 4. A latency time is required from writing suspend command (WE# or CE# going high) until SR.7 going "1" or RY/BY# going High Z.
- 5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished.



24



| 2 | Dalatad | Document | Inform | action(1) |
|---|---------|----------|--------|-----------|
| / | кеіятеа | Document | intorm | าสเาดทษา  |

www.DataSheet4U.com

| Document No. | Document Name            |
|--------------|--------------------------|
| FUM03802     | LHF00LXX series Appendix |

## NOTE:

1. International customers should contact their local SHARP or distribution sales offices.

www.DataSheet4U.com Rev. 2.45



## A-1 RECOMMENDED OPERATING CONDITIONS

www.DataSheet4U.com

## A-1.1 At Device Power-Up

AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly.



Figure A-1. AC Timing at Device Power-Up

For the AC specifications  $t_{VR}$ ,  $t_R$ ,  $t_F$  in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page.



## A-1.1.1 Rise and Fall Time

www.DataSheet4U.com

| Symbol           | Parameter                 | Notes | Min. | Max.  | Unit |
|------------------|---------------------------|-------|------|-------|------|
| t <sub>VR</sub>  | V <sub>CC</sub> Rise Time | 1     | 0.5  | 30000 | ∞s/V |
| t <sub>R</sub>   | Input Signal Rise Time    | 1, 2  |      | 1     | ∞s/V |
| $t_{\mathrm{F}}$ | Input Signal Fall Time    | 1, 2  |      | 1     | ∞s/V |

## NOTES:

- 1. Sampled, not 100% tested.
- 2. This specification is applied for not only the device power-up but also the normal operations.



A-1.2 Glitch Noises www.DataSheet4U.cqm

Do not input the glitch noises which are below  $V_{IH}$  (Min.) or above  $V_{IL}$  (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a).



Figure A-2. Waveform for Glitch Noises

See the "DC CHARACTERISTICS" described in specifications for  $V_{IH}$  (Min.) and  $V_{IL}$  (Max.).



## A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup>

www.DataSheet4U.com

| Document No. | Document Name                                             |
|--------------|-----------------------------------------------------------|
| AP-001-SD-E  | Flash Memory Family Software Drivers                      |
| AP-006-PT-E  | Data Protection Method of SHARP Flash Memory              |
| AP-007-SW-E  | RP#, V <sub>PP</sub> Electric Potential Switching Circuit |

## NOTE:

| 1 | International |              | 1. 11 |            | 1 1       | CILADD | 1'    |             | 1     | CC.    |
|---|---------------|--------------|-------|------------|-----------|--------|-------|-------------|-------|--------|
|   | International | clistomers s | ทดบบด | CONTACT IN | eir iocai | NHARP  | or ai | ctriniiiion | calec | OTTICE |
|   |               |              |       |            |           |        |       |             |       |        |



## SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE.

Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage.



#### **NORTH AMERICA**

www.sharpsma.com

SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437

#### **TAIWAN**

SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328

## **CHINA**

SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 **Head Office:** 

No. 360, Bashen Road, Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp

### **EUROPE**

SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com

#### **SINGAPORE**

SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855

#### HONG KONG

SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk **Shenzhen Representative Office:** Room 13B1, Tower C,

Fax: (86) 755-3273735

Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731

#### **JAPAN**

**SHARP Corporation** Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com

#### **KOREA**

SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819