**PRELIMINARY** # LH4117/LH4117C Precision RF Amplifier ### **General Description** The LH4117 is a FET-input wideband amplifier optimized for high speed, low gain applications. It is an ideal alternative to low precision open loop buffers and conventional operational amplifiers. It features a closed loop -3 dB unity gain bandwidth in excess of 150 MHz. Unlike conventional opamps, the bandwidth is relatively independent of closed loop gain between 1 and 20. A high current output stage is also incorporated, allowing the LH4117 to drive 50Ω terminated lines directly. It is an ideal choice for video distribution, flash converter input buffering and ATE pin drivers. #### **Features** - 150 MHz bandwidth - 9 ns settling time to 0.2% - 3.3 ns rise and fall times - Output current to 200 mA - FET-input, low bias current - 2500 V/µS slew rate (100 $\Omega$ load) - ±0.3 dB gain flatness $(A_{V} = 20)$ ### **Applications** - Unity gain buffers - Low gain op amp - High speed peak detectors - Video amplifier ## **LH4117 Simplified Schematic** # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage, (V<sub>S</sub>) ± 18V 2.0W Power Dissipation, (PD) See Graph Input Voltage Range, (V<sub>CM</sub>) Operating Temperature Range, (T<sub>A</sub>) LH4117CD -25°C to +85°C LH4117D $-\,25^{\circ}\text{C}$ to $\,+\,125^{\circ}\text{C}$ Storage Temperature Range, (TSTG) -65°C to +150°C Maximum Junction Temperature, (Ti) 175°C Lead Temperature (Soldering, <10 sec.) 300°C $\pm V_S$ ### **DC Electrical Characteristics** $V_S=\pm 15V$ , $R_S=50\Omega$ , $R_L=100\Omega$ , $T_A=25^{\circ}C$ unless otherwise noted. (Note 1) | Symbol | Parameter | Conditions | LH4117D | | | Units | |----------------------|----------------------------------|--------------------------------------------------------------------------|---------|-----------------------------|-----------------------------|---------------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max<br>Unless<br>Otherwise<br>Noted) | | V <sub>OS</sub> | Input Offset Voltage | V <sub>IN</sub> = 0V, T <sub>A</sub> =<br>T <sub>j</sub> = 25°C (Note 4) | 15 | 20<br><b>25</b> | | mV | | ΔV <sub>OS</sub> /ΔT | Offset Voltage Drift | $V_{IN} = 0V$ | 100 | | | μV/°C | | I <sub>B</sub> | Non-inverting Input Bias Current | $T_A = T_j = 25^{\circ}C$<br>Pin 4 (Note 4) | 0.2 | 2<br><b>5</b> | | nA | | Vo | Output Voltage Swing | $R_L = 100\Omega$ | | ± 11 | | V (Min) | | PSRR | Power Supply<br>Rejection Ratio | $\Delta V_{S} = \pm 10V$ to \pm 15V | 70 | 60<br><b>50</b> | | dB (Min) | | lo | Peak Output Current | $T_A = T_j = 25^{\circ}C$ (Note 5) | 200 | | | mA | | Is | Supply Current | $T_A = T_j = 25$ °C | | 45 | | mA | | PD | Quiescent Power Dissipation | (Note 5) | | 1.35 | | W | ## **DC Electrical Characteristics** $V_S=\pm 15V$ , $R_S=50\Omega$ , $R_L=100\Omega$ , $T_A=25^{\circ}C$ unless otherwise noted. (Note 1) | Symbol | Parameter | Conditions | LH4117CD | | | Units | |----------------------|-------------------------------------|-----------------------------------------------------------|----------|-----------------------------|-----------------------------|---------------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max<br>Unless<br>Otherwise<br>Noted) | | V <sub>OS</sub> | Input Offset Voltage | $V_{IN} = 0V,$ $T_A = T_j = 25^{\circ}C \text{ (Note 4)}$ | 15 | 20 | 25 | mV | | ΔV <sub>OS</sub> /ΔT | Offset Voltage Drift | | 100 | | | μV/°C | | IB | Non-Inverting Input<br>Bias Current | T <sub>A</sub> = T <sub>j</sub> = 25°C<br>Pin 4 (Note 4) | 0.2 | 2 | 5 | nA | | Vo | Output Voltage Swing | $R_L = 100\Omega$ | | ±11 | ± 11 | V (Min) | | PSRR | Power Supply<br>Rejection Ratio | $\Delta V_{S} = \pm 10V$ to \pm 15V | 70 | 50 | | dB (Min) | | lo | Peak Output Current | T <sub>A</sub> = T <sub>j</sub> = 25°C<br>(Note 5) | 200 | | | mA | | Is | Supply Current | | | 45 | | mA | | PD | Quiescent Power<br>Dissipation | (Note 5) | | 1.35 | | w | ### **AC Electrical Characteristics** $V_S=\,\pm\,15V,\,R_S=\,50\Omega,\,R_L=\,100\Omega,\,T_A=\,25^{\circ}C$ unless otherwise noted. (Note 1) | Symbol | Parameter | Conditions | LH4117D/LH4117CD | | | Units | |--------------------|------------------------|-----------------------------------------------------------------------------------------|------------------|-----------------------------|-----------------------------|---------------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max<br>Unless<br>Otherwise<br>Noted) | | t <sub>r</sub> | Small Signal Rise Time | $V_{O} = 5V, A_{V} = +20$<br>10%-90% | 3 | | | ns | | ts | Settling Time to 0.2% | V <sub>O</sub> = 10V | 9 | | | ns | | f.3 dB | Small Signal Bandwidth | $V_0 = 4 V_{PP}, A_V = 20$ | 150 | 100 | | MHz (Min) | | f <sub>-3 dB</sub> | Large Signal Bandwidth | $V_{O} = 20 V_{PP}, A_{V} = 20$ | 70 | 40 | | MHz | | | -1 dB Gain Compression | $V_{O}$ , f = 50 MHz, $A_{V}$ = +20 | 20 | | | V <sub>PP</sub> | | SR | Slew Rate | $V_{IN} = \pm 1V, A_V = +20$<br>$V_O = 10\%-90\%, V_O = \pm 4V$ | 2500<br>6000 | | | V/μs<br>V/μs | | | Harmonic Distortion | Second Order,<br>V <sub>O</sub> = 4 V <sub>PP</sub> , 20 MHz | -50 | | | dB | | | Gain Flatness | $V_{IN} = 100 \text{ mV}_{PP}, A_V = +20$<br>f = DC to 50 MHz<br>f = DC to 70 MHz | ±0.3<br>±0.9 | | | dB | | | Differential Gain | (Note 6) | 0.01 | | | dB | | | Differential Phase | (Note 6) | 0.01 | | | deg | Note 1: Boldface limits are guaranteed over full temperature range. Operating ambient temperature range of LH4117C is $-25^{\circ}$ C to $+85^{\circ}$ C, and LH4117 is $-55^{\circ}$ C to $+125^{\circ}$ C. Note 2: Tested limits are guaranteed and 100% production tested. Note 3: Design limits are guaranteed (but not production tested) over the indicated temperature or temperature range. These limits are not used to calculate outgoing quality level. Note 4: Specifications is at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed value at T<sub>j</sub> = 25°C. Note 5: When the LH4117 is operated at elevated temperature (such as 125°C), some form of heat sinking of forced air cooling is required. The quiescent power with V<sub>S</sub> = ±15V is 1.2W, whereas the package can only handle 660 mW without a heatsink at 125°C. Note 6: Differential gain and phase were measured at video levels (0 mV-750 mV) between 15.7 kHz and 3.58 MHz. The actual values are smaller than 0.01 dB and 0.01 deg, but could not be accurately measured with existing equipment. # **Connection Diagram** Order Number LH4117D or LH4117CD See NS Package Number D24J # **AC Test Circuit** TL/K/9348-3 The 22 $\Omega$ resistors in the supply line are for limiting the short circuit current. For a gain of 20 select R<sub>G</sub> = $52\Omega$ . Slew rate measurement is done with R<sub>G</sub> = $56\Omega$ , $\Delta V_{IN} = \pm 1V$ Step with 1 ns rise time. # **Typical Performance Characteristics** TL/K/9348-4 TL/K/9348-5 #### Closed Loop Response, Uncompensated \*For details see application section. TL/K/9348-6 # **Typical Applications** FIGURE 1. Unity Gain Buffer TL/K/9348-8 FIGURE 2. Amplifier TL/K/9348-9 FIGURE 3. Driving Capacitive Loads # **Typical Applications (Continued)** FIGURE 4. Offset Adjust TL/K/9348-11 ## **Application Hints** The two inputs of the LH4117 are radically different. While the non-inverting input is the gate of a FET, the inverting input is low impedance. The graph "Closed Loop Response, Uncompensated" shows gain vs. frequency using only the internal feedback resistor. This performance can be considerably improved by choice of RF and peaking (See graph "Closed Loop Response, Peaked") TL/K/9348-12 FIGURE 5. LH4117 as Amplifier with Compensation Elements #### **Guidelines for Compensation** | A <sub>V</sub><br>(Nom. Gain) | R <sub>F</sub><br>Ω | R <sub>F</sub> * | $\mathbf{R}_{\mathbf{G}}$ | C <sub>P</sub><br>pF | R <sub>S</sub> | | | |-------------------------------|---------------------|------------------|---------------------------|----------------------|----------------|--|--| | 1 | _ | 1.5k | | _ | 140 | | | | 2 | 3k | 1k | 1k | _ | _ | | | | 5 | 3k | 1k | 165 | 1.2 | _ | | | | 10 | 3k | 1k | 110 | 3.9 | _ | | | | 50 | 3k | 1k | 20 | 25 | _ | | | | 100 | 750 | 500 | 5 | 100 | | | | The maximum peaking for the above values was $\pm 1$ dB. For $A_V=1$ , the input resistor $R_S$ corrects for excessive peaking.