

03/04/2016

### Primary Side Quasi-Resonant BJT Controller with CV/CC Operation

#### REV. 00

### **General Description**

The LD7513K is an excellent primary side feedback BJT controller with CV/CC operation, integrating with several functions of protections. It minimizes the components and is available in a tiny SOT-26 package. Those make it an ideal design for low cost applications.

It provides the functions of ultra-low startup current, green-mode power-saving operation and leading-edge blanking of the current sensing. Also, the LD7513K features Internal OTP (Over Temperature Protection) and OVP (Over Voltage Protection) to prevent the circuit from being damaged due to abnormal conditions.

In most cases, the power supply with primary-side feedback controller will accompany with some serious load regulation effects. To deal with this problem, the LD7513K consists of dedicated load regulation compensation circuit to enhance its performance.

### Features

- Primary-Side Feedback Control with Quasi-Resonant Operation
- Direct Drive Of BJT Switch
- Constant Voltage within +/- 5%
- Built-in and Programmable Load Regulation
  Compensation
- Constant Current Control
- Ultra-Low Startup Current (<1.9µA)
- 0.5mA Low Operating Current at Light Load
- 60 kHz Maximum Switching Frequency.
- Swapping Frequency Operation
- Current Mode Control
- VCC OVP (Over Voltage Protection)
- FB Pin Open/Short Protection
- Internal OTP (Over Temperature Protection)

### Applications

- Mobile Phone Adapter
- Lower Power AC/DC Adapter



1

### **Typical Application**



03/04/2016

### **Pin Configuration**

#### SOT-26 (TOP VIEW)



YY, Y : Year code (D: 2004, E: 2005.....) WW, W : Week code PP : Production code P13K : LD7513K

### **Ordering Information**

| Part number | Package | Top Mark | Shipping           |  |
|-------------|---------|----------|--------------------|--|
| LD7513K GL  | SOT-26  | YWP/13K  | 3000 / tape & reel |  |

The LD7513K is ROHS compliant/Green Packaged

### **Protection Mode**

| Part number | VCC_OVP      | FBUVP        | Internal OTP |
|-------------|--------------|--------------|--------------|
| LD7513K     | Auto-Restart | Auto-Restart | Auto-Restart |

### **Pin Descriptions**

| PIN | NAME | FUNCTION                                                |  |
|-----|------|---------------------------------------------------------|--|
| 1   | VCC  | Supply voltage pin.                                     |  |
| 2   | GND  | Ground.                                                 |  |
| 3   | FB   | Auxiliary voltage sense and Quasi Resonant detection.   |  |
| 4   | CS   | Current sense pin, connect to sense the Switch current. |  |
| 5   | COMP | Output of the error amplifier for voltage compensation. |  |
| 6   | OUT  | Base drive output to drive the external BJT Switch.     |  |



03/04/2016





03/04/2016

### **Absolute Maximum Ratings**

| Supply Voltage VCC,                                          | 20V            |
|--------------------------------------------------------------|----------------|
| OUT                                                          | -0.3V ~3.3V    |
| COMP, FB, CS                                                 | -0.3V ~3.3V    |
| FB(AC current≦3mA)                                           | -0.7V ~ 3.3V   |
| Maximum Junction Temperature                                 | 150°C          |
| Storage Temperature Range                                    | -65°C to 150°C |
| Package Thermal Resistance (SOT-26, $\theta$ <sub>JA</sub> ) | 200°C/W        |
| Power Dissipation (SOT-26, at Ambient Temperature = 85°C)    | 200mW          |
| Lead temperature (Soldering, 10sec)                          | 260°C          |
| ESD Voltage Protection, Human Body Model                     | 2.5 KV         |
| ESD Voltage Protection, Machine Model                        | 250 V          |

#### Caution:

Stress exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability

| Item                                         | Min. | Max. | Unit |
|----------------------------------------------|------|------|------|
| Operating Junction Temperature               | -40  | 125  | °C   |
| Supply VCC Voltage                           | 5    | 16   | V    |
| VCC Capacitor                                | 2.2  | 4.7  | μF   |
| Start-up resistor Value (AC Side, Half Wave) | 1M   | 6.6M | Ω    |
| Comp Pin Capacitor                           | 470  | 4700 | pF   |

### **Recommended Operating Conditions**

Note:

- 1. It's essential to connect VCC pin with a SMD ceramic capacitor  $(0.1\mu F\sim 0.47\mu F)$  to filter out the undesired switching noise for stable operation. This capacitor should be placed close to IC pin as possible
- 2. Connecting a capacitor to COMP pin is also essential to filter out the undesired switching noise for stable operation.

4

3. The small signal components should be placed close to IC pin as possible.



03/04/2016

### **Electrical Characteristics**

(T<sub>A</sub> = +25°C unless otherwise stated, V<sub>CC</sub>=12.0V)

| PARAMETER                     | CONDITIONS                             | SYM.                    | MIN   | TYP  | МАХ  | UNITS |
|-------------------------------|----------------------------------------|-------------------------|-------|------|------|-------|
| Supply Voltage (Vcc Pin)      |                                        |                         |       |      |      |       |
| Startup Current               | VCC=UVLO-ON-0.05V                      | I <sub>CC_ST</sub>      |       | 1.0  | 1.9  | μA    |
|                               | V <sub>COMP</sub> =0V, OUT=open, FB=2V | I <sub>CC_OP2</sub>     |       | 0.5  | 0.65 | mA    |
| Operating Current             | OVP/FB UVP tripped, FB=0V              | I <sub>CC_OPA</sub>     | 0.18  | 0.25 | 0.32 | mA    |
| UVLO (off)                    |                                        | $V_{CC_OFF}$            | 3.4   | 4.0  | 4.6  | V     |
| UVLO (on)                     |                                        | V <sub>CC_ON</sub>      | 12    | 13   | 14   | V     |
| Vcc OVP Level                 |                                        | V <sub>CC_OVP</sub>     | 17    | 18   | 19   | V     |
| Error Amplifier (COMP pin)    |                                        |                         |       |      |      |       |
| Reference Voltage, $V_{REF}$  |                                        | $V_{REF}$               | 1.98  | 2.00 | 2.02 | V     |
| Output Sink Current           | VFB≧1.3V                               | ICOMP_SINK1             | -13.5 | -10  | -6.5 | μA    |
| Output Source Current         | VFB≦0.7V                               | ICOMP_SOURCE1           | 6.5   | 10   | 13.5 | μA    |
| Output Upper Clamp Voltage    | V <sub>FB</sub> =1.0V *                | V <sub>COMP_CLAMP</sub> | 2.75  | 3    | 3.25 | V     |
| Load Compensation Current     | V <sub>COMP</sub> =3V                  | ILOAD_COMP              | 17    | 20   | 23   | μA    |
| Current Sensing (CS Pin)      |                                        |                         |       |      |      |       |
| Maximum Input Voltage         |                                        | V <sub>CS_MAX</sub>     | 0.95  | 1    | 1.05 | V     |
| Minimum V <sub>CS_OFF</sub>   | V <sub>COMP</sub> < 0.45V*             | V <sub>CS_MIN</sub>     | 150   | 170  | 190  | mV    |
| Leading Edge Blanking Time    | *                                      | T <sub>LEB</sub>        |       | 600  |      | ns    |
| Oscillator for Switching Free | uency                                  |                         |       |      |      |       |
| Maximum Frequency             |                                        | F <sub>SW_MAX</sub>     | 53    | 60   | 67   | kHz   |
| Green Mode Frequency          | *                                      | $F_{SW\_GREEN}$         | 5     | 8    | 12   | kHz   |
| Minimum Frequency             |                                        | F <sub>SW_MIN</sub>     | 0.5   | 0.8  | 1.0  | kHz   |
| Output Drive (OUT Pin)        |                                        |                         |       |      |      |       |
| Max. Output Base Current      | VCS=1V                                 | I <sub>B_MAX</sub>      | 30    | 35   | 38   | mA    |
| Maximum On Time               |                                        | T <sub>ON_MAX</sub>     | 11    | 15   | 21   | μS    |
| FB Under Voltage Protection   | (UVP, FB Pin)                          |                         |       |      |      |       |
| Under Voltage Level           |                                        | V <sub>FB_UVP</sub>     | 0.7   | 0.8  | 0.9  | V     |
| UVP Delay Time                | Including soft start time*             | T <sub>D_FBUVP_SS</sub> | 14    | 25   | 36   | ms    |
| On Chip OTP (Over Tempera     | ture)                                  |                         |       |      |      |       |
| OTP Level                     |                                        | TINOTP                  |       | 140  |      | °C    |
| OTP Hysteresis                | *                                      | T <sub>INOTP_HYS</sub>  |       | 15   |      | °C    |

\*: Guaranteed by design.





Leadtrend Technology Corporation www.leadtrend.com.tw LD7513K-DS-00 March 2016





7



03/04/2016

### Application Information Operation Overview

The LD7513K is an excellent primary side feedback controller with Quasi-Resonant operation to provide high efficiency and better EMI performance. The LD7513K removes the need for secondary feedback circuits while achieving excellent line and load regulation. It meets the green-power requirement and is intended for the use in those present switching power suppliers and linear adaptors that demand higher power efficiency and power-saving. It integrates with more functions to reduce the external components and the size. Its major features are described as below

#### Under Voltage Lockout (UVLO)

An UVLO comparator is implemented when it detects the voltage across VCC pin. It will assure the supply voltage enough to turn on the LD7513K PWM controllers and further drive the power BJT. As shown in Fig. 13, a hysteresis comparator is built-in to prevent shutdown from voltage dip during startup.



Fig. 13

### Startup Current and Startup Circuit

The typical startup circuit to generate VCC of the LD7513K is shown in Fig. 14. During startup transient, the VCC sinks below the UVLO threshold, so there's no pulse

delivering out from LD7513K to drive the power BJT. Therefore, the current through R1 will be used to charge the capacitor C1. Until the VCC is fully charged to enable the LD7513K to deliver the drive-out signal, the auxiliary winding will provide the supply current instead. If PWM controller requires less current to start up, it will allow less power consumption on R1. Due to CMOS process and unique circuit design, the LD7513K requires only  $1.9\mu$ A max to start up. Higher resistance of R1 will take much more time to start up. The user is recommended to select proper value of R1 and C1 to optimize the power consumption and startup time.



#### **Principle of CV Operation**

8

In the DCM flyback converter, it senses the output voltage by auxiliary winding. The LD7513K samples the auxiliary winding on the primary-side to regulate the output voltage, as shown in the Fig. 15. The voltage induced in the auxiliary winding is the reflection of the secondary winding voltage while the BJT is in the off-state. Via a resistor divider to connect the auxiliary winding to FB pin, the auxiliary voltage is sampled after the sample delay time and will be hold until the next sampling. The sampled voltage is compared with internal reference  $V_{REF}$  (2.0V)



and the error will be amplified. The error amplifier output COMP reflects the load condition and controls the duty cycle to regulate the output voltage. Thus constant output voltage can be achieved. The output voltage is given below:

$$V_{OUT} = 2.0 V (1 + \frac{Ra}{Rb}) (\frac{Ns}{Na}) - V_F$$

Where  $V_F$  indicates the drop voltage of the output Diode, Ra and Rb are top and bottom feedback resistor value. Ns and Na are the turns of transformer secondary and auxiliary.

In case the output voltage is sensed through the auxiliary winding, the leakage inductance will induce ringing to affect output regulation. To optimize the collector voltage clamp circuit will minimize the high frequency ringing and achieve the best regulation. Fig.16 shows that the collector voltage waveform compares to those with large undershoot because leakage inductance induces ring (Fig.17). This will make the sample error and cause poor performance for output voltage regulation. A proper selection for resistor RS in series with the clamp diode, may reduce any large undershoot, as shown in Fig.18.





### Load Regulation Compensation

LD7513K implements load regulation compensation to compensate the cable voltage droop and to achieve a better voltage regulation. The offset voltage is created across FB by an internal sinking current source which feeds out the FB during the sampling period. The internal sinking current source is proportional to the value of  $V_{COMP}$ , as shown in Fig. 19. As a result, the output voltage drops. Due to the cable loss, it can be compensated. So, the offset voltage decreases as the  $V_{COMP}$  decreases in condition from full-load to no-load. It can also be programmed by adjusting the resistance of the divider to compensate the drop for various cable lines used. The

9

### LD7513K



equation of internal sinking current source is shown as follows:

$$I_{FB} = (V_{COMP} - 0.45) \times 7.84 (\mu A)$$

The compensation current versus  $V_{\text{COMP}}$  is as shown below:



#### **Quasi-Resonant Mode Detection**

The LD7513K employs quasi-resonant (QR) switching scheme to switch valley-mode either in CV or CC operation. This will greatly reduce the switching loss and the ratio dv/dt in the entire operating range for the power supply. Fig. 20 shows the typical QR detection block. The QR detection block will detect auxiliary winding signal to drive BJT as FB pin voltage drops to 0.1V. The QR comparator will not activate if FB pin voltage remains above 0.2V.

**Multi-Mode Operation** 

LD7513K

03/04/2016

The LD7513K is a QR controller operating in multi-modes. The controller changes operation modes according to line voltage and load conditions. At heavy-load ( $V_{COMP}$ >1.8V, Fig. 21), there might be two situations to meet. If the system AC input is in low line, the LD7513K will turn on in first valley. If in high line, the switching frequency will increase till it is over the limit of 60 kHz and skip the first valley to turn on in 2<sup>nd</sup>, 3<sup>rd</sup>....valley. The switching frequency will the load conditions when the system is operated in QR mode.

At medium or light load conditions  $(1.4V < V_{COMP} < 1.8V)$ , the frequency clamp is reduced to 8 kHz maximum. However, the characteristic in valley switching behaves well without problems in this condition. The LD7513K will turn on in 4<sup>th</sup>, 5<sup>th</sup>.... valley. That is, when the load decreases, the system will automatically skip some valleys and the switching frequency is therefore reduced. A smooth frequency fold-back and high power efficiency are then achieved.

At zero load or very light load conditions ( $V_{COMP}$ <0.7V), the system operates in minimum frequency for power saving. The system modulates the frequency according to the load and  $V_{COMP}$  conditions.



Leadtrend Technology Corporation www.leadtrend.com.tw LD7513K-DS-00 March 2016



# Current Sensing and Leading-edge Blanking

The typical current mode of PWM controller provides both current and voltage signal feedback to close the control loop and achieve regulation. As shown in Fig. 22, the LD7513K detects the primary BJT current from the CS pin, which is not only for the peak current mode control but also for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set at 1V. From above, the BJT peak current can be obtained from below.

$$I_{PEAK(MAX)} = \frac{1V}{R_{CS}}$$

A leading-edge blanking (LEB) time is included in the input of CS pin to prevent the false-trigger from the turn-on current spike.



#### Principle of C.C. Operation

The primary side control scheme is applied to eliminate secondary feedback circuit or opto-coupler, which will reduce the system cost. The switching waveforms are shown in Fig. 23. The output current "lo" can be expressed as follows:

$$Io = \frac{1}{2} \frac{i_{S,PK} \times T_{DIS}}{T_S}$$
$$= \frac{1}{2} \frac{N_P}{N_S} \times i_{P,PK} \times \frac{T_{DIS}}{TS}$$
$$= \frac{1}{2} \frac{N_P}{N_S} \times \frac{V_{CS}}{R_{CS}} \times \frac{T_{DIS}}{T_S}$$

LD7513K

03/04/2016

The primary peak current (i<sub>P,PK</sub>), inductor current discharge time (T<sub>DIS</sub>) and switching period (T<sub>S</sub>) can be detected by the IC. The ratio of  $V_{CS^*}T_{DIS}/T_S$  will be modulated as a constant ( $V_{CS^*}T_{DIS}/T_S = 1/3$ ), so that I<sub>O</sub> can be obtained as below:

$$Io = \frac{1}{2} \frac{N_{P}}{N_{S}} \times \frac{V_{CS}}{R_{S}} \times \frac{T_{DIS}}{T_{S}}$$
$$= \frac{1}{2} \frac{N_{P}}{N_{S}} \times \frac{1}{R_{S}} \times \frac{1}{3}$$

However this is an approximate equation. The user may fine-tune it according to the experiment result.



### OVP (Over Voltage Protection) on Vcc – Auto Recovery

LD7513K is implemented with OVP function through Vcc. As the Vcc voltage rises over the OVP threshold voltage, the output driving circuit will be shut off simultaneously. Thus it will stop the switching of the power BJT until next UVLO(on) arrives. The Vcc OVP function of LD7513K is an auto-recovery type protection. The Fig. 24 shows its operation. That is, if the OVP condition is removed, it will resume normal output voltage and Vcc level in normal condition.

11





### FB Under Voltage Protection (FB UVP) – Auto Recovery

LD7513K is implemented with an UVP function over FB pin. If the FB voltage falls below 0.8V over the delay time, the protection will be activated to stop the switching of the power BJT until the next UVLO(on) arrives. The FB UVP function in LD7513K is an auto-recovery type protection. The Fig. 25 shows its operation. The FB UVP is disabled to avoid output over voltage during the soft start period.



12

# LD7513K

03/04/2016



### **Package Information**

SOT-26



| Symbol | Dimension in Millimeters |       | Dimensions in Inches |       |  |
|--------|--------------------------|-------|----------------------|-------|--|
| Symbol | Min                      | Мах   | Min                  | Мах   |  |
| А      | 2.692                    | 3.099 | 0.106                | 0.122 |  |
| В      | 1.397                    | 1.803 | 0.055                | 0.071 |  |
| С      |                          | 1.450 |                      | 0.057 |  |
| D      | 0.300                    | 0.500 | 0.012                | 0.020 |  |
| F      | 0.95 TYP                 |       | 0.037 TYP            |       |  |
| Н      | 0.080                    | 0.254 | 0.003                | 0.010 |  |
| I      | 0.050                    | 0.150 | 0.002                | 0.006 |  |
| J      | 2.600                    | 3.000 | 0.102                | 0.118 |  |
| М      | 0.300                    | 0.600 | 0.012                | 0.024 |  |
| θ      | 0°                       | 10°   | 0°                   | 10°   |  |

D

#### **Important Notice**

Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order.

03/04/2016



03/04/2016

### **Revision History**

| REV. | Date       | Change Notice           |
|------|------------|-------------------------|
| 00   | 03/04/2016 | Original Specification. |

14