

08/01/2016

# Green-Mode PWM Controller with Frequency Swapping and Integrated Protections

#### REV. 00

## **General Description**

The LD5538R is built-in with several functions, protection and EMI-improved solution in a tiny package. It takes less components counts or circuit space, especially ideal for those total solutions of low cost.

The implemented functions include low startup current, green-mode power-saving operation, leading-edge blanking of the current sensing and internal slope compensation. It also features more protections like OPP (Over Power Protection), OCP (Over Current Protection), OSCP (Output Short Circuit Protection) and OVP (Over Voltage Protection) to prevent circuit damage occurred under abnormal conditions.

Furthermore, the Frequency Swapping function is to reduce the noise level and thus helps the power circuit designers to easily deal with the EMI filter design by spending minimum amount of component cost and developing time.

### Features

- High-Voltage CMOS Process with Excellent ESD protection
- Very Low Startup Current (<1.5μA)
- Current Mode Control
- Green Mode Control
- UVLO (Under Voltage Lockout)
- Variable Frequency Technology around 130KHz
- LEB (Leading-Edge Blanking) on CS Pin
- Internal Frequency Swapping
- Internal Slope Compensation
- OVP (Over Voltage Protection) on VCC Pin
- OTP (Over Temperature Protection) through a NTC
- OPP (Over Power Protection)
- OCP (Over Current Protection)
- OSCP (Short Circuit Protection)
- SDSP (Secondary Diode Short Protection)
- 300mA/-500mA Driving Capability

### Applications

- Switching AC/DC Adaptor and Battery Charger
- Open Frame Switching Power Supply





08/01/2016

## **Pin Configuration**

SOT-26 (TOP VIEW)



YY, Y : Year code (D: 2004, E: 2005.....) WW, W : Week code PP : Production code t38R : LD5538R

## **Ordering Information**

| Part number | Package | Top Mark | Shipping          |
|-------------|---------|----------|-------------------|
| LD5538R GL  | SOT-26  | YWt/38R  | 3000 /tape & reel |

The LD5538R is ROHS compliant/Green Packaged.

## **Protection Mode**

| Switching<br>Freq. | VCC OVP      | OPP          | ОСР          | OSCP         | Int. OTP     | OTP Pin | CS Pin OVP   |
|--------------------|--------------|--------------|--------------|--------------|--------------|---------|--------------|
| 65k/130KHz         | Auto-Restart | Auto-Restart | Auto-Restart | Auto-Restart | Auto-Restart | Latch   | Auto-Restart |

## **Pin Descriptions**

| SOT-26 | NAME | FUNCTION                                                                                                                                                                                                                                                        |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | GND  | Ground                                                                                                                                                                                                                                                          |
| 2      | COMP | Voltage feedback pin (same as the COMP pin in UC384X). Connect a photo-coupler to close the control loop and achieve the regulation.                                                                                                                            |
| 3      | OTP  | Pull this pin below 0.95V to shut down the controller into latch mode until the AC resumes power-on. Connecting this pin to ground with NTC will achieve OTP protection. Let this pin float or connect a $100k\Omega$ resistor to disable the latch protection. |
| 4      | CS   | Current sense pin, connect it to sense the MOSFET current.                                                                                                                                                                                                      |
| 5      | VCC  | Supply voltage pin                                                                                                                                                                                                                                              |
| 6      | OUT  | Gate drive output to drive the external MOSFET                                                                                                                                                                                                                  |







08/01/2016

## **Absolute Maximum Ratings**

| Supply Voltage VCC                                        | -0.3V ~ 30V      |
|-----------------------------------------------------------|------------------|
| COMP, OTP, CS                                             | -0.3V ~ 7V       |
| OUT                                                       | -0.3V ~ VCC+0.3V |
| Maximum Junction Temperature                              | 150°C            |
| Storage Temperature Range                                 | -65°C ~ 150°C    |
| Package Thermal Resistance (SOT-26, θ <sub>JA</sub> )     | 200°C/W          |
| Power Dissipation (SOT-26, at Ambient Temperature = 85°C) | 200mW            |
| Lead temperature (Soldering, 10sec)                       | 260°C            |
| ESD Voltage Protection, Human Body Model                  | 2.5 KV           |
| ESD Voltage Protection, Machine Model                     | 250 V            |

#### Caution:

Stress exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stress above Recommended Operating Conditions may affect device reliability

## **Recommended Operating Conditions**

| Item                                         | Min. | Max. | Unit |
|----------------------------------------------|------|------|------|
| Operating Junction Temperature               | -40  | 125  | °C   |
| Supply VCC Voltage                           | 8.5  | 26.5 | V    |
| VCC Capacitor                                | 3.3  | 10   | μF   |
| Start-up resistor Value (AC Side, Half Wave) | 400K | 1.8M | Ω    |
| COMP Pin Capacitor                           | 1    | 10   | nF   |
| CS Pin Capacitor Value                       | 47   | 390  | pF   |
| CS OVP Diode Junction Capacitor              |      | 8    | pF   |

Note:

- 1. It's essential to connect VCC pin with a SMD ceramic capacitor  $(0.1\mu F \sim 0.47\mu F)$  to filter out the undesired switching noise for stable operation. This capacitor should be placed close to IC pin as possible
- 2. It's also essential to connect a capacitor to COMP to filter out the undesired switching noise for stable operation.
- 3. The small signal components should be placed close to IC pin as possible.



08/01/2016

## **Electrical Characteristics**

| (For typical $T_J = +25^{\circ}C$ , for min/ma | x values T <sub>J</sub> = -40°C ~ +125°C unle | ess otherwise s | stated, V | CC=15.0 | V) |
|------------------------------------------------|-----------------------------------------------|-----------------|-----------|---------|----|
|                                                |                                               |                 |           |         |    |

| PARAMETER                   | CONDITIONS            | SYMBOL                 | MIN  | TYP   | MAX  | UNITS |
|-----------------------------|-----------------------|------------------------|------|-------|------|-------|
| Supply Voltage (VCC Pin)    |                       |                        |      |       |      |       |
| Startup Current             | VCC < UVLO(ON)        | I <sub>STUP</sub>      | 0.5  | 1     | 1.5  | μA    |
| Operating Current           | V <sub>COMP</sub> =0V | Ivcc_ov                | 0.2  | 0.25  | 0.3  | mA    |
| (with 1nF load on OUT pin)  | V <sub>COMP</sub> =2V | I <sub>VCC_2V</sub>    | 1.70 | 1.95  | 2.1  | mA    |
|                             | VCC=15V(latched)      | I <sub>HD_15V</sub>    |      | 850   |      | μA    |
| Holding Current             | VCC=10V(latched)      | I <sub>HD_10V</sub>    |      | 410   |      | μA    |
|                             | VCC=5V(latched)       | I <sub>HD_5V</sub>     |      | 40    |      | μA    |
|                             | Auto mode.            | I <sub>HD_AUTO</sub>   |      | 620   |      | μA    |
| UVLO(OFF)                   |                       | V <sub>UVLO(OFF)</sub> | 6.5  | 7.5   | 8.5  | V     |
| UVLO(ON)                    |                       | V <sub>UVLO(ON)</sub>  | 14.5 | 16    | 17.5 | V     |
| OVP Level                   |                       | V <sub>OVP</sub>       |      | 28.5  |      | V     |
| OVP pin de-bounce time      |                       | $T_{DE_OVP}$           |      | 8     |      | cycle |
| Latch-Off Release Voltage   |                       | $V_{LCH_OFF}$          |      | 4.5   |      | V     |
| Voltage Feedback (COMP Pin) |                       |                        |      |       |      |       |
| Short Circuit Current       | V <sub>COMP</sub> =0V | I <sub>COMP_0V</sub>   |      | 0.125 |      | mA    |
| Open Loop Voltage           | COMP pin open         | I <sub>COMP_OP</sub>   |      | 3     |      | V     |
| Peak Mode Threshold VCOMP   |                       | V <sub>COMP_PK</sub>   |      | 2.1   |      | V     |
| Peak Mode Down Threshold    |                       | V <sub>COMP_DN</sub>   |      | 2.0   |      | V     |
| Green Mode Threshold VCOMP  |                       | V <sub>COMP_GN</sub>   |      | 1.3   |      | V     |
| Green Mode Down Threshold   |                       | V <sub>COMP_GN_D</sub> |      | 1.1   |      | V     |
| VCOMP, FSW_DN               |                       | N                      |      |       |      |       |
| Zero Duty Threshold VCOMP   |                       | V <sub>ZD</sub>        |      | 0.7   |      | V     |
| Zero Duty Hysteresis        |                       | V <sub>ZD_H</sub>      |      | 150   |      | mV    |
| IOPP Threshold VCOMP        | Duty≦20%              | VIOPP                  |      | 1.9   |      | V     |
| OTP Pin Latch Protection    |                       |                        |      | 1     | I    | 1     |
| OTP Pin Source Current      | (VCC=11V~25V)         | I <sub>OTP</sub>       | 92   | 100   | 108  | μA    |
| Turn-On Trip Level          |                       | V <sub>OTP_ON</sub>    |      | 1.05  |      | V     |
| Turn-Off Trip Level         |                       | V <sub>OTP_OFF</sub>   |      | 0.95  |      | V     |
| OTP LATCH pin de-bounce     | Enable Low to High    | T <sub>D_OTP_ON</sub>  | 150  | 250   | 350  | μS    |
| time                        | Enable High to Low    | T <sub>D_OTP_OFF</sub> | 350  | 450   | 550  | μS    |



| PARAMETER                           | CON                                          | DITIONS                | SYMBOL                | MIN   | TYP  | MAX   | UNITS |
|-------------------------------------|----------------------------------------------|------------------------|-----------------------|-------|------|-------|-------|
| Current Sensing (CS Pin)            |                                              |                        |                       |       |      |       |       |
| 1                                   | Vsetting>0.34\                               | /                      | V <sub>CS_OFF_H</sub> | 0.8   | 0.85 | 0.9   | V     |
| Limit Voltage, V <sub>CS_OFF</sub>  | Vsetting<0.34\                               | /                      | V <sub>CS_OFF_L</sub> | 0.75  | 0.80 | 0.85  | V     |
| OCP Voltage for Low line, $V_{CS}$  | Duty≦50%                                     |                        |                       | 0.61  | 0.65 | 0.689 | V     |
| OCP Voltage for High line, $V_{CS}$ | Duty≦20%                                     | T <sub>J</sub> = +25°C | V <sub>CS_H</sub>     | 0.554 | 0.59 | 0.625 | V     |
|                                     | Duty≧50%                                     |                        | I <sub>OPP_50</sub>   | 0     |      | 5     | μA    |
| OPP Compensation Current            | Duty≦20%                                     | Vsetting>0.34V         | I <sub>OPP_20_H</sub> |       | 210  |       | μA    |
|                                     | Duty≦20%                                     | Vsetting<0.34V         | I <sub>OPP_20_L</sub> |       | 550  |       | μA    |
| Leading Edge Blanking Time          |                                              |                        | T <sub>LEB</sub>      |       | 220  |       | ns    |
| Internal Slope Compensation         | 0% to D <sub>MAX</sub> . (Linearly increase) |                        | V <sub>SLOPE</sub>    |       | 300  |       | mV    |
| Input impedance                     |                                              |                        | Z <sub>IN</sub>       | 1     |      |       | MΩ    |
| Delay to Output                     |                                              |                        | T <sub>D</sub>        | 50    |      | 100   | ns    |
| OVP CS pin                          |                                              |                        |                       |       |      |       |       |
| OVP Trip Current Level              |                                              |                        | V <sub>CS_OVP</sub>   | 0.313 | 0.34 | 0.367 | V     |
| De-bounce Cycle                     |                                              |                        | T <sub>DE_OVP</sub>   |       | 8    |       | Cycle |
| Oscillator for Switching Freque     | ency                                         |                        |                       |       |      |       |       |
|                                     | Normal mode                                  | T <sub>J</sub> = +25°C | F <sub>SW</sub>       | 60    | 65   | 70    | kHz   |
| Frequency, FREQ                     | Peak mode                                    | T <sub>J</sub> = +25°C | F <sub>SW_PK</sub>    | 120   | 130  | 140   | kHz   |
| Green Mode Frequency,<br>FREQG      | Green mode                                   |                        | F <sub>SW_GRN</sub>   | 20    | 23   | 26    | kHz   |
| Trembling Frequency                 |                                              |                        | F <sub>TREMB</sub>    |       | ±6   |       | %     |
| Voltage Stability                   | (VCC=11V~25                                  | V)                     | V <sub>STAB</sub>     | 0     |      | 1     | %     |







Duty vs. OCP level



08/01/2016

## **Electrical Characteristics**

(For typical  $T_A = +25^{\circ}C$ , for min/max values  $T_A = -40^{\circ}C \sim +125^{\circ}C$  unless otherwise stated,  $V_{CC}=15.0V$ )

| PARAMETER                         | CONDITIONS                    | SYMBOL                | MIN  | TYP  | MAX  | UNITS    |
|-----------------------------------|-------------------------------|-----------------------|------|------|------|----------|
| Gate Drive Output (OUT Pin        | )                             |                       |      |      |      |          |
| Output Low Level                  | VCC=15V, I <sub>O</sub> =20mA | V <sub>O_L</sub>      |      |      | 1    | V        |
| Output High Level                 | VCC=15V, I <sub>O</sub> =20mA | V <sub>O_H</sub>      | 8    |      | 15   | V        |
| Output High Clamp Level           | VCC=20V                       | V <sub>O_HC</sub>     | 11   | 12   | 13   | V        |
| Rising Time                       | Load Capacitance=1000pF       | Tr                    | -    | 150  | 250  | ns       |
| Falling Time                      | Load Capacitance=1000pF       | T <sub>f</sub>        |      | 50   | 100  | ns       |
| Source capability <sup>(1)</sup>  | Load Capacitance=33nF         | I <sub>O_SOURCE</sub> |      | 300  |      | mA       |
| Sink capability <sup>(1)</sup>    | Load Capacitance=33nF         | I <sub>O_SINK</sub>   |      | 500  |      | mA       |
| Max. Duty                         |                               | D <sub>MAX</sub>      |      | 85   |      | %        |
| <b>OPP (Over Power Protection</b> | n)                            |                       | 1    |      |      | <b>T</b> |
| OPP Trip Level                    |                               | V <sub>COMP_OPP</sub> |      | 2.6  |      | V        |
| OPP Delay Time                    | Exclude soft start time       | T <sub>D_OPP</sub>    |      | 23   |      | ms       |
| OCP (Over Current Protecti        | on)                           |                       |      |      |      |          |
| OCP Delay Time                    |                               | T <sub>D_OCP</sub>    |      | 110  |      | ms       |
| OSCP (Output Short Circuit        | Protection)                   |                       |      |      |      |          |
| 000071                            | Vsetting>0.34V                | $V_{CS_OFF_H}$        | 0.8  | 0.85 | 0.9  | V        |
| OSCP Trip Level                   | Vsetting<0.34V                | V <sub>CS_OFF_L</sub> | 0.75 | 0.80 | 0.85 | V        |
| De-bounce Cycle                   |                               | T <sub>D_OSCP</sub>   |      | 8    |      | Cycle    |
| SDSP (Secondary Diode Sh          | ort Protection)               |                       |      |      |      |          |
| SDSP CS Pin Level                 | Secondary diode short         | V <sub>CS_SDSP</sub>  | 1.4  | 1.5  | 1.6  | V        |
| De-bounce Cycle                   |                               | T <sub>D_SDSP</sub>   |      | 8    |      | Cycle    |
| On Chip OTP (Over Temper          | ature)                        |                       | I    | 1    | 1    |          |
| OTP Level <sup>(1,2)</sup>        |                               | T <sub>OTP</sub>      |      | 140  |      | °C       |
| OTP Hysteresis <sup>(1,2)</sup>   |                               | T <sub>H_OTP</sub>    |      | 30   |      | °C       |
| Soft Start Duration               |                               |                       | 1    |      |      |          |
| Soft Start Duration               |                               | T <sub>SS</sub>       |      | 7    |      | ms       |

Notes:

1. Guaranteed by design.

2. The threshold temperature for enabling the output again and resetting the latch after OTP has been activated.





Leadtrend Technology Corporation www.leadtrend.com.tw LD5538R-DS-00 August 2016







#### 08/01/2016

## Application Information Operation Overview

The LD5538R meets the green-power requirement and is intended for the use in those modern switching power suppliers and adaptors which demand higher power efficiency and power-saving. It integrated more functions to reduce the external components counts and the size. Its major features are described as below.

#### Under Voltage Lockout (UVLO)

An UVLO comparator is implemented in it to detect the voltage on the VCC pin. It would assure the supply voltage enough to turn on the LD5538R PWM controller and further to drive the power MOSFET. As shown in Fig. 11, a hysteresis is built in to prevent the shutdown from the voltage dip during startup. The turn-on and turn-off threshold level are set at 16.0V and 7.5V, respectively.





#### **Startup Current and Startup Circuit**

The typical startup circuit to generate  $V_{CC}$  of the LD5538R is shown in Fig. 12. During the startup transient, the  $V_{CC}$  is below UVLO threshold. Before it has sufficient voltage to develop OUT pulse to drive the power MOSFET, R1 will provide the startup current to charge the capacitor C1. Once  $V_{CC}$  obtain enough voltage to turn on the LD5538R and further to deliver the gate drive signal, it will enable

the auxiliary winding of the transformer to provide supply current. Lower startup current requirement on the PWM controller will help to increase the value of R1 and then reduce the power consumption on R1. By using CMOS process and the special circuit design, the maximum startup current for LD5538R is only  $1.5\mu$ A.

If a higher resistance value of the R1 is chosen, it will usually take more time to start up. To carefully select the value of R1 and C1 will optimize the power consumption and startup time.



# Current Sensing and Leading-edge Blanking

The typical current mode of PWM controller feedbacks both current signal and voltage signal to close the control loop and achieve regulation. As shown in Fig. 13, the LD5538R detects the primary MOSFET current from the CS pin, which is not only for the peak current mode control but also for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set at 0.85V. From above, the MOSFET peak current can be obtained from below.

$$I_{PEAK(MAX)} = \frac{0.85V}{R_s}$$

10





A 220nS leading-edge blanking (LEB) time is included in the input of CS pin to prevent the false-trigger from the current spike. In the low power application, if the total pulse width of the turn-on spikes is less than 220nS and the negative spike on the CS pin below -0.3V, the R-C filter is free to eliminate. (As shown in Fig. 14)

However, the total pulse width of the turn-on spike is determined according to output power, circuit design and PCB layout. It is strongly recommended to adopt a smaller R-C filter (as shown in Fig. 15) for larger power application to avoid the CS pin being damaged by the negative turn-on spike.

#### **Output Stage and Maximum Duty-Cycle**

An output stage of a CMOS buffer, with typical 300/-500mA driving capability, is incorporated to drive a power MOSFET directly. And the maximum duty-cycle of LD5538R is limited to 85% to avoid the transformer saturation.

### Voltage Feedback Loop

The voltage feedback signal is provided from the TL431 at the secondary side through the photo-coupler to the COMP pin of the LD5538R. Similar to UC3842, the LD5538R would carry a diode voltage offset at the stage to feed the voltage divider at the ratio of RA and RB, that is,

08/01/2016

$$V_{(PWM_{COMPARATOR})} = \frac{RB}{RA + RB} \times V_{COMP}$$

A pull-high resistor is embedded internally and can be eliminated externally.



11



#### Internal Slope Compensation

In the conventional applications, the problem of the stability is a critical issue for current mode controlling, when it operates over 50% duty-cycle. As UC384X, It takes slope compensation from injecting the ramp signal of the RT/CT pin through a coupling capacitor. It therefore requires no extra design for the LD5538R since it has integrated it already.

#### **On/Off Control**

The LD5538R can be turned off by pulling COMP pin lower than 0.7V. The gate output pin of the LD5538R will be disabled immediately under such condition. The off-mode can be released when the pull-low signal is removed.

### Over Power Protection (OPP) - Auto Restart Mode

To protect the circuit from damage due to over-power condition and short or open-loop condition, the LD5538R is implemented with smart OPP function. It also features auto recovery function; see Fig. 16 for the waveform. In case of fault condition, the feedback system will force the voltage loop toward the saturation and then pull the voltage high on COMP pin (VCOMP). When the VCOMP ramps up to the OPP threshold of 2.6V and continues over OPP delay time, the protection will be activated and then turn off the gate output to stop the switching of power circuit.

With the protection mechanism, the average input power will be minimized to remain the component temperature and stress within the safe operating area.

# Over Current Protection (OCP) - Auto Restart Mode

When the switching current is higher than the OCP threshold, the internal counter counts down. When the total accumulated counting time is more than 110ms, the controller triggers the OCP. This protection is auto-recovery.



LD5538R

# OSCP (Output Short Circuit Protection) - Auto Restart Mode

Even when the output shorts to GND, there's no way to turn off the signal unless the following four conditions are met.

- 1. The CS is higher than limit voltage.
- 2. The COMP voltage is higher than 2.6V
- 3. This duration is greater than 8 cycles.
- 4. Turn on time is lower than  $1\mu s$ .

The out signal could not be charged either, if it fails to meet the four conditions.

Once the protection is triggered, switching is terminated and the MOSFET remains off.

### OVP (Over Voltage Protection) on VCC – Auto Restart Mode

The Vcc OVP function of LD5538R is in auto recovery mode. As soon as the voltage of the Vcc pin rises above OVP threshold, the output gate drive circuit will be shutdown simultaneous to turn off the power MOSFET. Fig. 17 shows its operation.





#### **OTP Pin - Latch Mode**

To protect the power circuit from damage due to system failure, over temperature protection (OTP) is required. The OTP circuit is implemented to sense a hot-spot of power circuit like power MOSFET or output rectifier. It can be easily achieved by connecting a NTC with OTP pin of LD5538R. As the device temperature or ambient temperature rises, the resistance of NTC decreases. So, the voltage on the OTP pin could be written as below.

$$V_{OTP} = 100 \mu A \cdot R_{NTC}$$

When the  $V_{OTP}$  is lower than the defined voltage threshold (typ. 0.95V), LD5538R will shut down the gate output and latch off the power supply. There are 2 conditions required to restart it successfully. First, cool down the circuit so that NTC resistance will increase and raise  $V_{OTP}$  up above 1.05V. Then, remove the AC power cord and restart AC power-on recycling.

# Adjustable Over Power Compensation (CS/OVP Pin)

In general, the power converter can deliver more current at high input voltage than the low input voltage. To compensate this, an offset voltage is added to the CS signal by an internal current source ( $I_{OCP}$ ) and an external resistor ( $R_{OPP}$ ) in series between the sense resistor (Rs)

# LD5538R

08/01/2016

and the CS/OVP pin, as shown in Fig. 18. By choosing the value of the resistor in series with the CS pin, the amount of compensation can be adjusted. The value of  $I_{OPP}$  depends on the duty cycle of OUT pin. The equation of  $I_{OPP}$  is decreased as:

$$I_{OPP} = \begin{cases} (0.5 - Duty) \cdot 1.83mA (0.2 < Duty < 0.5) \\ 0uA \quad (Duty \ge 0.5) \\ 550uA \quad (Duty \le 0.2) \end{cases}$$

Since in light load conditions this offset is in the same order of magnitude as the current sense signal, it must be removed. Therefore the compensation current is only added when the COMP voltage is higher than 1.9V, as shown in Fig. 19.



# Output Over Voltage Protection (CS/OVP Pin) - Auto Restart Mode

An output overvoltage protection is implemented in the LD5538R, as shown in Fig. 20. This works for the LD5538R by sensing the auxiliary voltage via the divided resistors. The auxiliary winding voltage is reflected from



08/01/2016

secondary winding and therefore the flat voltage on the CS/OVP pin is proportional to the output voltage. LD5538R can sample this flat voltage level after a delay time to perform output over voltage protection. This delay time is used to ignore the voltage ringing from leakage inductance of PWM transformer. The sampling voltage level is compared with internal threshold voltage 0.34V. If the sampling voltage exceeds the OVP trip level, an internal counter starts counting subsequent OVP events. The counter has been added to prevent incorrect OVP detection which might occur during ESD or lightning events. However, when typically 8 cycles of subsequent OVP events are detected, the OVP circuit switches the power MOSFET off. As the protection is auto recovery, the converter restarts after the Vcc is lower than UVLO OFF level and then recharge to UVLO ON.



Fig. 20

#### **Oscillator and Switching Frequency**

The LD5538R is implemented with Frequency Swapping function which helps the power supply designers to both optimize EMI performance and lower system cost. The switching frequency substantially centers at 65KHz, and swap between a range of  $\pm$ 6%.

#### **Green-Mode Operation**

By using the green-mode control, the switching frequency can be reduced under the light load condition. This feature helps to improve the efficiency in light load conditions. The green-mode control is Leadtrend Technology's own property.

#### **Fault Protection**

There are several critical protections integrated in the LD5538R to prevent from damage to the power supply. Those damages usually come from open or short conditions on the pins of LD5538R.

In case under such conditions listed below, the gate output will turn off immediately to protect the power circuit.

- 1. CS pin floating
- 2. COMP pin floating

14



## **Package Information**

SOT-26



| Symbol | Dimension | n in Millimeters | Dimensions in Inches |       |  |
|--------|-----------|------------------|----------------------|-------|--|
| Symbol | Min       | Мах              | Min                  | Max   |  |
| А      | 2.692     | 3.099            | 0.106                | 0.122 |  |
| В      | 1.397     | 1.803            | 0.055                | 0.071 |  |
| С      |           | 1.450            |                      | 0.057 |  |
| D      | 0.300     | 0.500            | 0.012                | 0.020 |  |
| F      | 0.9       | 95 TYP           | 0.037 TYP            |       |  |
| н      | 0.080     | 0.254            | 0.003                | 0.010 |  |
| I      | 0.050     | 0.150            | 0.002                | 0.006 |  |
| J      | 2.600     | 3.000            | 0.102                | 0.118 |  |
| М      | 0.300     | 0.600            | 0.012                | 0.024 |  |
| θ      | 0°        | 10°              | 0°                   | 10°   |  |

#### **Important Notice**

Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order.



08/01/2016

## **Revision History**

| REV. | Date       | Change Notice           |
|------|------------|-------------------------|
| 00   | 08/01/2016 | Original Specification. |