# LCX009AKB ## 1.8cm (0.7-inch) NTSC/PAL Color LCD Panel #### **Description** The LCX009AKB is a 1.8cm diagonal active matrix TFT-LCD panel addressed by the polycrystalline silicon super thin film transistors with built-in peripheral driving circuit. This panel provides full-color representation in NTSC/PAL mode. RGB dots are arranged in a delta pattern featuring high picture quality of no fixed color patterns, which is inherent in vertical stripes and mosaic pattern arrangements. #### **Features** - The number of active dots: 180,000 (0.7-inch; 1.8cm in diagonal) - Horizontal resolution: 400 TV lines - High optical transmittance: 3.5% (typ.) - High contrast ratio with normally white mode: 200 (typ.) - Built-in H and V driving circuit (built-in input level conversion circuit, TTL drive possible) - High quality picture representation with RGB delta arranged color filters - Full-color representation - NTSC/PAL compatible - Right/left inverse display function #### **Element Structure** • Dots Total dots : 827 (H) $\times$ 228 (V) = 188,556 Active dots : 800 (H) $\times$ 225 (V) = 180,000 • Built-in peripheral driving circuit using the polycrystalline silicon super thin film transistors. Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. #### **Block Diagram** ## **Absolute Maximum Ratings** (Vss = 0V) | <ul> <li>H driver supply voltage</li> </ul> | HVdd | -1.0 to +17 | V | |------------------------------------------------|------------------|-------------|----| | <ul> <li>V driver supply voltage</li> </ul> | VVDD | -1.0 to +17 | V | | H driver input pin voltage | HST, HCK1, HCK2 | -1.0 to +17 | V | | | RGT | | | | <ul> <li>V driver input pin voltage</li> </ul> | VST, VCK1, VCK2 | -1.0 to +17 | V | | | CLR, EN | | | | • Video signal input pin voltage | GREEN, RED, BLUE | -1.0 to +15 | V | | <ul> <li>Operating temperature</li> </ul> | Topr | -10 to +70 | °C | | Storage temperature | Tstg | -30 to +85 | °C | ## **Operating Conditions** (Vss = 0V) • Supply voltage HVDD $13.5 \pm 0.5$ V VVDD $13.5 \pm 0.5$ V • Input pulse voltage (Vp-p of all input pins except video signal input pins) Vin 3.0V or more ## **Pin Description** | Pin<br>No. | Symbol | Description | Pin<br>No. | Symbol | Description | |------------|--------|-------------------------------------------|------------|--------|--------------------------------------------------------------------| | 1 | СОМ | Common voltage of panel | 9 | RGT | Drive direction pulse for H shift register (H: normal, L: reverse) | | 2 | GREEN | Video signal (G) to panel | 10 | CLR | Improvement pulse for uniformity | | 3 | RED | Video signal (R) to panel | 11 | EN | Enable pulse for gate selection | | 4 | BLUE | Video signal (B) to panel | 12 | VCK1 | Clock pulse for V shift register drive | | 5 | HVDD | Power supply for H driver | 13 | VCK2 | Clock pulse for V shift register drive | | 6 | HCK1 | Clock pulse for<br>H shift register drive | 14 | VST | Start pulse for V shift register drive | | 7 | HCK2 | Clock pulse for<br>H shift register drive | 15 | Vss | GND (H, V drivers) | | 8 | HST | Start pulse for<br>H shift register drive | 16 | VVDD | Power supply for V driver | **SONY** LCX009AKB #### **Input Equivalent Circuit** To prevent static charges, protective diodes are provided for each pin except the power supply. In addition, protective resistors are added to all pins except video signal input. The equivalent circuit of each input pin is shown below. (The resistor value: typ.) #### (1) Video signal input (2) HCK1, HCK2 (3) HST (4) RGT (5) VCK1, VCK2 (6) VST, CLR, EN (7) COM #### **Level Conversion Circuit** The LCX009AKB has a built-in level conversion circuit in the clock input unit located inside the panel. The circuit voltage is stepped up to 13.5V. This level conversion circuit meets the specifications of a 3.0V to 5.0V power supply of the externally-driven IC mainly. However, this circuit can operate even with a 12V power supply of the IC. 1. I/O characteristics of level conversion circuit #### (For a single-phase input unit) An example of the I/O voltage characteristics of a level conversion circuit is shown in the figure to the right. The input voltage value that becomes half the output voltage (after voltage conversion) is defined as Vth. The Vth value varies depending on the HVDD and VVDD voltages. The Vth values under standard conditions are indicated in the table below (HST VST EN CLP ar Input voltage [V] indicated in the table below. (HST, VST, EN, CLR, and RGT in the case of a single-phase input) $$HVDD = VVDD = 13.5V$$ | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------|--------|------|------|------|------| | Vth voltage of circuit | Vth | 0.35 | 1.50 | 2.70 | V | #### (For a differential input unit) An example of I/O voltage characteristics of a level conversion circuit for a differential input is shown in the figure to the right. Although the characteristics, including those of the Vth voltage, are basically the same as those for a single-phased input, the two-phased input phase is defined. (Refer to clock timing conditions.) Current characteristics at the input pin of level conversion circuit A slight pull-in current is generated at the input pin of the level conversion circuit. (The equivalent circuit diagram is shown to the right.) The current volume increases as the voltage at the input pin decreases, and is maximized when the pin is grounded.) (Electrical characteristics are defined by the grounded input.) #### **Input Signals** 1. Input signal voltage conditions (Vss = 0V) | Item | | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------|--------|--------|------------|------------|------------|------| | H driver input voltage | (Low) | VHIL | -0.3 | 0.0 | 0.3 | V | | Trunverinput voltage | (High) | VHIH | 3.0 | 5.0 | 5.5 | V | | V driver input voltage | (Low) | VVIL | -0.3 | 0.0 | 0.3 | V | | v driver input voltage | (High) | VVIH | 3.0 | 5.0 | 5.5 | V | | Video signal center voltage | ge | VVC | 5.8 | 6.0 | 6.2 | V | | Video signal input range*1 | | Vsig | VVC - 4.5 | | VVC + 4.5 | V | | Common voltage of pane | I | Vcom | VVC - 0.55 | VVC - 0.40 | VVC - 0.25 | V | <sup>\*1</sup> Video input signal should be symmetrical to VVC. ## 2. Clock timing conditions (Ta = 25°C) | | Item | Symbol | Min. | Тур. | Max. | Unit | |------|-----------------------------|--------|------|------|------|------| | | Hst rise time | trHst | | | 30 | | | HST | Hst fall time | tfHst | | | 30 | | | 1131 | Hst data set-up time | tdHst | -100 | 60 | 100 | | | | Hst data hold time | thHst | -200 | -120 | -50 | | | | Hckn*2 rise time | trHckn | | | 30 | | | HCK | Hckn*2 fall time | tfHckn | | | 30 | | | TICK | Hck1 fall to Hck2 rise time | to1Hck | -15 | 0 | 15 | ns | | | Hck1 rise to Hck2 fall time | to2Hck | -15 | 0 | 15 | 113 | | | Clr rise time | trClr | | | 100 | | | CLR | Clr fall time | tfClr | | | 100 | | | CLIX | Clr pulse width | twClr | 3400 | 3500 | 3600 | | | | CIr fall to Hst rise time | toHst | 1850 | 1950 | 2050 | | | | Vst rise time | trVst | | | 100 | | | VST | Vst fall time | tfVst | | | 100 | | | "31 | Vst data set-up time | tdVst | -50 | 32 | 50 | μs | | | Vst data hold time | thVst | -50 | -32 | -20 | μο | | | Vckn*2 rise time | trVckn | | | 100 | | | VCK | Vckn*2 fall time | tfVckn | | | 100 | | | VOR | Vck1 fall to Vck2 rise time | to1Vck | -20 | 0 | 20 | | | | Vck1 rise to Vck2 fall time | to2Vck | -20 | 0 | 20 | ne | | | En rise time | trEn | | | 100 | ns | | EN | En fall time | tfEn | | | 100 | | | | Vck2 rise to En fall time | tdVck2 | -20 | 0 | 20 | | | | Vck1 rise to En rise time | tdVck1 | -20 | 0 | 20 | | <sup>\*2</sup> Hckn and Vckn mean Hck1, Hck2 and Vck1, Vck2. (fHckn = 2.75MHz, fVckn = 7.81kHz) ## <Horizontal Shift Register Driving Waveform> | | Item | Symbol | Waveform | Conditions | |-----|--------------------------------|--------|-----------------------------|------------------------------------------------| | | Hst rise time | trHst | 90% 90% | • Hckn*2<br>duty cycle 50% | | | Hst fall time | tfHst | Hst 10% 10% 10% trHst tfHst | to1Hck = 0ns<br>to2Hck = 0ns | | HST | Hst data set-up time | tdHst | *3 Hst Hck1 50% | • Hckn*2<br>duty cycle 50% | | | Hst data hold time | thHst | tdHst thHst | to1Hck = 0ns<br>to2Hck = 0ns | | | Hckn*² rise time | trHckn | 90%<br>*2<br>Hckn 10% 10% | Hckn*2 duty cycle 50% to1Hck = 0ns | | | Hckn*2 fall time | tfHckn | <b>→ → → →</b> trHckn | to2Hck = 0ns<br>tdHst = 60ns<br>thHst = -120ns | | HCK | Hck1 fall to<br>Hck2 rise time | to1Hck | *3 50% 50% | • tdHst = 60ns | | | Hck1 rise to<br>Hck2 fall time | to2Hck | 102Hck to1Hck | thHst = -120ns | | | CIr rise time | trClr | Clr 90% 90% 10% | • Hckn*² duty cycle 50% | | | CIr fall time | tfClr | trClr tfClr | to1Hck = 0ns<br>to2Hck = 0ns | | CLR | CIr pulse width | twClr | Hst 50% | • Hckn*² duty cycle 50% | | | CIr fall to<br>Hst rise time | toHst | Clr 50% 50% twClr toHst | to1Hck = 0ns<br>to2Hck = 0ns | ## < Vertical Shift Register Driving Waveform> | | Item | Symbol | Waveform | Conditions | |-----|--------------------------------|--------|-----------------------------|-----------------------------------------------| | | Vst rise time | trVst | 90% 90% | • Vckn*² duty cycle 50% | | | Vst fall time | tfVst | Vst 10% 10% 10% trVst tfVst | to1Vck = 0ns<br>to2Vck = 0ns | | VST | Vst data set-up time | tdVst | *3 50% 50% 50% | • Vckn*² duty cycle 50% | | | Vst data hold time | thVst | Vck1 tdVst thVst | to1Vck = 0ns<br>to2Vck = 0ns | | | Vckn*2 rise time | trVckn | 90%<br>10%<br>Vckn | • Vckn*2 duty cycle 50% to1Vck = 0ns | | | Vckn*2 fall time | tfVckn | trVckn tfVckn | to2Vck = 0ns<br>tdVst = 32µs<br>thVst = -32µs | | VCK | Vck1 fall to<br>Vck2 rise time | to1Vck | *3 50% 50% | • tdVst = 32µs | | | Vck1 rise to<br>Vck2 fall time | to2Vck | Vck2 50% 50% to2Vck to1Vck | thVst = −32µs | | | En rise time | trEn | 90% 10% 10% | • Vckn <sup>*2</sup><br>duty cycle 50% | | | En fall time | tfEn | En trEn | to1Vck = 0ns<br>to2Vck = 0ns | | EN | Vck2 rise to<br>En fall time | tdVck2 | *3 50% 50% | • Vckn*2 duty cycle 50% | | | Vck1 rise to<br>En rise time | tdVck1 | En 50% 50% tdVck2 tdVck1 | to1Vck = 0ns<br>to2Vck = 0ns | The left-pointing arrow ( ← ) means –. The black dot at an arrow ( • ) indicates the start of measurement. Electrical Characteristics (Ta = 25°C, HVDD = 13.5V, VVDD = 13.5V) #### 1. Horizontal drivers | Item | | Symbol | Min. | Тур. | Max. | Unit | Condition | |----------------------------|-----------|--------|------|------|------|------|----------------------------| | Input pin capacitance | Hckn | CHckn | | 5 | 10 | pF | | | | Hst | CHst | | 5 | 10 | pF | | | Input pin current | Hck1 | IHck1 | -200 | -60 | | μΑ | Hck1 = GND | | | Hck2 | IHck2 | -500 | -260 | | μΑ | Hck2 = GND | | | Hst | IHst | -300 | -100 | | μΑ | Hst = GND | | | Rgt | IRgt | -100 | -15 | | μΑ | Rgt = GND | | Video signal input pin cap | oacitance | Csig | | 45 | 60 | pF | | | Current consumption | | IH | | 3 | 4 | mA | Hckn: Hck1, Hck2 (2.75MHz) | #### 2. Vertical drivers | Item | | Symbol | Min. | Тур. | Max. | Unit | Condition | |-----------------------|------------------|-----------------------|------|------|------|------|----------------------------| | Input pin capacitance | Vckn | CVckn | | 5 | 10 | pF | | | | Vst | CVst | | 5 | 10 | pF | | | Input pin current | Vck1 | IVck1 | -100 | -30 | | μΑ | Vck1 = GND | | | Vck2 | IVck2 | -400 | -200 | | μΑ | Vck2 = GND | | | Vst<br>En<br>Clr | IVst,<br>IEn,<br>IClr | -100 | -15 | | μA | Vst, En, Clr = GND | | Current consumption | | IV | | 400 | 1000 | μA | Vckn: Vck1, Vck2 (7.87kHz) | ## 3. Total power consumption of the panel | Item | Symbol | Min. | Тур. | Max. | Unit | |---------------------------------------------|--------|------|------|------|------| | Total power consumption of the panel (NTSC) | PWR | | 45 | 70 | mW | ## 4. COM input resistance | Item | Symbol | Min. | Тур. | Max. | Unit | |----------------------------|--------|------|------|------|------| | COM – Vss input resistance | Rcom | 0.5 | 1 | | МΩ | ## **Electro-optical Characteristics** ## (Ta = 25°C, NTSC mode) | | Item | | Symbol | Measurement method | Min. | Тур. | Max. | Unit | |--------------------|-----------------------|---------|--------------------|--------------------|-------|-------|-------|-----------| | Contrast ratio | | 25°C | CR <sub>25</sub> | 1 1 | 80 | 200 | _ | | | Contrast ratio | | 60°C | CR60 | ' | 80 | 200 | | | | Optical transmitta | Optical transmittance | | Т | 2 | 2.7 | 3.5 | _ | % | | | R | Х | Rx | | 0.560 | 0.630 | 0.670 | | | | | Y | Ry | | 0.300 | 0.345 | 0.390 | | | Chromaticity | G | Х | Gx | 3 | 0.275 | 0.310 | 0.347 | CIE | | B | | Y | Gy | | 0.541 | 0.595 | 0.650 | standards | | | R | Х | Вх | | 0.120 | 0.148 | 0.187 | | | | | Y | Ву | | 0.040 | 0.088 | 0.122 | | | | V90 | 25°C | V90-25 | | 1.1 | 1.6 | 2.2 | - V | | | | 60°C | V90-60 | 4 | 1.0 | 1.3 | 2.1 | | | V – T | V <sub>50</sub> | 25°C | V50-25 | | 1.5 | 2.0 | 2.5 | | | characteristics | V 50 | 60°C | V50-60 | 4 | 1.4 | 1.8 | 2.4 | | | | V <sub>10</sub> | 25°C | V10-25 | | 2.2 | 2.7 | 3.2 | | | | V 10 | 60°C | V10-60 | | 2.1 | 2.5 | 3.1 | | | Half tone color | | R vs. G | V <sub>50</sub> RG | - 5 | _ | -0.10 | -0.25 | V | | reproduction rang | ge | B vs. G | V <sub>50BG</sub> | | _ | 0.10 | 0.45 | V | | | ON time | 0°C | ton0 | | _ | 25 | 100 | | | Response time | ON time | 25°C | ton25 | 6 | _ | 8 | 40 | | | Response time | OFF time | 0°C | toff0 | | _ | 65 | 150 | ms | | OFF time | | 25°C | toff25 | | _ | 20 | 60 | | | Flicker | • | 60°C | F | 7 | _ | _ | -40 | dB | | Image retention t | ime | 60min. | YT60 | 8 | _ | _ | 20 | S | | Optimum Vcom v | oltage | | Vcomopt | 9 | 5.45 | 5.60 | 5.75 | V | #### <Electro-optical Characteristics Measurement> Basic measurement conditions (1) Driving voltage $$HVDD = 13.5V$$ , $VVDD = 13.5V$ $$VVC = 6.0V$$ , $Vcom = 5.6V$ (2) Measurement temperature 25°C unless otherwise specified. (3) Measurement point One point in the center of screen unless otherwise specified. (4) Measurement systems Two types of measurement system are used as shown below. (5) RGB input signal voltage (Vsig) $$Vsig = 6 \pm Vac[V]$$ (Vac: signal amplitude) \* Measurement system I #### 1. Contrast Ratio Contrast Ratio (CR) is given by the following formula (1). $$CR = \frac{L \text{ (White)}}{L \text{ (Black)}} \dots (1)$$ L (White): Surface luminance of the TFT-LCD panel at the RGB signal amplitude VAC = 0.5V. L (Black): Surface luminance of the panel at VAC = 4.5V Both luminosities are measured by System I. #### 2. Optical Transmittance Optical Transmittance (T) is given by the following formula (2). $$T = \frac{L \text{ (White)}}{Luminance of Back Light} \times 100 \text{ [\%] ... (2)}$$ L (White) is the same expression as defined in the "Contrast Ratio" section. #### 3. Chromaticity Chromaticity of the panels are measured by System I. Raster modes of each color are defined by the representations at the input signal amplitude conditions shown in the table below. System I uses Chromaticity of x and y on the CIE standards here. | | | Signal amplitudes (VAC) supplied to each input | | | |--------|---|------------------------------------------------|---------|---------| | | | R input | G input | B input | | Raster | R | 0.5 | 4.5 | 4.5 | | | G | 4.5 | 0.5 | 4.5 | | | В | 4.5 | 4.5 | 0.5 | (Unit: V) #### 4. V-T Characteristics V-T characteristics, the relationship between signal amplitude and the transmittance of the panels, are measured by System II. V90, V50 and V10 correspond to the each voltage which defines 90%, 50% and 10% of transmittance respectively. Half tone color reproduction range of the LCD panels is characterized by the differences between the V-T characteristics of R, G and B. The differences of these V-T characteristics are measured by System II. System II defines signal voltages of each R, G, B raster modes which correspond to 50% of transmittance, V50R, V50G and V50B respectively. V50RG and V50BG, the voltage differences between V50R and V50G, V50B and V50G, are simply given by the following formula (3) and (4) respectively. $$V_{50RG} = V_{50R} - V_{50G} ... (3)$$ $$V_{50BG} = V_{50B} - V_{50G} \dots (4)$$ Vac - Signal amplitude [V] ransmittance [%] #### 6. Response Time Response time ton and toff are defined by the formula (5) and (6) respectively. ton = $$t1 - tON ... (5)$$ toff = $t2 - tOFF ... (6)$ - t1: time which gives 10% transmittance of the panel. - t2: time which gives 90% transmittance of the panel. The relationships between t1, t2, tON and tOFF are shown in the right figure. #### 7. Flicker Flicker (F) is given by the formula (7). DC and AC (NTSC: 30Hz, rms, PAL: 25Hz, rms) components of the panel output signal for gray raster\* mode are measured by a DC voltmeter and a spectrum analyzer in System II. $$F[dB] = 20 \log \left\{ \frac{AC \text{ component}}{DC \text{ component}} \right\} \dots (7)$$ \* R, G, B input signal condition for gray raster mode is given by $Vsig = 6 \pm V_{50} [V]$ where: V<sub>50</sub> is the signal amplitude which gives 50% of transmittance in V-T curve. #### 8. Image Retention Time Image retention time is given by the following procedures: Apply monoscope signal to the LCD panel for 60 minutes and then change monoscope signal\* to gray scale signal (Vsig = $6 \pm \text{Vac}$ (V); Vac = $3 \pm \text{to 4V}$ ) so as to give the maximum image retention. Hold input signal Vac. The time of the residual image to disappear gives the image retention time. \* Monoscope signal conditions: Vsig = $$6 \pm 4.5$$ or $6 \pm 2.0$ [V] (shown in the right figure) Vcom = $5.6$ V Vsig waveform #### 9. Method of Measuring the Optimum Vcom There are two methods of measuring the optimum Vcom using the photoelectric element. #### 9-1. Method of Measuring Flicker In the field invert drive mode, adjust the flicker level of the half tone (Vsig = 1.5 to 2.5V) using the photoelectric element and oscilloscope so that its 30Hz component becomes minimum. The Vcom value at this time is taken to be the optimum Vcom. #### 9-2. Method of Measuring Contrast In the normal 1H invert drive mode, adjust the optical output voltage of the half tone (Vsig = 1.5 to 2.5V) so that it becomes minimum. The Vcom value at this time is taken to be the optimum Vcom. #### **Example of Back Light Spectrum (Reference)** #### **Description of Operation** #### 1. Color Coding Color filters are coded in a delta arrangement. The shaded area is used for the dark border around the display. #### 2. LCD Panel Operations A vertical driver, which consists of vertical shift registers, enable-gates and buffers, applies a selected pulse to every 225 gate lines sequentially in every single horizontal scanning period. A vertical shift register scans the gate lines from the top to bottom of the panel. - The selected pulse is delivered when the enable pin turns to High level. PAL mode images are displayed by controlling the enable and VCK1, VCK2 pins. The enable pin should be High when not in use. - A horizontal driver, which consists of horizontal shift registers, gates and CMOS sample-and-hold circuit, applies selected pulses to every 800 signal electrodes sequentially in a single horizontal scanning period. - Scanning direction of horizontal shift register can be switched with RGT pin. Scanning direction is left to right for RGT pin at High level; and right to left for RGT pin at Low level. (These scanning directions are from a front view.) Normally, set to High level. - Vertical and horizontal drivers address one pixel, and then dot Thin Film Transistors (TFTs; two TFTs for one dot) turn on to apply a video signal to the dot. The same procedures lead to the entire 225 × 800 dots to display a picture in a single vertical scanning period. - Pixels are arranged in a delta pattern, where sets of RGB pixels are positioned with 1.5-dot offset against juxtaposed horizontal line. For this reason, 1.5-dot offset of a horizontal driver output pulse against horizontal synchronized pulse is required to apply a video signal to each dot properly. 1 H reversed displaying mode is required to apply video signal to the panel. - The CLR pin is provided to eliminate the shading effect caused by the coupling of selected pulses. While maintaining the CLR at High level, the VVpp potential drops to approximately 8.5V. This pin should be grounded when not in use. - The video signal must be input with polarity-inverted system in every horizontal cycle. - Timing diagrams of the vertical and the horizontal right-direction scanning (RGT = High level) display cycle are shown below. Hck1 and Hck2 should be exchanged to display the left-direction horizontal scanning (RGT = Low level). This exchange enables the center of the image to be fixed by eliminating offsets. (2) Horizontal display cycle (right-direction scanning) The horizontal display cycle consists of 800/3 = 267 clock pulses because of RGB simultaneous sampling\* <sup>\*</sup> Refer to Description of Operation "3. RGB Simultaneous Sampling" #### 3. RGB Simultaneous Sampling Horizontal driver performs R, G and B signal sampling simultaneously, which requires the phase matching between R, G, B signals to prevent horizontal resolution from deteriorating. The phase matching by an external signal delaying circuit is needed before applying video signal to the LCD panel. Two methods are applied for the delaying procedure: Sample-and-hold and Delay circuit. These two block diagrams are as follows. The LCX009AKB has a right/left inverse function. The following phase relationship diagram indicates the phase setting for the right-direction scanning (RGT = High level). For the left-direction scanning (RGT = Low level), the phase setting should be inverted for B and G signals. #### (1) Sample-and-hold (right-direction scanning) <Phase relationship of delaying sample-and-hold pulses> (right-direction scanning) #### (2) Delay circuit (right-direction scanning) ## **Example of Color Filter Spectrum (Reference)** ## **Color Display System Block Diagram (1)** An example of single-chip display system is shown below. ## Color Display System Block Diagram (2) An example of dual-chip display system is shown below. #### **Notes on Handling** #### (1) Static charge prevention Be sure to take following protective measures. TFT-LCD panels are easily damaged by static charge. - a) Use non-chargeable gloves, or simply use bare hands. - b) Use an earth-band when handling. - c) Do not touch any electrodes of a panel. - d) Wear non-chargeable clothes and conductive shoes. - e) Install conductive mat on the working floor and working table. - f) Keep panels away from any charged materials. - g) Use ionized air to discharge the panels. #### (2) Protection from dust and dirt - a) Operate in clean environment. - b) When delivered, a surface of a panel (Polarizer) is covered by a protective sheet. Peel off the protective sheet carefully not to damage the panel. - c) Do not touch the surface of a panel. The surface is easily scratched. When cleaning, use a clean-room wiper with isopropyl alcohol. Be careful not to leave stain on the surface. - d) Use ionized air to blow off dust at a panel. #### (3) Other handling precautions - a) Do not twist or bend the flexible PC board especially at the connecting region because the board is easily deformed. - b) Do not drop a panel. - c) Do not twist or bend a panel or a panel frame. - d) Keep a panel away from heat source. - e) Do not dampen a panel with water or other solvents. - f) Avoid to store or to use a panel in high temperature or in high humidity, which results in panel damages. #### Package Outline Unit: mm