# 3.5A SWITCHING REGULATOR - 3.5A OUTPUT CURRENT - 5.1V TO 40V OUTPUT VOLTAGE RANGE - 0 TO 90% DUTY CYCLE RANGE - INTERNAL FEED-FORWARD LINE REG. - INTERNAL CURRENT LIMITING - PRECISE 5.1V ± 2% ON CHIP REFERENCE - RESET AND POWER FAIL FUNCTIONS - INPUT/OUTPUT SYNC PIN - UNDER VOLTAGE LOCK OUT WITH HYSTERETIC TURN-ON - PWM LATCH FOR SINGLE PULSE PER PERIOD - VERY HIGH EFFICIENCY - SWITCHING FREQUENCY UP TO 200KHz - THERMAL SHUTDOWN - CONTINUOUS MODE OPERATION #### **DESCRIPTION** The L4974Ais a stepdownmonolithic power switching regulator delivering 3.5A at a voltage variable from 5.1 to 40V. Realized with BCD mixed technology, the device uses a DMOS output transistor to obtain very high efficiency and very fast switching times. Features of #### **MULTIPOWER BCD TECHNOLOGY** the L4974A include reset and power fail for microprocessors, feed forward line regulation, soft start, limiting current and thermal protection. The device is mounted in a Powerdip 16 + 2 + 2 plastic package and requires few external components. Efficient operation at switching frequencies up to 200KHz allows reduction in the size and cost of external filter component. ## **BLOCK DIAGRAM** June 2000 1/22 ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------|------| | V <sub>11</sub> | Input Voltage | 55 | V | | V <sub>11</sub> | Input Operating Voltage | 50 | V | | V <sub>20</sub> | Output DC Voltage Output Peak Voltage at t = 0.1µs f = 200khz | -1<br>-5 | V | | I <sub>20</sub> | Maximum Output Current | Internally Limited | | | VI | Boostrap Voltage<br>Boostrap Operating Voltage | 65<br>V <sub>11</sub> + 15 | V | | V <sub>4</sub> , V <sub>8</sub> | Input Voltage at Pins 4, 12 | 12 | V | | V <sub>3</sub> | Reset Output Voltage | 50 | V | | l <sub>3</sub> | Reset Output Sink Current | 50 | mA | | V <sub>2</sub> , V <sub>7</sub> , V <sub>9</sub> , V <sub>10</sub> | Input Voltage at Pin 2, 7, 9, 10 | 7 | V | | l <sub>2</sub> | Reset Delay Sink Current | 30 | mA | | l <sub>7</sub> | Error Amplifier Output Sink Current | 1 | Α | | l <sub>8</sub> | Soft Start Sink Current | 30 | mA | | P <sub>tot</sub> | Total Power Dissipation at $T_{PINS} \le 90^{\circ}C$<br>at $T_{amb} = 70^{\circ}C$ (No copper area on PCB) | 5<br>1.3 | W | | T <sub>J</sub> , T <sub>stg</sub> | Junction and Storage Temperature | -40 to 150 | °C | ## PIN CONNECTION (top view) #### THERMAL DATA | Symbol | Parameter | | Value | Unit | |------------------------|-------------------------------------|-----|-------|------| | R <sub>th j-pins</sub> | Thermal Resistance Junction-Pins | max | 12 | °C/W | | R <sub>th j-amb</sub> | Thermal Resistance Junction-ambient | max | 60 | °C/W | ## **PIN FUNCTIONS** | N° | Name | Function | |----------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BOOTSTRAP | A $C_{\text{boot}}$ capacitor connected between this terminal and the output allows to drive properly the internal D-MOS transistor. | | 2 | RESET DELAY | A C <sub>d</sub> capacitor connected between this terminal and ground determines the reset signal delay time. | | 3 | RESET OUT | Open Collector Reset/power Fail Signal Output. This output is high when the supply and the output voltages are safe. | | 4 | RESET INPUT | Input of Power Fail Circuit. The threshold is 5.1V. It may be connected via a divider to the input for power fail function. It must be connected to the pin 14 an external $30 \text{K}\Omega$ resistor when power fail signal not required. | | 5, 6<br>15, 16 | GROUND | Common Ground Terminal | | 7 | FREQUENCY<br>COMPENSATION | A series RC network connected between this terminal and ground determines the regulation loop gain characteristics. | | 8 | SOFT START | Soft Start Time Constant. A capacitor is connected between thi sterminal and ground to define the soft start time constant. | | 9 | FEEDBACK INPUT | The Feedback Terminal of the Regulation Loop. The output is connected directly to this terminal for 5.1V operation; It is connected via a divider for higher voltages. | | 10 | SYNC INPUT | Multiple L4974A's are synchronized by connecting pin 10 inputs together or via an external syncr. pulse. | | 11 | SUPPLY VOLTAGE | Unregulated Input Voltage. | | 12, 19 | N.C. | Not Connected. | | 13 | V <sub>ref</sub> | 5.1V V <sub>ref</sub> Device Reference Voltage. | | 14 | V <sub>start</sub> | Internal Start-up Circuit to Drive the Power Stage. | | 17 | OSCILLATOR | $R_{\text{osc}}.$ External resistor connected to ground determines the constant charging current of $C_{\text{osc}}.$ | | 18 | OSCILLATOR | $C_{\text{osc}}$ . External capacitor connected to ground determines (with $R_{\text{osc}}$ ) the switching frequency. | | 20 | OUTPUT | Regulator Output. | #### **CIRCUIT OPERATION** The L4974A is a 3.5A monolithic stepdown switching regulatorworking in continuous mode realized in the new BCD Technology. This technology allows the integration of isolated vertical DMOS power transistors plus mixed CMOS/Bipolar transistors. The device can deliver 3.5A at an output voltage adjustable from 5.1V to 40V and contains diagnostic and control functions that make it particularly suitable for microprocessor based systems. #### **BLOCK DIAGRAM** The block diagram shows the DMOS power transistors and the PWM control loop. Integrated functions include a reference voltage trimmed to $5.1V\pm2\%$ , soft start, undervoltagelockout, oscillator with feedforward control, pulse by pulse current limit, thermal shutdown and finally the reset and power fail circuit. The reset and power fail circuit provides an output signal for a microprocessor indicating the status of the system. Device turn on is around 11V with a typical 1V hysterysis, this threshold porvides a correct voltage for the driving stage of the DMOS gate and the hysterysis prevents instabilities. An external bootstrap capacitor charge to 12V by an internal voltage reference is needed to provide correct gate drive to the power DMOS. The driving circuit is able to source and sink peak currents of around 0.5A to the gate of the DMOS transistor. A typical switching time of the current in the DMOS transistor is 50ns. Due to the fast commutation switching frequencies up to 200kHz are possible. The PWM control loop consists of a sawtooth oscillator, error amplifier, comparator, latch and the output stage. An error signal is produced by comparing theoutput voltage with the precise $5.1V\pm2\%$ on chip reference. This error signal is then compared with the sawtooth oscillator in order to generate frixed frequency pulse width modulated drive for the output stage. A PWM latch is included to eliminate multiple pulsing within a period even in noisy environments. The gain and stability of the loop can be adjusted by an external RC network connected to the output of the error amplifier. A voltage feedforward control has been added to the oscillator, this maintains superior line regulation over a wide input voltage range. Closing the loop directly gives an output voltage of 5.1V, higher voltages are obtained by inserting a voltage divider. At turn on, output overcurrents are prevented by the soft start function (fig. 2). The error amplifier is initially clamped by an external capacitor, Css, and allowed to rise linearly under the charge of an internal constant current source. Output overload protection is provided by a current limit circuit. The load current is sensed by a internal metal resistor connected to a comparator. When the load current exceeds a preset threshold, the output of the comparator sets a flip flop which turns off the power DMOS. The next clock pulse, from an internal 40kHz oscillator, will reset the flip flop and the power DMOS will again conduct. This current protection method, ensures a constant current output when the system is overloaded or short circuited and limits the switching frequency, in this condition, to 40kHz. The Reset and Power fail circuit (fig. 4), generates an output signal when the supply voltage exceeds a threshold programmed by an external voltage divider. The reset signal, is generated with a delay time programmed by a external capacitor on the delay pin. When the supply voltage falls below the threshold or the output voltage goes below 5V, the reset output goes low immediately. The reset output is an open drain. Fig. 4A shows the case when the supply voltage is higher than the threshold, but the output voltage is not yet 5V. Fig. 4B shows the case when the output is 5.1V, but the supply voltage is not yet higher than the fixed threshold. The thermal protection disables circuit operation when the junction temperature reaches about 150°C and has a hysterysis to prevent unstable conditions. Figure 1: Feedforward Waveform. Figure 2 : Soft Start Function. Figure 3: Limiting Current Function. Figure 4: Reset and Power Fail Functions. Α В **ELECTRICAL CHARACTERISTICS** (refer to the test circuit, $T_J = 25$ °C, $V_i = 35$ V, $R_4 = 30$ K $\Omega$ , $C_9 = 2.7$ nF, $f_{SW} = 100$ KHz typ, unless otherwise specified) ## DYNAMIC CHARACTERISTICS | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | Fig. | |-------------------|-------------------------------------------------|----------------------------------------------------------------|------|--------------|------------|--------|------| | Vi | Input Volt. Range (pin 11) | $V_o = V_{ref} \text{ to } 40V$<br>$I_o = 3.5A (*)$ | 15 | | 50 | V | 5 | | Vo | Output Voltage | $V_i = 15V \text{ to } 50V$<br>$I_o = 2A; V_o = V_{ref}$ | 5 | 5.1 | 5.2 | V | 5 | | $\Delta V_{o}$ | Line Regulation | $V_I = 15V \text{ to } 50V$<br>$I_o = 1A; V_o = V_{ref}$ | | 12 | 30 | mV | | | $\Delta V_{o}$ | Load Regulation | $Vo = V_{ref} I_o = 1A to 3.5A$ | | 8 | 25 | mV | | | | | $I_0 = 2A \text{ to } 3A$ | | 4 | 10 | mV | | | $V_d$ | Dropout Voltage between Pin 11 and 20 | $I_0 = 2A$<br>$I_0 = 3.5A$ | | 0.25<br>0.45 | 0.4<br>0.7 | V | | | l <sub>20L</sub> | Max Limiting Current | $V_i = 15V \text{ to } 50V$<br>$V_o = V_{ref} \text{ to } 40V$ | 4 | 4.75 | 5.5 | А | | | η | Efficiency | $I_o = 3.5A, f = 100KHz$<br>$V_o = V_{ref}$<br>$V_o = 12V$ | 80 | 85<br>90 | | %<br>% | | | SVR | Supply Voltage Ripple<br>Rejection | $V_i = 2VRMS; I_o = 5A$<br>$f = 100Hz; V_o = V_{ref}$ | 56 | 60 | | dB | 5 | | f | Switching Frequency | | 90 | 100 | 110 | KHz | 5 | | Δf/ΔVi | Voltage Stability of<br>Switching<br>Frequency | $V_i = 15V \text{ to } 45V$ | | 2 | 6 | % | 5 | | ∆f/T <sub>j</sub> | Temperature Stability of<br>Switching Frequency | $T_j = 0 \text{ to } 125^{\circ}\text{C}$ | | 1 | | % | 5 | | f <sub>max</sub> | Maximum Operating Switching Frequency | $V_o = V_{ref} R_4 = 15K\Omega$<br>$I_o = 3.5A C_9 = 2.2nF$ | 200 | | | KHz | 5 | <sup>(\*)</sup> Pulse testing with a low duty cycle # V<sub>ref</sub> SECTION (pin 13) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |----------------------------------|---------------------------------------------------|-----------------------------|------|------|------|-------|------| | V <sub>13</sub> | Reference Voltage | | 5 | 5.1 | 5.2 | V | 7 | | $\Delta V_{13}$ | Line Regulation | V <sub>i</sub> = 15V to 50V | | 10 | 25 | mV | 7 | | $\Delta V_{13}$ | Load Regulation | I <sub>13</sub> = 0 to 1mA | | 20 | 40 | mV | 7 | | $\frac{\Delta V_{13}}{\Delta T}$ | Average Temperature Coefficient Reference Voltage | $T_j = 0$ °C to 125°C | | 0.4 | | mV/°C | 7 | | I <sub>13 short</sub> | Short Circuit Current Limit | V <sub>13</sub> = 0 | | 70 | | mA | 7 | # VSTART SECTION (pin 15) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |-----------------------|-----------------------------|----------------------------|------|------|------|------|------| | V <sub>14</sub> | Reference Voltage | | 11.4 | 12 | 12.6 | V | 7 | | $\Delta V_{14}$ | Line Regulation | V <sub>i</sub> = 15 to 50V | | 0.6 | 1.4 | V | 7 | | $\Delta V_{14}$ | Load Regulation | I <sub>14</sub> = 0 to 1mA | | 50 | 200 | mV | 7 | | I <sub>14 short</sub> | Short Circuit Current Limit | V <sub>15</sub> = 0V | | 80 | | mA | 7 | # **ELECTRICAL CHARACTERISTICS** (continued) # DC CHARACTERISTICS | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |----------------------|--------------------------|------------------------------------|------|------|------|------|------| | V <sub>11on</sub> | Turn-on Threshold | | 10 | 11 | 12 | V | 7A | | V <sub>11 Hyst</sub> | Turn-off Hysteresys | | | 1 | | V | 7A | | I <sub>11Q</sub> | Quiescent Current | $V_8 = 0$ ; $S1 = D$ | | 13 | 19 | mA | 7A | | I <sub>110Q</sub> | Operating Supply Current | V <sub>8</sub> = 0; S1 = B; S2 = B | | 16 | 23 | mA | 7A | | I <sub>20L</sub> | Out Leak Current | $V_i = 55V$ ; $S3 = A$ ; $V_8 = 0$ | | | 2 | mA | 7A | # SOFT START (pin 8) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |----------------|---------------------------|----------------------------------------------------------------------------------------------|------|------|----------|------|----------| | l <sub>8</sub> | Soft Start Source Current | $V_8 = 3V; V_9 = 0V$ | 80 | 115 | 150 | μΑ | 7B | | V <sub>8</sub> | Output Saturation Voltage | $I_8 = 20 \text{mA}; V_{11} = 10 \text{V}$<br>$I_8 = 200 \mu \text{A}; V_{11} = 10 \text{V}$ | | | 1<br>0.7 | V | 7B<br>7B | ## ERROR AMPLIFIER | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |------------------|--------------------------|-------------------------------------------|------|------|------|------|------| | V <sub>7H</sub> | High Level Out Voltage | $I_7 = -100\mu A; S1 = C$<br>$V_9 = 4.7V$ | 6 | | | V | 7C | | V <sub>7</sub> L | Low Level Out Voltage | $I_7 = 100\mu A; S1 = C$<br>$V_9 = 5.3V;$ | | | 1.2 | V | 7C | | I <sub>7H</sub> | Source Output Current | $V_7 = 1V; V_7 = 4.7V$ | 100 | 150 | | μΑ | 7C | | -I <sub>7L</sub> | Sink Output Current | $V_7 = 6V; V_9 = 5.3V$ | 100 | 150 | | μΑ | 7C | | l <sub>9</sub> | Input Bias Current | S1 = B; $R_S = 10K\Omega$ | | 0.4 | 3 | μΑ | 7C | | G <sub>V</sub> | DC Open Loop Gain | S1 = A; $R_S = 10Ω$ | 60 | | | dB | 7C | | SVR | Supply Voltage Rejection | 15 < V <sub>i</sub> < 50V | 60 | 80 | | dB | 7C | | Vos | Input Offset Voltage | $R_S = 50\Omega$ S1 = A | | 2 | 10 | mV | 7C | # RAMP GENERATOR (pin 18) | Symbol | Parameter | Test Condition | | Min. | Тур. | Max. | Unit | Fig. | |-----------------|-------------------|---------------------------------|----------------------|------|------|------|------|------| | V <sub>18</sub> | Ramp Valley | S1 = B; S2 = B | | 1.2 | 1.5 | | V | 7A | | V <sub>18</sub> | Ramp Peak | S1 = B | V <sub>i</sub> = 15V | | 2.5 | | V | 7A | | | | S2 = B | $V_i = 45V$ | | 5.5 | | V | 7A | | I <sub>18</sub> | Min. Ramp Current | S1 = A; I <sub>17</sub> = 100μA | | | 270 | 300 | μΑ | 7A | | I <sub>18</sub> | Max. Ramp Current | S1 = A; I <sub>17</sub> = 1 | mA | 2.4 | 2.7 | | mA | 7A | # SYNC FUNCTION (pin 10) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Fig. | |-------------------|------------------------------------------|-----------------------------------------------------------------|------|------|------|----------|------| | V <sub>10</sub> | Low Input Voltage | $V_i = 15V \text{ to } 50V; V_8 = 0;$<br>S1 = B; S2 = B; S4 = B | -0.3 | | 0.9 | <b>V</b> | 7A | | V <sub>10</sub> | High Input voltage | V <sub>8</sub> = 0;<br>S1 = B; S2 = B; S4 = B | 2.5 | | 5.5 | > | 7A | | +I <sub>10L</sub> | SyncInput Current with Low Input Voltage | $V_{10} = V_{18} = 0.9V$ ; $S4 = B$ ; $S1 = B$ ; $S2 = B$ | | | 0.4 | mA | 7A | | +I <sub>10H</sub> | Input Current with High Input Voltage | V <sub>10</sub> = 2.5V | | | 1.5 | mA | 7A | | V <sub>10</sub> | Output Amplitude | | 4 | 5 | | V | _ | | t <sub>VV</sub> | Output Pulse Width | $V_{thr} = 2.5V$ | 0.3 | 0.5 | 0.8 | μs | _ | ## **ELECTRICAL CHARACTERISTICS** (continued) RESET AND POWER FAIL FUNCTIONS | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | Fig. | |------------------|------------------------------------|-------------------------------------------------|--------------------------|--------------------------|--------------------------|---------|------| | V <sub>9R</sub> | Rising Thereshold Voltage (pin 9) | $V_i = 15 \text{ to } 50V$<br>$V_4 = 5.3V$ | V <sub>ref</sub><br>-130 | V <sub>ref</sub><br>-100 | V <sub>ref</sub><br>-80 | V<br>mV | 7D | | V <sub>9F</sub> | Falling Thereshold Voltage (pin 9) | Vi = 15 to 50V<br>V <sub>4</sub> = 5.3V | 4.77 | Vref<br>-200 | V <sub>ref</sub><br>-160 | V<br>mV | 7D | | V <sub>2H</sub> | Delay High Threshold Volt. | Vi = 15 to 50V<br>$V_4 = 5.3V$ $V_9 = V_{13}$ | 4.95 | 5.1 | 5.25 | V | 7D | | V <sub>2</sub> L | Delay Low Threshold Volt. | Vi = 15 to 50V<br>$V_4 = 4.7V$ $V_9 = V_{13}$ | 1 | 1.1 | 1.2 | V | 7D | | I <sub>2SO</sub> | Delay Source Current | $V_4 = 5.3V; V_2 = 3V$ | 30 | 60 | 80 | μΑ | 7D | | I <sub>2SI</sub> | Delay Source Sink Current | $V_4 = 4.7V$ ; $V_2 = 3V$ | 10 | | | mA | 7D | | V <sub>3S</sub> | Output Saturation Voltage | $I_3 = 15 \text{mA}; S1 = B V_4 = 4.7 \text{V}$ | | | 0.4 | V | 7D | | l <sub>3</sub> | Output Leak Current | V3 = 50V; S1 = A | | | 100 | μΑ | 7D | | $V_{4R}$ | Rising Threshold Voltage | V9 = V <sub>13</sub> | 4.955 | 5.1 | 5.25 | V | 7D | | $V_{4H}$ | Hysteresis | | 0.4 | 0.5 | 0.6 | V | 7D | | l <sub>4</sub> | Input Bias Current | | · | 1 | 3 | μΑ | 7D | Figure 5: Test and Evaluation Board Circuit. TYPICAL PERFORMANCES (using evaluation board): n=83% (V $_{i}=35V$ ; V $_{o}=VREF$ ; I $_{o}=3.5A$ ; $f_{sw}=100KHz)$ $V_0$ RIPPLE = 30mV (at 1A) Line regulation = 12mV ( $V_i = 15 to 50V$ ) Load regulation = $8mV (I_0 = 1 \text{ to } 3.5A)$ for component values Refer to the fig. 5 (Part list). Figure 6a: Component Layout of fig.5 (1:1 scale). Evaluation Board Available ### **PART LIST** $R_1 = 30 \text{K}\Omega$ $R_2 = 10 K\Omega$ $R_3 = 15K\Omega$ $R_4 = 30K\Omega$ $R_5 = 22\Omega$ $R_6 = 4.7 K\Omega$ $R_7$ = see table A $R_8 = OPTION$ $R_9 = 4.7 \text{K}\Omega$ \* $C_1 = C_2 = 1000 \mu F 63 V EYF (ROE)$ $C_3 = C_4 = C_5 = C_6 = 2.2 \mu F 50 V$ $C_7 = 390pF Film$ $C_8 = 22nF MKT 1837 (ERO)$ $C_9 = 2.7 \text{nF KP } 1830 \text{ (ERO)}$ $C_{10} = 0.33 \mu F \text{ Film}$ $C_{11} = 1nF$ \*\* $C_{12} = C_{13} = C_{14} = 100 \mu F 40 V EKR (ROE)$ $C_{15}=1\mu F \ Film$ D1 = SB 560 (OR EQUIVALENT) $L1 = 150 \mu H$ core 58310 MAGNETICS 45 TURNS 0.91mm (AWG 19) COGEMA 949181 Table A | $V_0$ | R <sub>9</sub> | <b>R</b> <sub>7</sub> | |-------|----------------|-----------------------| | 12V | 4.7kΩ | 6.2kW | | 15V | 4.7kΩ | 9.1kΩ | | 18V | 4.7kΩ | 12Ω | | 24V | 4.7kΩ | 18Ω | Table B SUGGESTED BOOSTRAP CAPACITORS | Operating Frequency | Boostrap Cap.c10 | | | |---------------------|------------------|--|--| | f = 20KHz | ≥680nF | | | | f = 50KHz | ≥470nF | | | | f = 100KHz | ≥330nF | | | | f = 200KHz | ≥220nF | | | | f = 500KHz | ≥100nF | | | <sup>\* 2</sup> capacitors in parallel to increase input RMS current capability. \* \* 3 capacitors in parallel to reduce total output ESR. Figure 7 : DC Test Circuits. Figure 7A. Figure 7B. Figure 7C. Figure 7D. Figure 8: Quiescent Drain Current vs. Supply Voltage (0% duty cycle - see fig. 7A). Figure 9 : Quiescent Drain Current vs. Junction Temperature (0% duty cycle). Figure 10: Quiescent Drain Current vs. Duty Cycle Figure 12: Reference Voltage (pin 13) vs. Junction Temperature (see fig. 7). **Figure 14 :** Reference Voltage (pin 14) vs. Junction Temperature (see fig. 7). **Figure 11 :** Reference Voltage (pin 13) vs. Vi (see fig. 7). Figure 13: Reference Voltage (pin 14) vs. Vi (see fig. 7). **Figure 15 :** Reference Voltage 5.1V (pin 13) Supply Voltage Ripple Rejection vs. Fre- **Figure 16 :** Switching Frequency vs. Input Voltage (see fig. 5). **Figure 18 :** Switching Frequency vs. R4 (see fig.5). **Figure 20 :** Supply Voltage Ripple Rejection vs. Frequency (see fig. 5). **Figure 17 :** Switching Frequency vs. Junction Temperature (see fig. 5). Figure 19: Maximum Duty Cycle vs. Frequency. Figure 21: Efficiency vs. Output Voltage. Figure 22: Line Transient Response (see fig. 5). Figure 24: Dropout Voltage between Pin 11 and Pin 20 vs. Current at Pin 20. **Figure 26 :** Power Dissipation (device only) vs. Input Voltage. Figure 23: Load Transient Response (see fig. 5). Figure 25 : .Dropout Voltage between Pin 11 and Pin 20 vs. Junction Temperature. **Figure 27 :** Power Dissipation (device only) vs. Input Voltage. **Figure 28 :** Power Dissipation (device only) vs. Output Voltage. **Figure 30 :** Power Dissipation (device only) vs. Output Current. Figure 32: Efficiency vs. Output Current. **Figure 29 :** Power Dissipation (device only) vs. Output Voltage. Figure 31 : Power Dissipation (device only) vs. Output Current. Figure 33: Test PCB Thermal Characteristic. Figure 34: Junction to Ambient Thermal Resistance vs. Area on Board Heatsink (DIP 16+2+2) **Figure 36:** Open Loop Frequency and Phase of Error Amplifier (see fig. 7C). **Figure 35:** Maximum Allowable Power Dissipation vs. Ambient Temperature (Powerdip) N91L4974-13A GND Figure 37: 3.5A – 5.1V Low Cost Application Circuit. N Ø GND CORE 77310-A7 MAGNETICS KOOL No 56 TURNS diam 0.71mm (AUG 22) Figure 39: L4974A's Sync. Example. Figure 40: 1A/24V Multiple Supply. Note the synchronization between the L4974A and L4962 | DIM. | mm | | inch | | | | |------|------|-------|-------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | a1 | 0.51 | | | 0.020 | | | | В | 0.85 | | 1.40 | 0.033 | | 0.055 | | b | | 0.50 | | | 0.020 | | | b1 | 0.38 | | 0.50 | 0.015 | | 0.020 | | D | | | 24.80 | | | 0.976 | | E | | 8.80 | | | 0.346 | | | е | | 2.54 | | | 0.100 | | | e3 | | 22.86 | | | 0.900 | | | F | | | 7.10 | | | 0.280 | | ı | | | 5.10 | | | 0.201 | | L | | 3.30 | | | 0.130 | | | Z | | | 1.27 | | | 0.050 | # OUTLINE AND MECHANICAL DATA Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics – Printed in Italy – All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com