



ISO1176T SLLSE28G – OCTOBER 2010–REVISED OCTOBER 2015

Reference

Design

# ISO1176T Isolated Profibus RS-485 Transceiver with Integrated Transformer Driver

Technical

Documents

Sample &

Buv

### 1 Features

- Meets or Exceeds the Requirements of EN 50170 and TIA/EIA-485-A
- Signaling Rates up to 40 Mbps
- Easy Isolated Power Design with Integrated Transformer Driver
- Typical Efficiency > 60% (I<sub>LOAD</sub> = 100 mA) see SLUU471
- Differential Output exceeds 2.1 V (54-Ω Load)
- Low Bus Capacitance 10 pF (Maximum)
- Fail-safe Receiver for Bus Open, Short, or Idle
- 50-kV/µs Typical Transient Immunity
- · Safety and Regulatory Approvals
  - 4242 V<sub>PK</sub> Basic Insulation per DIN V VDE V 0884-10 and DIN EN 61010-1
  - 2500 V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 61010-1 Standards
- •

## 2 Applications

- Profibus<sup>®</sup>
- Factory Automation
- Networked Sensors
- Motor/motion Control
- HVAC and Building Automation Networks
- Networked Security Stations

## 3 Description

The ISO1176T is an isolated differential line transceiver with integrated oscillator outputs that provide the primary voltage for an isolation transformer. The device is ideal for long transmission lines because the ground loop is broken to allow the device to operate with a much larger common-mode voltage range.

The symmetrical isolation barrier of each device is tested to provide  $4242V_{PK}$  of isolation per VDE for 60 seconds between the line transceiver and the logic-level interface.

The galvanically isolated differential bus transceiver is an integrated circuit designed for bi-directional data communication on multipoint bus-transmission lines. The transceiver combines a galvanically isolated differential line driver and differential input line receiver. The driver has an active-high enable with isolated enable-state output on the ISODE pin (pin 10) to facilitate direction control. The driver differential outputs and the receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC2} = 0$ .

Support &

Community

.....

Tools &

Software

Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or near-by sensitive circuitry if they are of sufficient magnitude and duration. The ISO1176T can significantly reduce the risk of data corruption and damage to expensive control circuits.

The device is characterized for operation over the ambient temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| ISO1176T    | SOIC (16) | 10.30 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Typical Application**



STRUMENTS www.ti.com

Page

XAS

## **Table of Contents**

| 1 | Feat  | ures 1                                     |
|---|-------|--------------------------------------------|
| 2 | App   | lications 1                                |
| 3 | Dese  | cription 1                                 |
| 4 | Revi  | sion History 2                             |
| 5 | Pin ( | Configuration and Functions 4              |
| 6 |       | cifications 4                              |
|   | 6.1   | Absolute Maximum Ratings 4                 |
|   | 6.2   | ESD Ratings 5                              |
|   | 6.3   | Recommended Operating Conditions 5         |
|   | 6.4   | Thermal Information 5                      |
|   | 6.5   | Electrical Characteristics: Power Rating 5 |
|   | 6.6   | Electrical Characteristics: ISODE-Pin 6    |
|   | 6.7   | Electrical Characteristics: RS-485 Driver  |
|   | 6.8   | Electrical Characteristics: Receiver 7     |
|   | 6.9   | Supply Current 7                           |
|   | 6.10  | Transformer Driver Characteristics 8       |
|   | 6.11  | Switching Characteristics: RS-485 Driver 9 |
|   | 6.12  | Switching Characteristics: Receiver9       |
|   | 6.13  | Typical Characteristics 10                 |
| 7 | Para  | meter Measurement Information 12           |

| 8  | Deta | iled Description                  | 17 |
|----|------|-----------------------------------|----|
|    | 8.1  | Overview                          | 17 |
|    | 8.2  | Functional Block Diagram          |    |
|    | 8.3  | Feature Description               | 18 |
|    | 8.4  | Device Functional Modes           | 20 |
| 9  | App  | lication and Implementation       | 23 |
|    | 9.1  | Application Information           | 23 |
|    | 9.2  | Typical Application               | 23 |
| 10 | Pow  | ver Supply Recommendations        | 26 |
| 11 | Lay  | out                               | 26 |
|    |      | Layout Guidelines                 |    |
|    | 11.2 | Layout Example                    | 27 |
| 12 |      | ice and Documentation Support     |    |
|    | 12.1 | Documentation Support             | 28 |
|    | 12.2 | Community Resources               | 28 |
|    | 12.3 | Trademarks                        | 28 |
|    | 12.4 | Electrostatic Discharge Caution   | 28 |
|    | 12.5 | Glossary                          | 28 |
| 13 | Мес  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            | 28 |
|    |      |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (October 2012) to Revision G

| <ul> <li>Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section<br/>Modes, Application and Implementation section, Power Supply Recommendations section, La<br/>and Documentation Support section, and Mechanical, Packaging, and Orderable Information</li> <li>VDE standard changed to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12</li> <li>Added Maximum Device Power Dissipation to Power Rating Table</li></ul> | a <i>yout</i> section, <i>Device</i><br>section1<br>1 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Changes from Revision E (August 2011) to Revision F                                                                                                                                                                                                                                                                                                                                                                                                         | Page                                                  |
| Changed From "ISO1176T Reference Design SLLU471" To: "ISO1176T Reference Design S                                                                                                                                                                                                                                                                                                                                                                           | LUU471" 28                                            |
| Changes from Revision D (May 2011) to Revision E                                                                                                                                                                                                                                                                                                                                                                                                            | Page                                                  |
| <ul> <li>Deleted the MIN and MAX values for t<sub>r_D</sub>, t<sub>f_D</sub> and t<sub>BBM</sub> specifications in the Transformer Drive</li> <li>Changed test conditions from 1.9 V to 2.4 V, and changed TYP value from 230 to 350 for f<sub>St</sub> s<br/>Transformer Driver Characteristics table.</li> </ul>                                                                                                                                          | specification in the                                  |
| Changes from Revision C (February 2011) to Revision D                                                                                                                                                                                                                                                                                                                                                                                                       | Page                                                  |
| Added Figure 33                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |
| Moved the Pin Description closer to the Pin drawing                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                                     |



| C  | nanges from Revision B (December 2010) to Revision C                                                                                                                                        | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted R <sub>OFF</sub> from the TRANSFORMER DRIVER CHARACTERISTICS table                                                                                                                  |      |
| •  | Added a Typ value of 23ns to Prop delay time for V <sub>CC1</sub> = 5V in the RS-485 DRIVER SWITCHING CHARACTERISTIC table                                                                  | 9    |
| •  | Added a Typ value of 25ns to Prop delay time for $V_{CC1}$ = 3.3V in the RS-485 DRIVER SWITCHING CHARACTERISTIC table                                                                       | 9    |
| •  | Changed $\theta_{JA}$ = 212°C/W To: $\theta_{JA}$ = 76°C/W, Changed the I <sub>S</sub> Max value From: 128mA To: 347mA, and changed paragraph two in the IEC SAFETY LIMITING VALUES section | 19   |
| •  | Changed Figure 29                                                                                                                                                                           | 19   |
| CI | nanges from Revision A (December 2010) to Revision B                                                                                                                                        | Page |
| •  | Changed the Steady-state short-circuit output current - Test Conditions and values                                                                                                          | 6    |
| •  | Changed the Oscillator frequency values                                                                                                                                                     | 8    |
| •  | Changed the D1, D2 output rise time values                                                                                                                                                  | 8    |
|    |                                                                                                                                                                                             |      |
| CI | nanges from Revision initial (October 2010) to Revision A                                                                                                                                   | Page |
| •  | Updated transformer driver characteristics                                                                                                                                                  | 8    |

| _ |                                            | 13 |
|---|--------------------------------------------|----|
| • | Added Thermal Table data                   | 10 |
| • | Updated transformer driver characteristics | 8  |

TEXAS INSTRUMENTS

www.ti.com

## 5 Pin Configuration and Functions

| DW Package<br>16-Pin SOIC<br>Top View |     |                       |  |  |  |
|---------------------------------------|-----|-----------------------|--|--|--|
| D1 🛙                                  | 1 ● | 16 🖽 V <sub>CC2</sub> |  |  |  |
| D2 🛛                                  | 2   | 15 🗖 GND2             |  |  |  |
| GND1                                  | 3   | 14 🗖 GND2             |  |  |  |
| V <sub>CC1</sub> 0                    |     | 13 🖽 B                |  |  |  |
| R                                     | 5   | 12 🗖 A                |  |  |  |
| RE                                    | 6   | 11 🗖 GND2             |  |  |  |
| DE                                    | 7   | 10 🔟 ISODE            |  |  |  |
| DD                                    | 8   | 9 🗖 GND2              |  |  |  |

\_...\_ .

#### **Pin Functions**

| F                | PIN KO        |     | DESCRIPTION                                              |  |
|------------------|---------------|-----|----------------------------------------------------------|--|
| NAME             | NO.           | I/O | DESCRIPTION                                              |  |
| A                | 12            | I/O | Non-inverting Driver Output / Receiver Input             |  |
| В                | 13            | I/O | Inverting Driver Output / Receiver Input                 |  |
| D                | 8             | I   | Driver Input                                             |  |
| D1               | 1             | 0   | Transformer Driver Terminal 1, Open Drain Output         |  |
| D2               | 2             | 0   | ransformer Driver Terminal 2, Open Drain Output          |  |
| DE               | 7             | I   | iver Enable Input                                        |  |
| GND1             | 3             | —   | ogic-side Ground                                         |  |
| GND2             | 9, 11, 14, 15 | —   | us-side Ground. All pins are internally connected.       |  |
| ISODE            | 10            | 0   | Bus-side Driver Enable Output Status                     |  |
| R                | 5             | 0   | Receiver Output                                          |  |
| RE               | 6             | I   | Receiver Enable Input. This pin has complementary logic. |  |
| V <sub>CC1</sub> | 4             | _   | Logic-side Power Supply                                  |  |
| V <sub>CC2</sub> | 16            |     | Bus-side Power Supply                                    |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1)

|                                                                                         |                                       | MIN  | MAX | UNIT |
|-----------------------------------------------------------------------------------------|---------------------------------------|------|-----|------|
| $V_{CC1}, V_{CC2}$                                                                      | Input supply voltage <sup>(2)</sup>   | -0.5 | 7   | V    |
| V                                                                                       | Voltage at any bus I/O terminal       | -9   | 14  | V    |
| V <sub>O</sub><br>V <sub>I</sub><br>I <sub>O</sub><br>I <sub>D1</sub> , I <sub>D2</sub> | Voltage at D1, D2                     |      | 14  | V    |
| VI                                                                                      | Voltage input at D, DE or RE terminal | -0.5 | 7   | V    |
| Ι <sub>Ο</sub>                                                                          | Receiver output current               | -10  | 10  | mA   |
| $I_{D1,}$ $I_{D2}$                                                                      | Transformer Driver Output Current     |      | 450 | mA   |
| $T_{\rm J}$                                                                             | Maximum junction temperature          |      | 170 | °C   |
| T <sub>STG</sub>                                                                        | Storage temperature                   | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values except differential I/O bus voltages are with respect to the referenced network ground terminal and are peak voltage values.



## 6.2 ESD Ratings

|                    |                            |                                                                                        |                           | VALUE           | UNIT |
|--------------------|----------------------------|----------------------------------------------------------------------------------------|---------------------------|-----------------|------|
|                    |                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-<br>001 <sup>(1)</sup> Bus pins to GND2 | Bus pins to GND1          | ±6000           |      |
|                    |                            |                                                                                        | Bus pins to GND2          | ±10000          |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge |                                                                                        | All pins                  | ±4000           | V    |
|                    | aloonargo                  | Charged-device model (CDM), per JEDEC specification J                                  | ESD22-C101 <sup>(2)</sup> | ±1500           |      |
|                    |                            | Machine model (MM), ANSI/ESDS5.2-1996                                                  |                           | ±10000<br>±4000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                             |                     | MIN                  | NOM MAX              | UNIT |
|---------------------|---------------------------------------------|---------------------|----------------------|----------------------|------|
| V                   | Logic side supply voltage, $V_{CC1}$ (with  | respect to GND1)    | 3                    | 5.5                  | V    |
| V <sub>CC</sub>     | Bus side supply voltage, $V_{CC2}$ (with re | espect to GND2)     | 4.75                 | 5.25                 | v    |
| V <sub>CM</sub>     | Voltage at either bus I/O terminal          | А, В                | -7                   | 12                   | V    |
| V                   | Lligh lovel input veltage                   | RE                  | 2                    | V <sub>CC1</sub>     | V    |
| VIH                 | High-level input voltage                    | D, DE               | 0.7 V <sub>CC1</sub> |                      | v    |
|                     |                                             | RE                  | 0                    | 0.8                  | V    |
| VIL                 | Low-level input voltage                     | D, DE               |                      | 0.3 V <sub>CC1</sub> | V    |
| V <sub>ID</sub>     | Differential input voltage                  | A with respect to B | -12                  | 12                   | V    |
|                     | Output Current                              | RS-485 driver       | -70                  | 70                   |      |
| I <sub>O</sub>      | Output Current                              | Receiver            | -8                   | 8                    | mA   |
| T <sub>A</sub>      | Ambient temperature                         |                     | -40                  | 85                   | °C   |
| TJ                  | Operating junction temperature              |                     |                      | 150                  | °C   |
| 1 / t <sub>UI</sub> | Signaling Rate                              |                     |                      | 40                   | Mbps |

### 6.4 Thermal Information

|                       |                                              | ISO1176T  |      |  |
|-----------------------|----------------------------------------------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | UNIT |  |
|                       |                                              | 16 PINS   |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 76        | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 37.9      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44.6      | °C/W |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 12.1      | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 37.9      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics: Power Rating

#### over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER | TEST CONDITIONS                                                                                                                    | VALUE | UNIT |
|------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| P <sub>D</sub> N |           | $V_{CC1}$ = 5.5 V, $V_{CC2}$ = 5.25 V, $T_J$ = 150°C, $C_L$ = 50 pf, $R_L$ = 54 $\Omega$ Input a 20 MHz 50% duty cycle square wave | 719   | mW   |

## 6.6 Electrical Characteristics: ISODE-Pin

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS        | MIN                    | TYP | MAX | UNIT |
|-----------------|---------------------------|------------------------|------------------------|-----|-----|------|
| V               | High lovel output voltage | I <sub>OH</sub> = -8mA | $V_{CC2} - 0.8$        | 4.6 |     | V    |
| V <sub>OH</sub> | High-level output voltage | $I_{OH} = -20\mu A$    | V <sub>CC2</sub> – 0.1 | 5   |     | v    |
| V               |                           | I <sub>OL</sub> = 8mA  |                        | 0.2 | 0.4 | N/   |
| V <sub>OL</sub> | Low-level output voltage  | $I_{OL} = 20\mu A$     |                        | 0   | 0.1 | v    |

## 6.7 Electrical Characteristics: RS-485 Driver

over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                               | TE                                    | ST CONDITIONS                             | MIN        | TYP                     | MAX       | UNIT                |
|-----------------------|-------------------------------------------------------------------------|---------------------------------------|-------------------------------------------|------------|-------------------------|-----------|---------------------|
| V <sub>OD</sub>       | Open-circuit differential output voltage                                | V <sub>A</sub> – V <sub>B</sub>  , Se | e Figure 9                                | 1.5        |                         | $V_{CC2}$ | V                   |
|                       | Charachy state differential extent values                               | See Figure 1                          | See Figure 10 and Figure 14               |            |                         |           |                     |
| V <sub>OD(SS)</sub>   | Steady-state differential output voltage magnitude                      |                                       | 1, Common-mode loading<br>m −7 V to +12 V | 2.1        |                         |           | V                   |
| $ \Delta V_{OD(SS)} $ | Change in steady-state differential output voltage between logic states | See Figure 1                          | 2 and Figure 13, $R_L = 54 \Omega$        | -0.2       |                         | 0.2       | V                   |
| V <sub>OC(SS)</sub>   | Steady-state common-mode output voltage                                 | See Figure 1                          | 2 and Figure 13, $R_L = 54 \Omega$        | 2          |                         | 3         |                     |
| $\Delta V_{OC(SS)}$   | Change in steady-state common-mode<br>output voltage                    | See Figure 1                          | 2 and Figure 13, $R_L = 54 \Omega$        | -0.2       |                         | 0.2       | V                   |
| V <sub>OC(pp)</sub>   | Peak-to-peak common-mode output voltage                                 | See Figure 1                          | 2 and Figure 13, $R_L = 54 \Omega$        |            | 0.5                     |           |                     |
| V <sub>OD(ring)</sub> | Differential output voltage over and under shoot                        | See Figure 1                          | 4 and Figure 17                           |            |                         | 10%       | V <sub>OD(pp)</sub> |
| l <sub>l</sub>        | Input current                                                           | D, DE at 0 V                          | or V <sub>CC1</sub>                       | -10        |                         | 10        | μA                  |
| I <sub>O(OFF)</sub>   | Power-off output current                                                | $V_{CC2} = 0 V$                       |                                           | See receiv | ver input cu            | urrent    |                     |
| I <sub>OZ</sub>       | High-impedance output current                                           | DE at 0 V                             |                                           | See receiv | /er input cu            | urrent    |                     |
| I <sub>OS(P)</sub>    | Peak short-circuit output current                                       | See                                   | $V_{OS} = -7$ V to 12 V                   | -250       |                         | 250       | mA                  |
| 1                     | Chandly state short sime it sutrait surrout                             | Figure 16,                            | V <sub>OS</sub> = 12 V, D at GND1         |            |                         | 135       |                     |
| I <sub>OS(SS)</sub>   | Steady-state short-circuit output current                               | DE at V <sub>CC1</sub>                | $V_{OS}$ = -7 V, D at $V_{CC1}$           | -135       |                         |           | mA                  |
| C <sub>OD</sub>       | Differential output capacitance                                         |                                       |                                           | See r      | eceiver C <sub>IN</sub> | ١         |                     |
| CMTI                  | Common-mode transient immunity                                          | See Figure 2                          | 7                                         | 25         |                         |           | kV/μs               |



#### 6.8 Electrical Characteristics: Receiver

over recommended operating conditions (unless otherwise noted)

|                                              | PARAMETER                                                 | TE                                      | ST CONDITIONS                                                                               |                                        | MIN                    | TYP  | MAX | UNIT |
|----------------------------------------------|-----------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------|------------------------|------|-----|------|
| V <sub>IT(+)</sub>                           | Positive-going input threshold voltage                    | 0 5 00                                  |                                                                                             | $I_{O} = -8mA$                         |                        | -80  | -10 | mV   |
| V <sub>IT(-)</sub>                           | Negative-going input threshold voltage                    | See Figure 23                           |                                                                                             | I <sub>O</sub> = 8mA                   | -200                   | -120 |     | mV   |
| V <sub>hys</sub>                             | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT–</sub> ) |                                         |                                                                                             |                                        |                        | 25   |     | mV   |
|                                              |                                                           | $V_{CC1} = 3.3 \text{ V} \pm 10\%$      | $V_{ID} = 200 \text{ mV},$                                                                  | I <sub>OH</sub> = -8 mA                | $V_{CC1} - 0.4$        | 3    |     |      |
| V <sub>OH</sub>                              | High-level output voltage                                 | and $V_{CC2} = 5 V \pm 5\%$             | See Figure 23                                                                               | I <sub>OH</sub> = -20 μA               | V <sub>CC1</sub> - 0.1 | 3.3  |     | V    |
| V                                            |                                                           |                                         | $V_{ID} = -200 \text{ mV},$                                                                 | I <sub>OL</sub> = 8 mA                 |                        | 0.2  | 0.4 | V    |
| V <sub>OL</sub>                              | Low-level output voltage                                  |                                         | See Figure 23                                                                               | I <sub>OL</sub> = 20 μA                |                        | 0    | 0.1 | v    |
|                                              |                                                           | $V_{CC1} = 5 V \pm 10\%$                | $V_{ID} = 200 \text{ mV},$                                                                  | I <sub>OH</sub> = -8 mA                | V <sub>CC1</sub> - 0.8 | 4.6  |     |      |
| V <sub>OH</sub>                              | High-level output voltage                                 | and $V_{CC2} = 5 V \pm 5\%$             | and $V_{CC2} = 5 V \pm $                                                                    | I <sub>OH</sub> = -20 μA               | V <sub>CC1</sub> - 0.1 | 5    |     | V    |
| V <sub>OL</sub>                              | Low-level output voltage                                  |                                         | $V_{ID} = -200 \text{ mV},$<br>See Figure 23                                                | I <sub>OL</sub> = 8 mA                 |                        | 0.2  | 0.4 | V    |
| 02                                           |                                                           |                                         |                                                                                             | I <sub>OL</sub> = 20 μA                |                        | 0    | 0.1 |      |
| I <sub>A</sub> , I <sub>B</sub>              | Bus pin input current                                     | V <sub>1</sub> = -7 or 12 V, Othe       | r input $= 0.1/$                                                                            | V <sub>CC2</sub> = 4.75 V<br>or 5.25 V | -160                   |      | 200 |      |
| I <sub>A(off)</sub> ,<br>I <sub>B(off)</sub> | Bus pin input current                                     | $v_1 = -7$ or 12 v, Othe                | a input = 0 v                                                                               | V <sub>CC2</sub> = 0 V                 | -160                   |      | 200 | μA   |
| I <sub>I</sub>                               | Receiver enable input current                             | $\overline{RE} = 0 \text{ V}$           |                                                                                             |                                        | -50                    |      | 50  | μA   |
| I <sub>OZ</sub>                              | High-impedance state output current                       | $\overline{\text{RE}} = V_{\text{CC1}}$ |                                                                                             |                                        | -1                     |      | 1   | μA   |
| R <sub>ID</sub>                              | Differential input resistance                             | А, В                                    |                                                                                             |                                        | 60                     |      |     | kΩ   |
| CID                                          | Differential input capacitance                            |                                         | Test input signal is a 1-MHz sine wave with 1-Vpp amplitude. CD is measured across A and B. |                                        |                        | 7    | 10  | pF   |
| CMR                                          | Common mode rejection                                     | See Figure 26                           |                                                                                             |                                        |                        | 4    |     | V    |

## 6.9 Supply Current

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                         | TEST CONDITIONS                                                                           | MIN | TYP  | MAX | UNIT |
|---------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|------|
| I <sub>CC1</sub> <sup>(1)</sup> | Logic-side quiescent supply       | $V_{CC1}$ = 3.3 V ± 10%, DE, $\overline{RE}$ = 0V or $V_{CC1},$ No load                   |     | 4.5  | 8   | mA   |
| ICC1 ` ′                        | current                           | $V_{CC1} = 5 \text{ V} \pm 10\%$ , DE, $\overline{RE} = 0V \text{ or } V_{CC1}$ , No load |     | 7    | 11  | mA   |
| $I_{CC2}^{(1)}$                 | Bus-side quiescent supply current | $V_{CC2}$ = 5 V ± 5%, DE, $\overline{RE}$ = 0V or $V_{CC1},$ No load                      |     | 13.5 | 18  | mA   |

(1) I<sub>CC1</sub> and I<sub>CC2</sub> are measured when device is connected to external power supplies. D1 and D2 are disconnected from external transformer.

STRUMENTS

**EXAS** 

## 6.10 Transformer Driver Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                       | TEST CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| £                |                                 | $V_{CC1}$ = 5 V $\pm$ 10%, D1 and D2 connected to Transformer                                    | 350 | 450 | 610 | kHz  |
| f <sub>OSC</sub> | Oscillator frequency            | $V_{CC1}$ = 3.3 V $\pm$ 10%, D1 and D2 connected to Transformer                                  | 300 | 400 | 550 | κπz  |
| R <sub>ON</sub>  | Switch on resistance            | D1 and D2 connected to $50\Omega$ pullup resistors                                               |     | 1   | 2.5 | Ω    |
|                  | D4 D0 sutsut rise time          | $V_{CC1} = 5 V \pm 10\%$ , See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors   |     | 80  |     |      |
| t <sub>r_D</sub> | D1, D2 output rise time         | $V_{CC1}$ = 3.3 V ± 10%, See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors     |     | 70  |     | ns   |
|                  | D4 D0 sutsut fall time          | $V_{CC1} = 5 V \pm 10\%$ , See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors   |     | 55  |     |      |
| t <sub>f_D</sub> | D1, D2 output fall time         | $V_{CC1}$ = 3.3 V ± 10%, See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors     |     | 80  |     | ns   |
| f <sub>St</sub>  | Startup frequency               | V <sub>CC1</sub> = 2.4 V, D1 and D2 connected to Transformer                                     |     | 350 |     | kHz  |
|                  | Durali kafara malia firma dalau | $V_{CC1} = 5 V \pm 10\%$ , See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors   |     | 38  |     |      |
| t <sub>BBM</sub> | Break before make time delay    | $V_{CC1} = 3.3 V \pm 10\%$ , See Figure 28, D1 and D2 connected to 50- $\Omega$ pullup resistors |     | 140 |     | ns   |

### 6.11 Switching Characteristics: RS-485 Driver

over operating free-air temperature range (unless otherwise noted)

|                                                                                       | PARAMETER                                                      | TEST CONDITIONS                                      | MIN | TYP  | MAX | UNIT |
|---------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub>                                                   | Prop delay time                                                | See Figure 17                                        |     | 23   | 35  | ns   |
| t <sub>sk(p)</sub>                                                                    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )            | $V_{CC1} = 5V \pm 10\%,$<br>$V_{CC2} = 5V \pm 5\%$   |     | 2    | 5   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub>                                                   | Prop delay time                                                | See Figure 17                                        |     | 25   | 40  | ns   |
| t <sub>sk(p)</sub>                                                                    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )            | $V_{CC1} = 3.3V \pm 10\%,$<br>$V_{CC2} = 5V \pm 5\%$ |     | 2    | 5   | ns   |
| t <sub>r</sub>                                                                        | Differential output signal rise time                           | See Figure 17                                        | 2   | 3    | 7.5 | ns   |
| t <sub>f</sub>                                                                        | Differential output signal fall time                           | See Figure 17                                        | 2   | 3    | 7.5 | ns   |
| t <sub>pDE</sub>                                                                      | DE to ISODE prop delay                                         | See Figure 21                                        |     |      | 30  | ns   |
| $t_{t(MLH)}$ , $t_{t(MHL)}$                                                           | Output transition skew                                         | See Figure 18                                        |     |      | 1   | ns   |
| $t_{p(AZH)}, t_{p(BZH)}, t_{p(AZL)}, t_{p(BZL)}$                                      | Propagation delay, high-impedance-to-active output             | See Figure 19 and Figure 20,                         |     |      | 80  | ns   |
| $\begin{array}{l}t_{p(AHZ)},\ t_{p(BHZ)},\\t_{p(ALZ)},\ t_{p(BLZ)}\end{array}$        | Propagation delay, active-to-high-impedance output             | $C_L = 50 pf, \overline{RE} at 0 V$                  |     |      | 80  | ns   |
| $ \begin{array}{ } t_{p(AZL)} - t_{p(BZH)} \\   t_{p(AZH)} - t_{p(BZL)} \end{array} $ | Enable skew time                                               |                                                      |     | 0.55 | 1.5 | ns   |
| t <sub>(CFB)</sub>                                                                    | Time from application of short-circuit to<br>current fold back | See Figure 16                                        |     | 0.5  |     | μs   |
| t <sub>(TSD)</sub>                                                                    | Time from application of short-circuit to thermal shutdown     | See Figure 16, T <sub>A</sub> = 25°C                 | 100 |      |     | μs   |

## 6.12 Switching Characteristics: Receiver

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                  | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                     | See Figure 23                                          |     | 50  | 65  | ns   |
| t <sub>sk(p)</sub>                  | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )        | $V_{CC1} = 5 V \pm 10\%,$<br>$V_{CC2} = 5 V \pm 5\%$   |     | 2   | 5   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                     | See Figure 23                                          |     | 53  | 70  | ns   |
| t <sub>sk(p)</sub>                  | Pulse skew ( tpHL - tpLH )                                 | $V_{CC1} = 3.3 V \pm 10\%,$<br>$V_{CC2} = 5 V \pm 5\%$ |     | 2   | 5   | ns   |
| t <sub>r</sub>                      | Output signal rise time                                    |                                                        |     | 2   | 4   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                    |                                                        |     | 2   | 4   | ns   |
| t <sub>PZH</sub>                    | Propagation delay, high-impedance-to-high-<br>level output |                                                        |     | 13  | 25  | ns   |
| t <sub>PHZ</sub>                    | Propagation delay, high-level-to-high-<br>impedance output | DE at V <sub>CC1</sub> , See Figure 24                 |     | 13  | 25  | ns   |
| t <sub>PZL</sub>                    | Propagation delay, high-impedance-to-low-<br>level output  |                                                        |     | 13  | 25  | ns   |
| t <sub>PLZ</sub>                    | Propagation delay, low-level-to-high-<br>impedance output  | ─ DE at V <sub>CC1</sub> , See Figure 25               |     | 13  | 25  | ns   |



### 6.13 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Parameter Measurement Information



Figure 9. Open Circuit Voltage Test Circuit



Figure 11. Driver V<sub>OD</sub> with Common-mode Loading Test Circuit



Figure 10. V<sub>OD</sub> Test Circuit



Figure 12. Driver  $V_{\text{OD}}$  and  $V_{\text{OC}}$  Without Common-Mode Loading Test Circuit











Figure 15. Input Voltage Hysteresis Test Circuit



Figure 16. Driver Short-Circuit Test Circuit and Waveforms (Short Circuit applied at Time t=0)



Figure 17. Driver Switching Test Circuit and Waveforms













Figure 20. Driver Enable/Disable Test, D at Logic High Test Circuit and Waveforms



Figure 21. DE to ISODE Prop Delay Test Circuit and Waveforms







Figure 23. Receiver Switching Test Circuit and Waveforms









Figure 25. Receiver Enable Test Circuit and Waveforms, Data Output Low



Figure 26. Common-Mode Rejection Test Circuit





Figure 27. Common-Mode Transient Immunity Test Circuit



Figure 28. Transition Times and Break-Before-Make Time Delay for D1, D2 Outputs



## 8 Detailed Description

#### 8.1 Overview

The ISO1176T is an isolated half-duplex differential line transceiver that meets the requirements of EN 50170 and TIA/EIA 485/422 applications. It has integrated transformer driver for convenient secondary power supply design. The device is rated to provide galvanic isolation of up to 4242  $V_{PK}$  per VDE and 2500  $V_{RMS}$  per UL 1577. The device has active-high driver enable and active-low receiver enable functions to control the data flow. It has maximum data transmission speed of 40 Mbps.

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case, the differential output voltage defined as  $V_{OD} = V_{(A)} - V_{(B)}$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative. When DE is low, both outputs turn high-impedance. In this condition, the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to V<sub>CC</sub>, thus, when left open while the driver is enabled, output A turns high and B turns low.

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate. When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Insulation and Safety-Related Specifications for 16-DW Package

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                           | TEST CONDITIONS                                                                                                                     | MIN   | TYP               | MAX | UNIT |
|-----------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-----|------|
| L(I01)          | Minimum air gap (Clearance) <sup>(1)</sup>          | Shortest terminal to terminal distance through air                                                                                  | 8     |                   |     | mm   |
| L(102)          | Minimum external tracking (Creepage) <sup>(1)</sup> | Shortest terminal to terminal distance across the package surface                                                                   | 8     |                   |     | mm   |
| СТІ             | Comparative Tracking Index (Tracking resistance)    | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                               | 400   |                   |     | V    |
| DTI             | Distance through the insulation                     | Minimum Internal Gap (Internal Clearance)                                                                                           | 0.008 |                   |     | mm   |
| R <sub>IO</sub> | Isolation resistance                                | Input to output, $V_{IO}$ = 500 V, all pins on each side of the barrier tied together creating a two-terminal device, $T_A$ = 25 °C |       | >10 <sup>12</sup> |     | Ω    |
| CIO             | Barrier capacitance Input to output                 | $V_{IO} = V_{CC}/2 + 0.4 \text{ sin } (2\pi \text{ft}), \text{ f} = 1\text{MHz}, V_{CC} = 5 \text{ V}$                              |       | 2                 |     | pF   |
| CI              | Input capacitance to ground                         | $V_{I} = 0.4 \sin (2\pi ft), f = 1MHz$                                                                                              |       | 2                 |     | pF   |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board do not reduce this distance. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

#### 8.3.2 IEC 60664-1 Ratings Table

| PARAMETER                           | TEST CONDITIONS                           | SPECIFICATION |
|-------------------------------------|-------------------------------------------|---------------|
| Material group                      |                                           | II            |
| Overvoltage category / Installation | Rated mains voltage ≤ 150V <sub>rms</sub> | I-IV          |
| classification for basic insulation | Rated mains voltage ≤ 300V <sub>rms</sub> | 1-111         |

### 8.3.3 DIN V VDE V 0884-10 Insulation Characteristics<sup>(1)</sup>

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                           | TEST CONDITIONS                                                                                                                           | SPECIFICATION     | UNIT            |
|-------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
| VIORM             | Maximum working isolation voltage   |                                                                                                                                           | 566               | V <sub>PK</sub> |
| V <sub>PR</sub>   |                                     | Method b1, $V_{PR} = V_{IORM} \times 1.875$ ,<br>100% Production test with t = 1s,<br>Partial discharge < 5pC                             | 1062              |                 |
|                   | Input to output test voltage        | Method a, After environmental tests subgroup 1,<br>$V_{PR} = V_{IORM} \times 1.6$ , t = 10s, Partial discharge < 5pC                      | 906               | V <sub>PK</sub> |
|                   |                                     | After Input/Output Safety Test Subgroup 2/3,<br>$V_{PR} = V_{IORM} \times 1.2$ , t = 10s, Partial discharge < 5pC                         | 680               |                 |
| V <sub>IOTM</sub> | Maximum transient isolation voltage | t = 60s (qualification),<br>t = 1s (100% production)                                                                                      | 4242              | V <sub>PK</sub> |
| V <sub>IOSM</sub> | Maximum surge isolation voltage     | Tested per IEC 60065, 1.2/50 $\mu$ s waveform,<br>V <sub>TEST</sub> = 1.3 x V <sub>IOSM</sub> = 4000 V <sub>PK</sub> (Qualification Test) | 3077              | V <sub>PK</sub> |
| R <sub>S</sub>    | Insulation resistance               | $V_{IO} = 500V \text{ at } T_{S} = 150^{\circ}C$                                                                                          | > 10 <sup>9</sup> | Ω               |
|                   | Pollution degree                    |                                                                                                                                           | 2                 |                 |

(1) Climatic Classification 40/125/21

#### 8.3.4 Regulatory Information

| VDE                                                                                                                                                                                          | CSA                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UL                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Certified according to DIN V VDE V 0884-<br>10 (VDE V 0884-10):2006-12                                                                                                                       | Approved according to CSA Component<br>Acceptance Notice 5A, IEC 60950-1 and IEC<br>61010-1                                                                                                                                                                                                                                                                                                                                                                     | Approved under UL 1577 Component<br>Recognition Program |
| Basic Insulation<br>Maximum Transient Isolation Voltage,<br>4242 V <sub>PK</sub><br>Maximum Surge Isolation Voltage, 3077<br>V <sub>PK</sub><br>Maximum Working Voltage, 566 V <sub>PK</sub> | $\begin{array}{l} 3000 \ V_{RMS} \ \text{Isolation Rating}; \\ \text{Reinforced insulation per CSA 61010-1-04 and} \\ \text{IEC 61010-1 2nd Ed. 150 } V_{RMS} \ \text{working} \\ \text{voltage}; \\ \text{Basic insulation per CSA 61010-1-04 and IEC} \\ 61010-1 \ \text{2nd Ed. 600 } V_{RMS} \ \text{working voltage}; \\ \text{Basic insulation per CSA 60950-1-07 and IEC} \\ 60950-1 \ \text{2nd Ed. 760 } V_{RMS} \ \text{working voltage} \end{array}$ | Single Protection, 2500 V <sub>RMS</sub> <sup>(1)</sup> |
| Certificate Number: 40016131                                                                                                                                                                 | Master Contract Number: 220991                                                                                                                                                                                                                                                                                                                                                                                                                                  | File Number: E181974                                    |

(1) Production tested  $\ge$  3000 V<sub>rms</sub> for 1 second in accordance with UL 1577.

#### 8.3.5 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the IO can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               |       | TEST CONDITIONS                                                                   | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------------|-------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>S</sub> | Safety input, output, or supply current | DW-16 | $\theta_{JA} = 76^{\circ}C/W, V_I = 5.5 V, T_J = 170^{\circ}C, T_A = 25^{\circ}C$ |     |     | 347 | mA   |
| $T_S$          | Maximum safety temperature              | DW-16 |                                                                                   |     |     | 150 | °C   |

The safety-limiting constraint is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Characteristics table is that of a device installed on a High-K Test Board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



Figure 29. Thermal Derating Curve per VDE

### 8.4 Device Functional Modes

Table 1 and Table 2 are the function tables for the ISO1176T driver and receiver.

|                  |                      | INPUT | ENABLE INPUT | ENABLE            | OUTPUTS |   |  |  |  |  |  |  |  |
|------------------|----------------------|-------|--------------|-------------------|---------|---|--|--|--|--|--|--|--|
| V <sub>CC1</sub> | CC1 V <sub>CC2</sub> |       | (DE)         | OUTPUT<br>(ISODE) | Α       | в |  |  |  |  |  |  |  |
| PU               | PU                   | н     | Н            | Н                 | Н       | L |  |  |  |  |  |  |  |
| PU               | PU                   | L     | Н            | Н                 | L       | Н |  |  |  |  |  |  |  |
| PU               | PU                   | Х     | L            | L                 | Z       | Z |  |  |  |  |  |  |  |
| PU               | PU                   | Х     | open         | L                 | Z       | Z |  |  |  |  |  |  |  |
| PU               | PU                   | open  | Н            | Н                 | Н       | L |  |  |  |  |  |  |  |
| PD               | PU                   | Х     | Х            | L                 | Z       | Z |  |  |  |  |  |  |  |
| PU               | PD                   | Х     | Х            | L                 | Z       | Z |  |  |  |  |  |  |  |
| PD               | PD                   | Х     | Х            | L                 | Z       | Z |  |  |  |  |  |  |  |

## Table 1. Driver Function Table<sup>(1)</sup>

(1) PU = Powered Up, PD = Powered Down, H = High Level, L= Low Level, X = Don't Care, Z = High Impedance (off)

| V <sub>CC1</sub> | V <sub>CC2</sub> | DIFFERENTIAL<br>INPUT<br>$V_{ID} = (V_A - V_B)$ | ENABLE (RE) | OUTPUT (R) |
|------------------|------------------|-------------------------------------------------|-------------|------------|
| PU               | PU               | $-0.01V \le V_{ID}$                             | L           | Н          |
| PU               | PU               | -0.2V < V <sub>ID</sub> <<br>-0.01V             | L           | ?          |
| PU               | PU               | $V_{ID} \le -0.2V$                              | L           | L          |
| PU               | PU               | Х                                               | Н           | Z          |
| PU               | PU               | Х                                               | open        | Z          |
| PU               | PU               | Open circuit                                    | L           | Н          |
| PU               | PU               | Short Circuit                                   | L           | Н          |
| PU               | PU               | Idle (terminated)<br>bus                        | L           | Н          |
| PD               | PU               | Х                                               | Х           | Z          |
| PU               | PD               | Х                                               | L           | Н          |
| PD               | PD               | Х                                               | Х           | Z          |

 Table 2. Receiver Function Table<sup>(1)</sup>

(1) PU = Powered Up, PD = Powered Down, H = High Level, L= Low Level, X = Don't Care, Z = High Impedance (off), ? = Indeterminate



#### 8.4.1 Device I/O Schematics



Figure 30. Equivalent Circuit Schematics





Figure 31. Equivalent Circuit Schematics



#### **Application and Implementation** 9

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The ISO1176T device consists of a RS-485 transceiver, commonly used for asynchronous data transmissions. For half-duplex transmission, only one pair is shared for both transmission and reception of data. To eliminate line reflections, each cable end is terminated with a termination resistor, R(T), whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



a) Independent driver and receiver enable signals

b) Combined enable signals for use as directional control pin

c) Receiver always on

#### Figure 32. Half-Duplex Transceiver Configurations

### 9.2 Typical Application



Figure 33. Typical Application

STRUMENTS

### Typical Application (continued)

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

| PARAMETER                     | VALUE         |  |  |  |  |  |  |  |  |
|-------------------------------|---------------|--|--|--|--|--|--|--|--|
| Pullup and Pulldown Resistors | 1 kΩ to 10 kΩ |  |  |  |  |  |  |  |  |
| Decoupling Capacitors         | 100 nF        |  |  |  |  |  |  |  |  |

#### **Table 3. Design Parameters**

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Transient Voltages

Isolation of a circuit insulates it from other circuits and earth so that noise develops across the insulation rather than circuit components. The most common noise threat to data-line circuits is voltage surges or electrical fast transients that occur after installation and the transient ratings of ISO1176T are sufficient for all but the most severe installations. However, some equipment manufacturers use their ESD generators to test transient susceptibility of their equipment and can exceed insulation ratings. ESD generators simulate static discharges that may occur during device or equipment handling with low-energy but high voltage transients.

Figure 34 models the ISO1176T bus IO connected to a noise generator. C<sub>IN</sub> and R<sub>IN</sub> is the device and any other stray or added capacitance or resistance across the A or B pin to GND2, C<sub>ISO</sub> and R<sub>ISO</sub> is the capacitance and resistance between GND1 and GND2 of ISO1176T plus those of any other insulation (transformer, or similar), and we assume stray inductance negligible. From this model, the voltage at the isolated bus return is shown in Equation 1:

$$v_{GND2} = v_N \frac{Z_{ISO}}{Z_{ISO} + Z_{IN}}$$
(1)

and will always be less than 16 V from V<sub>N</sub>. If ISO1176T is tested as a stand-alone device,  $R_{IN} = 6 \times 10^4 \Omega$ ,  $C_{IN} = 16 \times 10^{-12}$  F,  $R_{ISO} = 10^9 \Omega$  and  $C_{ISO} = 10^{-12}$  F.

Note from Figure 34 that the resistor ratio determines the voltage ratio at low frequency and it is the inverse capacitance ratio at high frequency. In the stand-alone case and for low frequency, as shown in Equation 2,

$$\frac{v_{GND2}}{v_N} = \frac{R_{ISO}}{R_{ISO} + R_{IN}} = \frac{10^3}{10^9 + 6 \times 10^4}$$
(2)

or essentially all of noise appears across the barrier. At high frequency, as shown in Equation 3,

. . 0

$$\frac{v_{GND2}}{v_N} = \frac{\overline{C_{ISO}}}{\frac{1}{C_{ISO}} + \frac{1}{C_{IN}}} = \frac{1}{1 + \frac{C_{ISO}}{C_{IN}}} = \frac{1}{1 + \frac{1}{16}} = 0.94$$
(3)

and 94% of V<sub>N</sub> appears across the barrier. As long as R<sub>ISO</sub> is greater than R<sub>IN</sub> and C<sub>ISO</sub> is less than C<sub>IN</sub>, most of transient noise appears across the isolation barrier, as it should.

We recommend the reader not test equipment transient susceptibility with ESD generators or consider product claims of ESD ratings above the barrier transient ratings of an isolated interface. ESD is best managed through recessing or covering connector pins in a conductive connector shell and installer training.

1





Figure 34. Noise Model

### 9.2.3 Application Curve

At maximum working voltage, ISO1176T isolation barrier has more than 28 years of life.



Figure 35. Time-Dependent Dielectric Breakdown Test Results



## **10 Power Supply Recommendations**

To ensure reliable operation at all data rates and supply voltages, TI recommends a  $0.1-\mu$ F bypass capacitor at input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. This device is used in applications where only a single primary-side power supply is available. Isolated power can be generated for the secondary-side with the help of integrated transformer driver.

## 11 Layout

### 11.1 Layout Guidelines

ON-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design. A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 36).

- Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane, and low-frequency signal layer.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.
- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- Use V<sub>CC</sub> and ground planes to provide low-inductance. High-frequency currents might follow the path of least inductance and not necessarily the path of least resistance.
- Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 0.1- $\mu$ F bypass capacitors as close as possible to the V<sub>CC</sub>-pins of transceiver, UART, and controller ICs on the board.
- Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- Use  $1-k\Omega$  to  $10-k\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.
- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.

If an additional supply voltage plane or signal layer is needed, add a second power and ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

#### NOTE

For detailed layout recommendations, see Application Note *Digital Isolator Design Guide*, SLLA284.



## 11.2 Layout Example



Figure 36. Recommended Layer Stack

Texas Instruments

www.ti.com

## **12 Device and Documentation Support**

## 12.1 Documentation Support

## 12.1.1 Related Documentation

For related documentation see the following:

- Isolated, 40-Mbps, 3.3-V to 5-V Profibus Interface (SLUU471)
- Digital Isolator Design Guide (SLLA284)
- Isolation Glossary (SLLA353)

## 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments. Profibus is a registered trademark of Profibus International. All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ISO1176TDW       | LIFEBUY       | SOIC         | DW                 | 16   | 40             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | ISO1176T                |         |
| ISO1176TDWR      | ACTIVE        | SOIC         | DW                 | 16   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | ISO1176T                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|
|------|------------|-----|---------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO1176TDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO1176TDWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |



5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO1176TDW | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

# **DW 16**

# **GENERIC PACKAGE VIEW**

## SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DW0016B**



## **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# DW0016B

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0016B

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated