

## **Power MOSFET**

| PRODUCT SUMMARY            |                             |  |  |  |  |
|----------------------------|-----------------------------|--|--|--|--|
| V <sub>DS</sub> (V)        | 100                         |  |  |  |  |
| $R_{DS(on)}(\Omega)$       | V <sub>GS</sub> = 10 V 0.27 |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 16                          |  |  |  |  |
| Q <sub>gs</sub> (nC)       | 4.4                         |  |  |  |  |
| Q <sub>gd</sub> (nC)       | 7.7                         |  |  |  |  |
| Configuration              | Single                      |  |  |  |  |



#### **FEATURES**







RoHS\*

- Sink to Lead Creepage Distance = 4.8 mm
- 175 °C Operating Temperature
- Dynamic dV/dt Rating
- Low Thermal Resistance
- Lead (Pb)-free Available

#### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The TO-220 FULLPAK eliminates the need for additional insulating hardware in commercial-industrial applications. The moulding compound used provides a high isolation capability and a low thermal resistance between the tab and external heatsink. This isolation is equivalent to using a 100 micron mica barrier with standard TO-220 product. The FULLPAK is mounted to a heatsink using a single clip or by a single screw fixing.

| ORDERING INFORMATION |                |  |
|----------------------|----------------|--|
| Package              | TO-220 FULLPAK |  |
| Lead (Pb)-free       | IRFI520GPbF    |  |
| Leau (FD)-nee        | SiHFI520G-E3   |  |
| SnPb                 | IRFI520G       |  |
| SHED                 | SiHFI520G      |  |

| PARAMETER                                                          |                    |                        | SYMBOL                            | LIMIT            | UNIT     |  |
|--------------------------------------------------------------------|--------------------|------------------------|-----------------------------------|------------------|----------|--|
| Drain-Source Voltage                                               |                    |                        | $V_{DS}$                          | 100              | V        |  |
| Gate-Source Voltage                                                |                    |                        | $V_{GS}$                          | ± 20             | 1 V      |  |
| Continuous Drain Current                                           | V at 10 V          | T <sub>C</sub> = 25 °C | 1-                                | 7.2              |          |  |
| Continuous Drain Current $V_{GS}$ at 10 V $T_{C} = 100 ^{\circ}$ C |                    |                        | I <sub>D</sub>                    | 5.1              | A        |  |
| Pulsed Drain Current <sup>a</sup>                                  | •                  |                        | I <sub>DM</sub>                   | 29               | 1        |  |
| Linear Derating Factor                                             |                    |                        |                                   | 0.24             | W/°C     |  |
| Single Pulse Avalanche Energy <sup>b</sup>                         |                    |                        | E <sub>AS</sub>                   | 36               | mJ       |  |
| Repetitive Avalanche Current <sup>a</sup>                          |                    |                        | I <sub>AR</sub>                   | 7.2              | А        |  |
| Repetitive Avalanche Energy <sup>a</sup>                           |                    |                        | E <sub>AR</sub>                   | 3.7              | mJ       |  |
| Maximum Power Dissipation $T_C = 25 ^{\circ}C$                     |                    |                        | $P_{D}$                           | 37               | W        |  |
| Peak Diode Recovery dV/dt <sup>c</sup>                             |                    |                        | dV/dt                             | 5.5              | V/ns     |  |
| Operating Junction and Storage Temperature Range                   |                    |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 175    | °C       |  |
| Soldering Recommendations (Peak Temperature)                       | for 1              | 0 s                    |                                   | 300 <sup>d</sup> |          |  |
| Mounting Torque                                                    | 6 22 or N          | 6-32 or M3 screw       |                                   | 10               | lbf ⋅ in |  |
| Mounting Torque                                                    | 0-32 OF IVIS SCIEW |                        |                                   | 1.1              | N · m    |  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}$  = 25 V, starting  $T_J$  = 25 °C, L = 1.0 mH,  $R_G$  = 25  $\Omega$ ,  $I_{AS}$  = 7.2 A (see fig. 12).
- c.  $I_{SD} \le 9.2$  A,  $dI/dt \le 110$  A/ $\mu$ s,  $V_{DD} \le V_{DS}$ ,  $T_J \le 175$  °C.
- d. 1.6 mm from case.

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# IRFI520G, SiHFI520G

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS       |                   |      |      |      |
|----------------------------------|-------------------|------|------|------|
| PARAMETER                        | SYMBOL            | TYP. | MAX. | UNIT |
| Maximum Junction-to-Ambient      | R <sub>thJA</sub> | -    | 65   | °C/W |
| Maximum Junction-to-Case (Drain) | R <sub>thJC</sub> | -    | 4.1  | C/VV |

| PARAMETER                                 | SYMBOL                | TES                                                                                               | TEST CONDITIONS                                                                 |     | TYP.       | MAX.        | UNIT |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|------------|-------------|------|
| Static                                    |                       |                                                                                                   |                                                                                 |     |            |             |      |
| Drain-Source Breakdown Voltage            | V <sub>DS</sub>       | V <sub>GS</sub> :                                                                                 | = 0 V, I <sub>D</sub> = 250 μA                                                  | 100 | -          | -           | V    |
| V <sub>DS</sub> Temperature Coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                         | e to 25 °C, I <sub>D</sub> = 1 mA                                               | -   | 0.13       | -           | V/°C |
| Gate-Source Threshold Voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                 | · V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                     | 2.0 | -          | 4.0         | V    |
| Gate-Source Leakage                       | I <sub>GSS</sub>      | ,                                                                                                 | V <sub>GS</sub> = ± 20 V                                                        | -   | -          | ± 100       | nA   |
| Zava Cata Valtaga Dyain Cuyyant           | ,                     | V <sub>DS</sub> =                                                                                 | : 100 V, V <sub>GS</sub> = 0 V                                                  | -   | -          | 25          |      |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>      | V <sub>DS</sub> = 80 V                                                                            | V <sub>GS</sub> = 0 V, T <sub>J</sub> = 150 °C                                  | -   | -          | 250         | μΑ   |
| Drain-Source On-State Resistance          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                            | I <sub>D</sub> = 4.3 A <sup>b</sup>                                             | -   | -          | 0.27        | Ω    |
| Forward Transconductance                  | 9 <sub>fs</sub>       | $V_{DS} = 50 \text{ V}, I_D = 4.3 \text{ A}^b$                                                    |                                                                                 | 2.3 | -          | -           | S    |
| Dynamic                                   |                       |                                                                                                   |                                                                                 |     |            |             |      |
| Input Capacitance                         | C <sub>iss</sub>      |                                                                                                   | V <sub>GS</sub> = 0 V,                                                          | -   | 360        | -           |      |
| Output Capacitance                        | C <sub>oss</sub>      | ]                                                                                                 | $V_{DS} = 25 \text{ V},$                                                        | -   | 150        | -           |      |
| Reverse Transfer Capacitance              | C <sub>rss</sub>      | f = 1                                                                                             | 0 MHz, see fig. 5                                                               | -   | 34         | -           | pF   |
| Drain to Sink Capacitance                 | С                     |                                                                                                   | f = 1.0 MHz                                                                     | -   | 12         | -           |      |
| Total Gate Charge                         | Qg                    |                                                                                                   |                                                                                 | -   | -          | 16          |      |
| Gate-Source Charge                        | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                            | $I_D = 9.2 \text{ A}, V_{DS} = 80 \text{ V},$<br>see fig. 6 and 13 <sup>b</sup> | -   | -          | 4.4         | nC   |
| Gate-Drain Charge                         | $Q_{gd}$              | 1                                                                                                 | ooo ng. o ana ro                                                                | -   | -          | 7.7         |      |
| Turn-On Delay Time                        | t <sub>d(on)</sub>    |                                                                                                   |                                                                                 | -   | 8.8        | -           |      |
| Rise Time                                 | t <sub>r</sub>        |                                                                                                   | = 50 V, I <sub>D</sub> = 9.2 A,                                                 | -   | 30         | -           |      |
| Turn-Off Delay Time                       | t <sub>d(off)</sub>   | $R_{G} =$                                                                                         | 18 $Ω$ , R <sub>D</sub> = 5.2 $Ω$ , see fig. 10 <sup>b</sup>                    | -   | 19         | -           | ns   |
| Fall Time                                 | t <sub>f</sub>        | see fig. 10°                                                                                      |                                                                                 | -   | 20         | -           |      |
| Internal Drain Inductance                 | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from                                                                |                                                                                 | -   | 4.5        | -           | -11  |
| Internal Source Inductance                | L <sub>S</sub>        | package and die contact                                                                           | center of                                                                       | -   | 7.5        | -           | nH   |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                                   |                                                                                 |     |            |             | •    |
| Continuous Source-Drain Diode Current     | I <sub>S</sub>        | MOSFET sym showing the                                                                            | bol                                                                             | -   | -          | 7.2         | А    |
| Pulsed Diode Forward Current <sup>a</sup> | I <sub>SM</sub>       | integral reverse p - n junction diode                                                             |                                                                                 | -   | -          | 29          | ^    |
| Body Diode Voltage                        | $V_{SD}$              | $T_J = 25 ^{\circ}\text{C},  I_S = 7.2  \text{A},  V_{GS} = 0  \text{V}^{\text{b}}$               |                                                                                 | -   | -          | 2.5         | V    |
| Body Diode Reverse Recovery Time          | t <sub>rr</sub>       | T 25 °C L                                                                                         | - 9 2 A dl/dt - 100 A/usb                                                       | -   | 130        | 260         | ns   |
| Body Diode Reverse Recovery Charge        | $Q_{rr}$              | $T_J = 25  ^{\circ}\text{C}, I_F = 9.2  \text{A}, dI/dt = 100  \text{A/} \mu \text{s}^{\text{b}}$ |                                                                                 | -   | 0.65       | 1.3         | μC   |
| Forward Turn-On Time                      | t <sub>on</sub>       | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and L <sub>D</sub> ) |                                                                                 |     | ninated by | $L_S$ and I | _D)  |

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.





### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics, T<sub>C</sub> = 25 °C



Fig. 2 - Typical Output Characteristics,  $T_C = 175$  °C



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 5 - Fig. 8 - Maximum Safe Operating Area





Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms





Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



## Peak Diode Recovery dV/dt Test Circuit





\* V<sub>GS</sub> = 5 V for logic level devices

Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?91143">www.vishay.com/ppg?91143</a>.

# **TO-220 FULLPAK (High Voltage)**

### **OPTION 1: FACILITY CODE = 9**



|      |       | MILLIMETERS |       |
|------|-------|-------------|-------|
| DIM. | MIN.  | NOM.        | MAX.  |
| Α    | 4.60  | 4.70        | 4.80  |
| b    | 0.70  | 0.80        | 0.91  |
| b1   | 1.20  | 1.30        | 1.47  |
| b2   | 1.10  | 1.20        | 1.30  |
| С    | 0.45  | 0.50        | 0.63  |
| D    | 15.80 | 15.87       | 15.97 |
| е    |       | 2.54 BSC    |       |
| E    | 10.00 | 10.10       | 10.30 |
| F    | 2.44  | 2.54        | 2.64  |
| G    | 6.50  | 6.70        | 6.90  |
| L    | 12.90 | 13.10       | 13.30 |
| L1   | 3.13  | 3.23        | 3.33  |
| Q    | 2.65  | 2.75        | 2.85  |
| Q1   | 3.20  | 3.30        | 3.40  |
| ØR   | 3.08  | 3.18        | 3.28  |

- 1. To be used only for process drawing
- 2. These dimensions apply to all TO-220 FULLPAK leadframe versions 3 leads
- 3. All critical dimensions should C meet  $C_{pk} > 1.33$
- 4. All dimensions include burrs and plating thickness
- 5. No chipping or package damage
- 6. Facility code will be the 1st character located at the 2nd row of the unit marking



### **OPTION 2: FACILITY CODE = Y**



|      | MILLIM | ETERS    | INCHES |           |  |
|------|--------|----------|--------|-----------|--|
| DIM. | MIN.   | MAX.     | MIN.   | MAX.      |  |
| Α    | 4.570  | 4.830    | 0.180  | 0.190     |  |
| A1   | 2.570  | 2.830    | 0.101  | 0.111     |  |
| A2   | 2.510  | 2.850    | 0.099  | 0.112     |  |
| b    | 0.622  | 0.890    | 0.024  | 0.035     |  |
| b2   | 1.229  | 1.400    | 0.048  | 0.055     |  |
| b3   | 1.229  | 1.400    | 0.048  | 0.055     |  |
| С    | 0.440  | 0.629    | 0.017  | 0.025     |  |
| D    | 8.650  | 9.800    | 0.341  | 0.386     |  |
| d1   | 15.88  | 16.120   | 0.622  | 0.635     |  |
| d3   | 12.300 | 12.920   | 0.484  | 0.509     |  |
| Е    | 10.360 | 10.630   | 0.408  | 0.419     |  |
| е    | 2.54   | 2.54 BSC |        | 0.100 BSC |  |
| L    | 13.200 | 13.730   | 0.520  | 0.541     |  |
| L1   | 3.100  | 3.500    | 0.122  | 0.138     |  |
| n    | 6.050  | 6.150    | 0.238  | 0.242     |  |
| ØΡ   | 3.050  | 3.450    | 0.120  | 0.136     |  |
| u    | 2.400  | 2.500    | 0.094  | 0.098     |  |
| V    | 0.400  | 0.500    | 0.016  | 0.020     |  |

ECN: E19-0180-Rev. D, 08-Apr-2019

DWG: 5972

- 1. To be used only for process drawing
- 2. These dimensions apply to all TO-220 FULLPAK leadframe versions 3 leads
- 3. All critical dimensions should C meet  $C_{pk} > 1.33$
- 4. All dimensions include burrs and plating thickness
- 5. No chipping or package damage
- 6. Facility code will be the 1st character located at the 2nd row of the unit marking



## **Legal Disclaimer Notice**

Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.